TPL5010-Q1 SNAS679 - SEPTEMBER 2016 # TPL5010-Q1 AEC-Q100 Nano-Power System Timer with Watchdog Function #### 1 Features - · Qualified for Automotive Applications - AEC-Q100 Qualified with the Following Results: - Device Temperature Grade 1: –40°C to 125°C Ambient Operating Temperature Range - Device HBM ESD Classification Level 2 - Device CDM ESD Classification Level C5 - Current Consumption of 35 nA (typ) at 2.5 V - Supply Voltage from 1.8 V to 5.5 V - Selectable Time Intervals 100 ms to 7200 s - Timer Accuracy 1% (Typical) - · Resistor Selectable Time Interval - Watchdog Functionality - Manual Reset - TPL5x10Q Family of AEC-Q100 Nano-Power System Timers - TPL5010-Q1 Supply Current 35 nA - Low Power Timer - Watchdog Function - Programmable Delay Range - Manual Reset - TPL5110-Q1 Supply Current 35 nA - Low Power Timer - MOS-Driver - Programmable Delay Range - Manual Reset - One-Shot Feature ### 2 Applications - Electric Vehicles - Always On Systems - · Battery powered systems - · Clutch Actuator circuit - · Car Door Handle circuit - Smart Key - · Remote current sensor - Intruder Detection #### 3 Description The TPL5010-Q1 Nano Timer is a low power, AEC-Q100 qualified timer with a watchdog feature ideal for system wake up in duty cycled or battery powered applications. In such systems the microcontroller timer can be used for system wake-up, but if the timer sleep current is high, up to 60-80% of the total current can be consumed microcontroller timer in this sleep mode. Consuming only 35 nA, the TPL5010-Q1 can replace the functionality of the integrated microcontroller timer and allow the microcontroller to be placed in a much lower power mode. Such power savings extend the operating life of batteries and enable the use of significantly smaller batteries making the TPL5010-Q1 ideal for power sensitive applications.. The TPL5010-Q1 provides selectable timing intervals from 100 ms to 7200 s and is designed for interrupt-driven applications. Some standards (such as EN50271) require implementation of a watchdog for safety and the TPL5010-Q1 realizes this watchdog function at almost no additional power consumption. The TPL5010-Q1 is available in a 6-pin SOT23 package. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|-------------------| | TPL5010-Q1 | SOT23 (6) | 3.00 mm x 3.00 mm | (1) For all available packages, see the orderable addendum at the end of the datasheet. #### Simplified Application ### **Table of Contents** | 1 | Features 1 | | 8.3 Feature Description | 8 | |---|--------------------------------------|----|------------------------------------------------------|------| | 2 | Applications 1 | | 8.4 Device Functional Modes | 9 | | 3 | Description 1 | | 8.5 Programming | 9 | | 4 | Revision History2 | 9 | Application and Implementation | . 15 | | 5 | Device Comparison Table | | 9.1 Application Information | . 15 | | 6 | Pin Configuration and Functions | | 9.2 Typical Application | . 15 | | - | _ | 10 | Power Supply Recommendations | 17 | | 7 | Specifications 4 | 11 | Layout | | | | 7.1 Absolute Maximum Ratings | | 11.1 Layout Guidelines | | | | 7.2 ESD Ratings | | 11.2 Layout Example | | | | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support | | | | 7.4 Thermal Information | | 12.1 Receiving Notification of Documentation Updates | | | | 7.5 Electrical Characteristics | | 12.2 Community Resources | | | | 7.6 Timing Requirements | | 12.3 Trademarks | | | _ | 7.7 Typical Characteristics 7 | | 12.4 Electrostatic Discharge Caution | | | 8 | Detailed Description | | 12.5 Glossary | | | | 8.1 Overview | 13 | Mechanical, Packaging, and Orderable | . 10 | | | 8.2 Functional Block Diagram 8 | 13 | Information | 18 | | | | | | | ## 4 Revision History | DATE | REVISION | NOTES | |----------------|----------|------------------| | September 2016 | * | Initial release. | ## 5 Device Comparison Table ### TPL5x10Q Family of AEC-Q100 Nano- Power System Timers | PART NUMBER | SUPPLY CURRENT (Typ) | SPECIAL FEATURES | |-------------|----------------------|--------------------------| | | | Low Power Timer | | TPL5010-Q1 | 35 nA | Watchdog Function | | 1FL5010-Q1 | 35 TIA | Programmable Delay Range | | | | Manual Reset | | | | Low Power Timer | | | | MOS-Driver | | TPL5110-Q1 | 35 nA | Programmable Delay Range | | | | Manual Reset | | | | One-Shot Feature | ## 6 Pin Configuration and Functions **Table 1. Pin Functions** | | PIN TYPE <sup>(1)</sup> | | DESCRIPTION | APPLICATION INFORMATION | |-----|-------------------------|--------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | ITPE\" | DESCRIPTION | APPLICATION INFORMATION | | 1 | VDD | Р | Supply voltage | | | 2 | GND | G | Ground | | | 3 | DELAY/<br>M_RST | I | Time Interval set and Manual Reset | Resistance between this pin and GND is used to select the time interval. The reset switch is also connected to this pin. | | 4 | DONE | I | Logic Input for watchdog functionality | Digital signal driven by the $\mu C$ to indicate successful processing of the WAKE signal. | | 5 | WAKE | 0 | Timer output signal generated every t <sub>IP</sub> period. | Digital pulsed signal to wake up the $\mu C$ at the end of the programmed time interval. | | 6 | RSTn | 0 | Reset Output (open drain output) | Digital signal to RESET the $\mu C$ , pull-up resistance is required | <sup>(1)</sup> G= Ground, P= Power, O= Output, I= Input. Product Folder Links: TPL5010-Q1 #### 7 Specifications #### 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup> | | | MIN | MAX | UNIT | |------------------|-----------------------------------------|------------|-----------|------| | | Supply voltage (VDD-GND) | -0.3 | 6.0 | V | | | Input voltage at any pin <sup>(2)</sup> | -0.3 | VDD + 0.3 | V | | | Input current on any pin | <b>-</b> 5 | 5 | mA | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | | TJ | Junction temperature (3) | | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. (2) The voltage between any two pins should not exceed 6V. #### 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------|-------|------| | V | Clastrostatia diasharas | Human-body model, per AEC Q100-002 <sup>(1)</sup> | ±2000 | \/ | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q10-011 | ±750 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with ANSI/ESDA/JEDEC JS-001 specification. #### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | NOM MAX | UNIT | |--------------------------|-----|---------|------| | Supply voltage (VDD-GND) | 1.8 | 5.5 | ٧ | | Temperature | -40 | 125 | ů | #### 7.4 Thermal Information | | | TPL5010-Q1 | | |----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC(1) | | UNIT | | | | 6 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 163 | °C/W | | $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance | 26 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 57 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 7.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 57 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. <sup>(3)</sup> The maximum power dissipation is a function of T<sub>J</sub>(MAX), θJA, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is PDMAX = (T<sub>J</sub>(MAX) - T<sub>A</sub>)/ θJA. All numbers apply for packages soldered directly onto a PC board. www.ti.com ## 7.5 Electrical Characteristics T<sub>A</sub>= 25°C, VDD-GND=2.5 V (unless otherwise stated) (1) | | PARAMETER | TEST CONI | DITIONS | MIN <sup>(2)</sup> | TYP <sup>(3)</sup> | MAX <sup>(2)</sup> | UNIT | |----------------------|-------------------------------------------------------------|-----------------------------------------|--------------------------------------------------|--------------------|--------------------|--------------------|--------| | POWER SUP | PLY | | | | | | | | IDD | Supply current <sup>(4)</sup> | Operation mode | | | 35 | 50 | nA | | | | Digital conversion of resistance (Rext) | Digital conversion of external resistance (Rext) | | 200 | 400 | μA | | ΓIMER | | | | | | | | | t <sub>IP</sub> | Time interval period <sup>(5)</sup> | 1650 selectable time | Min time interval | | 100 | | ms | | | | Intervals | Max time interval | | 7200 | | s | | | Time interval setting accuracy (6) | Excluding the precision | on of Rext | | ±0.6% | | | | | Timer interval setting accuracy over supply voltage | 1.8 V ≤ VDD ≤ 5.5 V | | | ±25 | | ppm/V | | tosc | Oscillator accuracy | | | -0.5% | | 0.5% | | | | Oscillator accuracy over temperature <sup>(5)</sup> | -40°C ≤ T <sub>A</sub> ≤ 125°C | | | 150 | | ppm/°C | | | Oscillator accuracy over supply voltage (5) | 1.8 V ≤ VDD ≤ 5.5 V | | | ±0.4 | | %/V | | | Oscillator accuracy over life time <sup>(7)</sup> | | | | 0.24% | | | | t <sub>DONE</sub> | Minimum DONE pulse width (5) | | | | 100 | | ns | | t <sub>RSTn</sub> | RSTn pulse width | | | | 320 | | ms | | t <sub>WAKE</sub> | WAKE pulse width | | | | 20 | | ms | | t_Rext | Time to convert Rext <sup>(5)</sup> | | | | 100 | | ms | | DIGITAL LO | GIC LEVELS | • | | | | | • | | VIH | Minimum logic high threshold DONE pin | | | | 0.7 ×<br>VDD | | V | | VIL | Maximum logic low threshold DONE pin | | | | 0.3 ×<br>VDD | | V | | \/OLI | Laria sutant high land MAKE min | lout = 100 μA | | VDD - 0.3 | | | V | | VOH | Logic output high-level WAKE pin | lout = 1 mA | | VDD - 0.7 | | | V | | VOL | Logic output low lovel WAKE pin | Iout = -100 μA | | | | 0.3 | V | | VOL | Logic output low-level WAKE pin | lout = −1 mA | | | | 0.7 | V | | VOL <sub>RSTn</sub> | RSTn logic output low-level | IOL= -1 mA | | | | 0.3 | V | | IOH <sub>RSTn</sub> | RSTn high-level output current | VOH <sub>RSTn</sub> = VDD | | | 1 | | nA | | VIH <sub>M_RST</sub> | Minimum logic high threshold DELAY/M_RST pin <sup>(5)</sup> | | | | 1.5 | | V | | | | | | | | | | - (1) Values apply only for factory testing conditions at the temperature indicated. Factory testing conditions result in very limited self-heating of the device such that T<sub>J</sub> = T<sub>A</sub>. No specification of parametric performance is indicated in the electrical tables under conditions of internal self-heating where T<sub>J</sub> > T<sub>A</sub>. Absolute Maximum Ratings indicate junction temperature limits beyond which the device may be permanently degraded, either mechanically or electrically. - (2) Limits are specified by testing, design, or statistical analysis at 25°C. Limits over the operating temperature range are specified through correlations using statistical quality control (SQC) method. - (3) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material. - (4) The supply current excludes load and pull-up resistor current. Input pins are at GND or VDD. - (5) This parameter is specified by design and/or characterization and is not tested in production. - (6) The accuracy for time interval settings below 1 second is ±100 ms. - (7) Operational life time test procedure equivalent to 10 years. Product Folder Links: TPL5010-Q1 #### 7.6 Timing Requirements | | | | MIN <sup>(1)</sup> NOM <sup>(2)</sup> MAX <sup>(1)</sup> | UNIT | |--------------------|--------------------------------|------------------------------------------------|----------------------------------------------------------|------| | tr <sub>RSTn</sub> | Rise Time RSTn (3) | Capacitive load 50 pF, Rpull-up 100 k $\Omega$ | 11 | μs | | tf <sub>RSTn</sub> | Fall time RSTn (3) | Capacitive load 50 pF, Rpull-up 100 k $\Omega$ | 50 | ns | | tr <sub>WAKE</sub> | Rise time WAKE (3) | Capacitive load 50 pF | 50 | ns | | tf <sub>WAKE</sub> | Fall time WAKE (3) | Capacitive load 50 pF | 50 | ns | | 10 | DONE to RSTn or WAKE to | Min delay <sup>(4)</sup> | 100 | ns | | tD <sub>DONE</sub> | DONE delay | Max delay <sup>(4)</sup> | t <sub>IP</sub> 20 | ms | | t <sub>M_RST</sub> | Minimum valid manual reset (3) | Observation time 30 ms | 20 | ms | | t <sub>DB</sub> | De-bounce manual reset | | 20 | ms | - (1) Limits are specified by testing, design, or statistical analysis at 25°C. Limits over the operating temperature range are specified through correlations using statistical quality control (SQC) method. - (2) Typical values represent the most likely parametric norm as determined at the time of characterization. Actual typical values may vary over time and will also depend on the application and configuration. The typical values are not tested and are not specified on shipped production material. - (3) This parameter is specified by design and/or characterization and is not tested in production. - (4) In case of RSTn from its falling edge, in case of WAKE, from its rising edge. Figure 1. TPL5010-Q1 Timing www.ti.com #### 7.7 Typical Characteristics #### 8 Detailed Description #### 8.1 Overview The TPL5010-Q1 is a system wakeup timer with a watchdog feature, ideal for low power applications. TPL5010-Q1 is ideal for use in interrupt-driven applications and provides selectable timing from 100 ms to 7200 s. #### 8.2 Functional Block Diagram #### 8.3 Feature Description The DONE, WAKE and RSTn signals are used to implement the watchdog function. The TPL5010-Q1 is programmed to issue a periodic WAKE pulse to a $\mu$ C which is in sleep or standby mode. After receiving the WAKE pulse, the $\mu$ C must issue a DONE signal to the TPL5010-Q1 at least 20 ms before the rising edge of the next WAKE pulse. If the DONE signal is not asserted, the TPL5010-Q1 asserts the RSTn signal to reset the $\mu$ C. A manual reset function is realized by momentarily pulling the DELAY/M\_RST pin to VDD. Figure 8. Watchdog #### 8.3.1 WAKE The WAKE pulse is sent out from the TPL5010-Q1 when the programmed time interval starts (except at the beginning of the first cycle or if in the previous interval the DONE has not been received). This signal is normally low. #### 8.3.2 **DONE** The DONE pin is driven by a $\mu$ C to signal successful processing of the WAKE signal. The TPL5010-Q1 recognizes a valid DONE signal as a low to high transition; if two or more DONE signals are received within the time interval, only the first DONE signal is processed. The DONE signal resets the counter of the watchdog only. If the DONE signal is received when the WAKE is still high, the WAKE will go low as soon as the DONE is recognized. #### Feature Description (continued) #### 8.3.3 RSTn www.ti.com To implement the reset interface between the TPL5010-Q1 and the $\mu C$ a pull-up resistance is required. 100 k $\Omega$ is recommended, to minimize current. During the POR and the reading of the REXT the RSTn signal is LOW. RSTn is asserted (LOW) for either one of the following conditions: - 1. If the DELAY/M\_RST pin is high for at least two consecutive cycles of the internal oscillator (approximately 20 ms). - 2. At the beginning of a new time interval if DONE is not received at least 20 ms before the next WAKE rising edge (see Figure 8). #### 8.4 Device Functional Modes #### 8.4.1 Startup During startup, after POR, the TPL5010-Q1 executes a one-time measurement of the resistance attached to the DELAY/M\_RST pin in order to determine the desired time interval for WAKE. This measurement interval is $t_{R}$ EXT. During this measurement a constant current is temporarily flowing into $R_{EXT}$ . Figure 9. Startup #### 8.4.2 Normal Operating Mode During normal operating mode, the TPL5010-Q1 asserts periodic WAKE pulses in response to valid DONE pulses from the $\mu$ C. If either a manual reset is applied (logic HIGH on DELAY/M\_RST pin) or the $\mu$ C does not issue a DONE pulse within the required time, the TPL5010-Q1 asserts the RSTn signal to the $\mu$ C and restarts its internal counters. See Figure 8 and Figure 10 . #### 8.5 Programming #### 8.5.1 Configuring the WAKE Interval with the DELAY/M\_RST Pin The time interval between 2 adjacent WAKE pulses (rising edges) is selectable through an external resistance (R<sub>EXT</sub>) between the DELAY/M\_RST pin and ground. The value of the resistance R<sub>EXT</sub> is converted one time after POR. The allowable range of R<sub>EXT</sub> is 500 $\Omega$ to 170 k $\Omega$ . At least a 1% precision resistance is recommended. See *Timer Interval Selection Using External Resistance* for how to set the WAKE pulse interval using R<sub>EXT</sub>. The time between 2 adjacent RESET signals (falling edges) or between a RESET (falling edge) and a WAKE (rising edge) is given by the sum of the programmed time interval and the $t_{RSTn}$ (reset pulse width). Product Folder Links: TPL5010-Q1 #### Programming (continued) #### 8.5.2 Manual Reset If VDD is connected to the DELAY/M\_RST pin, the TPL5010-Q1 recognizes this as a manual reset condition. In this case the time interval is not set. If the manual reset is asserted during the POR or during the reading procedure, the reading procedure is aborted and is re-started as soon as the manual reset switch is released. A pulse on the DELAY/M\_RST pin is recognized as a valid manual reset only if it lasts at least 20 ms (observation time is 30 ms). A valid manual reset resets all the counters inside the TPL5010-Q1. The counters restart only when the high digital voltage at DELAY/M\_RST is removed and the next t<sub>RSTn</sub> is elapsed. Figure 10. Manual Reset #### 8.5.2.1 DELAY/M RST A resistance in the range between 500 $\Omega$ and 170 k $\Omega$ needs to be connected in order to select a valid time interval. At the POR and during the reading of the resistance the DELAY/M\_RST is connected to an analog signal chain though a mux. After the reading of the resistance the analog circuit is switched off and the DELAY/RST is connected to a digital circuit. The manual reset detection is supported with a de-bounce feature which makes the TPL5010-Q1 insensitive to the glitches on the DELAY/M\_RST pin. When a valid manual reset signal is asserted on the DELAY/M\_RST pin, the RSTn signal is asserted LOW after a delay of $t_{M_RST}$ . It remains LOW after a valid manual reset is asserted + $t_{DB}$ + $t_{RSTn}$ . Due to the asynchronous nature of the manual reset signal and its arbitrary duration, the LOW status of the RSTn signal maybe affected by an uncertainty of about ±5 ms. A valid manual reset puts all the digital output signals at their default values: - WAKE = LOW - RSTn = asserted LOW #### 8.5.2.2 Circuitry The manual reset may be implemented using a switch (momentary mechanical action). The TPL5010-Q1 offers 2 possible approaches according to the power consumption constraints of the application. www.ti.com SNAS679 – SEPTEMBER 2016 #### **Programming (continued)** Figure 11. Manual Reset with SPST Switch For use cases that do not require the lowest power consumption, using a single pole single throw switch may offer a lower cost solution. The DELAY/M\_RST pin may be directly connected to VDD with $R_{\text{EXT}}$ in the circuit. The current drawn from the supply voltage during the reset is given by VDD/ $R_{\text{EXT}}$ . Figure 12. Manual Reset with SPDT Switch The reset function may also be asserted by switching DELAY/M\_RST from R<sub>EXT</sub> to VDD using a single pole double throw switch, which will provide a lower power solution for the manual reset, because no current flows. #### 8.5.3 Timer Interval Selection Using External Resistance In order to set the time interval, the external resistance R<sub>EXT</sub> is selected according the following formula: $$R_{EXT} = 100 \left( \frac{-b + \sqrt{b^2 - 4a(c - 100 T)}}{2a} \right)$$ where - T is the desired time interval in seconds - $R_{EXT}$ is the resistance value to use in $\Omega$ - · a, b, c are coefficients depending on the range of the time interval (1) (2) #### **Programming (continued)** Table 2. Coefficients for Equation 1 | SET | TIME<br>INTERVAL<br>RANGE (s) | a | b | С | |-----|-------------------------------|---------|-----------|------------| | 1 | 1 < T ≤ 5 | 0.2253 | -20.7654 | 570.5679 | | 2 | 5 < T ≤ 10 | -0.1284 | 46.9861 | -2651.8889 | | 3 | 10 < T ≤ 100 | 0.1972 | -19.3450 | 692.1201 | | 4 | 100 < T ≤ 1000 | 0.2617 | -56.2407 | 5957.7934 | | 5 | T > 1000 | 0.3177 | -136.2571 | 34522.4680 | #### **EXAMPLE** Required time interval: 8 s The coefficient set to be selected is the number 2. The formula becomes: $$R_{EXT} = 100 \left( \frac{46.9861 - \sqrt{46.9861^2 + 4*0.1284(-2561.8889 - 100*8)}}{2*0.1284} \right)$$ The resistance value is 10.18 k $\Omega$ . Table 3 and Table 4 contain example values of t<sub>IP</sub> and their corresponding value of R<sub>EXT</sub>. **Table 3. First 9 Time Intervals** | t <sub>IP</sub> (ms) | RESISTANCE ( $\Omega$ ) | CLOSEST REAL VALUE ( $\Omega$ ) | PARALLEL OF TWO 1% TOLERANCE RESISTORS (kΩ) | |----------------------|-------------------------|---------------------------------|---------------------------------------------| | 100 | 500 | 500 | 1.0 // 1.0 | | 200 | 1000 | 1000 | - | | 300 | 1500 | 1500 | 2.43 // 3.92 | | 400 | 2000 | 2000 | - | | 500 | 2500 | 2500 | 4.42 // 5.76 | | 600 | 3000 | 3000 | 5.36 // 6.81 | | 700 | 3500 | 3500 | 4.75 // 13.5 | | 800 | 4000 | 4000 | 6.19 // 11.3 | | 900 | 4500 | 4501 | 6.19 // 16.5 | Table 4. Most Common Time Intervals Between 1 s to 2 h | t <sub>IP</sub> | CALCULATED RESISTANCE (kΩ) | CLOSEST REAL VALUE (kΩ) | PARALLEL OF TWO 1% TOLERANCE RESISTORS ( $k\Omega$ ) | | | |-----------------|----------------------------|-------------------------|------------------------------------------------------|--|--| | 1 s | 5.20 | 5.202 | 7.15 // 19.1 | | | | 2 s | 6.79 | 6.788 | 12.4 // 15.0 | | | | 3 s | 7.64 | 7.628 | 12.7// 19.1 | | | | 4 s | 8.30 | 8.306 | 14.7 // 19.1 | | | | 5 s | 8.85 | 8.852 | 16.5 // 19.1 | | | | 6 s | 9.27 | 9.223 | 18.2 // 18.7 | | | | 7 s | 9.71 | 9.673 | 19.1 // 19.6 | | | | 8 s | 10.18 | 10.180 | 11.5 // 8.87 | | | | 9 s | 10.68 | 10.68 | 17.8 // 26.7 | | | | 10 s | 11.20 | 11.199 | 15.0 // 44.2 | | | | 20 s | 14.41 | 14.405 | 16.9 // 97.6 | | | | 30 s | 16.78 | 16.778 | 32.4 // 34.8 | | | | 40 s | 18.75 | 18.748 | 22.6 // 110.0 | | | SNAS679 - SEPTEMBER 2016 | t <sub>IP</sub> | CALCULATED RESISTANCE (kΩ) | CLOSEST REAL VALUE (kΩ) | PARALLEL OF TWO 1% TOLERANCE RESISTORS ( $k\Omega$ ) | | | |-----------------|----------------------------|-------------------------|------------------------------------------------------|--|--| | 50 s | 20.047 | 20.047 | 28.7 // 66.5 | | | | 1 min | 22.02 | 22.021 | 40.2 // 48.7 | | | | 2 min | 29.35 | 29.349 | 35.7 // 165.0 | | | | 3 min | 34.73 | 34.729 | 63.4 // 76.8 | | | | 4 min | 39.11 | 39.097 | 63.4 // 102.0 | | | | 5 min | 42.90 | 42.887 | 54.9 // 196.0 | | | | 6 min | 46.29 | 46.301 | 75.0 // 121.0 | | | | 7 min | 49.38 | 49.392 | 97.6 // 100.0 | | | | 8 min | 52.24 | 52.224 | 88.7 // 127.0 | | | | 9 min | 54.92 | 54.902 | 86.6 // 150.0 | | | | 10 min | 57.44 | 57.437 | 107.0 // 124.0 | | | | 20 min | 77.57 | 77.579 | 140.0 // 174.0 | | | | 30 min | 92.43 | 92.233 | 182.0 // 187.0 | | | | 40 min | 104.67 | 104.625 | 130.0 // 536.00 | | | | 50 min | 115.33 | 115.331 | 150.0 // 499.00 | | | | 1 h | 124.91 | 124.856 | 221.0 // 287.00 | | | | 1 h 30 min | 149.39 | 149.398 | 165.0 // 1580.0 | | | | 2 h | 170.00 | 170.00 | 340.0 // 340.0 | | | #### 8.5.4 Quantization Error The TPL5010-Q1 can generate 1650 discrete timer intervals in the range of 100 ms to 7200 s. The first 9 intervals are multiples of 100 ms. The remaining 1641 intervals cover the range between 1 s to 7200 s. Because they are discrete intervals, there is a quantization error associated with each value. The quantization error can be evaluated according to the following formula: $$Err = 100 \frac{\left(T_{DESIRED} - T_{ADC}\right)}{T_{DESIRED}} \tag{3}$$ Where: $$T_{ADC} = INT \left[ \frac{1}{100} \left( a \frac{R_D^2}{100^2} + b \frac{R_D}{100} + c \right) \right]$$ $$R_D = INT \left[ \frac{R_{EXT}}{100} \right]$$ (4) where - R<sub>EXT</sub> is the resistance calculated with Equation 1 - a, b, c are the coefficients of the equation listed in Table 2 #### 8.5.5 Error Due to Real External Resistance R<sub>EXT</sub> is a theoretical value and may not be available in standard commercial resistor values. It is possible to closely approach the theoretical R<sub>EXT</sub> using two or more standard values in parallel. However, standard values are characterized by a certain tolerance. This tolerance will affect the accuracy of the time interval. The accuracy can be evaluated using the following procedure: - 1. Evaluate the min and max values of R<sub>EXT</sub> (R<sub>EXT\_MIN</sub>, R<sub>EXT\_MAX</sub> with Equation 1 using the selected commercial resistance values and their tolerances. - 2. Evaluate the time intervals (T<sub>ADC MIN</sub>[R<sub>EXT MIN</sub>], T<sub>ADC MAX</sub>[R<sub>EXT MAX</sub>]) with Equation 4. - 3. Find the errors using Equation 3 with $T_{ADC\_MIN}$ , $T_{ADC\_MAX}$ . The results of the formula indicate the accuracy of the time interval. Copyright © 2016, Texas Instruments Incorporated Submit Documentation Feedback (5) The example below illustrates the procedure. - Desired time interval , T\_desired = 600 s - Required R<sub>EXT</sub>, from Equation 1, R<sub>EXT</sub>= 57.44 kΩ From Table 4, $R_{EXT}$ can be built with a parallel combination of two commercial values with 1% tolerance: R1=107 $k\Omega$ , R2=124 $k\Omega$ . The uncertainty of the equivalent parallel resistance can be found using Equation 6. $$uR_{\parallel} = R_{\parallel} \sqrt{\left(\frac{u_{R1}}{R1}\right)^2 + \left(\frac{u_{R2}}{R2}\right)^2}$$ (6) Where uRn (n=1,2) represent the uncertainty of a resistance, $$u_{Rn} = Rn \frac{Tolerance}{\sqrt{3}} \tag{7}$$ The uncertainty of the parallel resistance is 0.82%, meaning the value of $R_{EXT}$ may range between $R_{EXT\_MIN}$ = 56.96 k $\Omega$ and $R_{EXT\_MAX}$ = 57.90 k $\Omega$ . Using these value of $R_{EXT}$ , the digitized timer intervals calculated with Equation 4 are respectively $T_{ADC\_MIN} = 586.85$ s and $T_{ADC\_MAX} = 611.3$ s, giving an error range of -1.88% / +2.19%. The asymmetry of the error range is due to the quadratic transfer function of the resistance digitizer. Submit Documentation Feedback Copyright © 2016, Texas Instruments Incorporated #### 9 Application and Implementation #### NOTE Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. #### 9.1 Application Information In battery-powered applications, one design constraint is the need for low current consumption. The TPL5010-Q1 is ideal for applications where there is a need to monitor environmental conditions at a fixed time interval. Often in these applications, a watchdog or other internal timer in a $\mu$ C is used to implement a wakeup function. Using the TPL5010-Q1 to implement the watchdog function will consume only tens of nA, significantly improving the power consumption of the system. #### 9.2 Typical Application The TPL5010-Q1 can be used in conjunction with environment sensors to build a low-power environment data-logger, such as an air quality data-logger. In this application, due to the monitored phenomena, the $\mu C$ and the front end of the sensor spend most of the time in the idle state, waiting for the next logging interval, usually a few hundred of milliseconds. Figure 13 illustrates a data logging application based on a $\mu C$ , and a front end for a gas sensor based on the LMP91000. Figure 13. Data-Logger #### 9.2.1 Design Requirements The design is driven by the low current consumption constraint. The data are usually acquired on a rate that ranges between 1 s and 10 s. The highest necessity is the maximization of the battery life. The TPL5010-Q1 helps achieve that goal because it allows putting the $\mu C$ in its lowest power mode. The TPL5010-Q1 will take care of the watchdog and the timing. Product Folder Links: TPL5010-Q1 #### **Typical Application (continued)** #### 9.2.2 Detailed Design Procedure When the main constraint is the battery life, the selection of a low-power voltage reference, $\mu$ C, and display is mandatory. The first step in the design is the calculation of the power consumption of the devices in their different mode of operations. For instance, the LMP91000 burns most of the power when in gas measurement mode, then according to the connected gas sensor it has 2 idle states: stand-by and deep sleep. The same is true for the $\mu$ C, such as one of the MSP430 family, which can be placed in one of its lower power modes, such as LMP3.5 or LMP4.5. In this case, the TPL5010-Q1 can be used to implement the watchdog and wakeup timing functions. After the power budget calculation it is possible to select the appropriate time interval which satisfies the application constraints and maximize the life of the battery. #### 9.2.3 Application Curves #### 10 Power Supply Recommendations The TPL5010-Q1 requires a voltage supply within 1.8 V and 5.5 V. A multilayer ceramic bypass X7R capacitor of 0.1 $\mu$ F between VDD and GND pin is recommended. #### 11 Layout #### 11.1 Layout Guidelines The DELAY/M\_RST pin is sensitive to parasitic capacitance. It is suggested that the traces connecting the resistance on this pin to GROUND be kept as short as possible to minimize parasitic capacitance. This capacitance can affect the initial set up of the time interval. Signal integrity on the WAKE and RSTn pins is also improved by keeping the trace length between the TPL5010-Q1 and the $\mu$ C short to reduce the parasitic capacitance. #### 11.2 Layout Example Figure 15. Layout Copyright © 2016, Texas Instruments Incorporated #### 12 Device and Documentation Support #### 12.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. #### 12.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. **Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 12.3 Trademarks E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners. #### 12.4 Electrostatic Discharge Caution These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. #### 12.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. ### 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. #### PACKAGE OPTION ADDENDUM 28-Feb-2017 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|--------------------|--------------|----------------------|---------| | TPL5010QDDCRQ1 | ACTIVE | SOT-23-THIN | DDC | 6 | 3000 | Green (RoHS<br>& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | 13VX | Samples | | TPL5010QDDCTQ1 | ACTIVE | SOT-23-THIN | DDC | 6 | 250 | Green (RoHS<br>& no Sb/Br) | SN | Level-1-260C-UNLIM | -40 to 125 | 13VX | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ### **PACKAGE OPTION ADDENDUM** 28-Feb-2017 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TPL5010-Q1: NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # DDC (R-PDSO-G6) ## PLASTIC SMALL-OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion. - D. Falls within JEDEC MO-193 variation AA (6 pin). #### **IMPORTANT NOTICE** Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services. Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications. TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice. TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource. Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements. Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S. TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection. Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.