- High-Performance Fixed-Point Digital Signal Processor (DSP) TMS320C6201 - 5-ns Instruction Cycle Time - 200-MHz Clock Rate - Eight 32-Bit Instructions/Cycle - 1600 MIPS - VelociTI<sup>™</sup> Advanced Very Long Instruction Word (VLIW) TMS320C62x<sup>™</sup> DSP CPU Core - Eight Independent Functional Units: - Six ALUs (32-/40-Bit) - Two 16-Bit Multipliers (32-Bit Results) - Load-Store Architecture With 32 32-Bit General-Purpose Registers - Instruction Packing Reduces Code Size - All Instructions Conditional - Instruction Set Features - Byte-Addressable (8-, 16-, 32-Bit Data) - 32-Bit Address Range - 8-Bit Overflow Protection - Saturation - Bit-Field Extract, Set, Clear - Bit-Counting - Normalization - 1M-Bit On-Chip SRAM - 512K-Bit Internal Program/Cache (16K 32-Bit Instructions) - 512K-Bit Dual-Access Internal Data (64K Bytes) Organized as Two Blocks for Improved Concurrency - 32-Bit External Memory Interface (EMIF) - Glueless Interface to Asynchronous Memories: SRAM and EPROM - Glueless Interface to Synchronous Memories: SDRAM and SBSRAM - Four-Channel Bootloading Direct-Memory-Access (DMA) Controller with an Auxiliary Channel - 16-Bit Host-Port Interface (HPI) - Access to Entire Memory Map #### GJC/GJL 352-PIN BALL GRID ARRAY (BGA) PACKAGES (BOTTOM VIEW) - Two Multichannel Buffered Serial Ports (McBSPs) - Direct Interface to T1/E1, MVIP, SCSA Framers - ST-Bus-Switching Compatible - Up to 256 Channels Each - AC97-Compatible - Serial Peripheral Interface (SPI) Compatible (Motorola<sup>™</sup>) - Two 32-Bit General-Purpose Timers - Flexible Phase-Locked Loop (PLL) Clock Generator - IEEE-1149.1 (JTAG<sup>†</sup>) Boundary-Scan Compatible - 352-Pin BGA Package (GJC Suffix) - 352-Pin BGA Package (GJL Suffix) - CMOS Technology - 0.18-μm/5-Level Metal Process - 3.3-V I/Os, 1.8-V Internal Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. VelociTI and TMS320C62x are trademarks of Texas Instruments. Motorola is a trademark of Motorola, Inc. All other trademarks are the property of their respective owners. † IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture. ## TMS320C6201 FIXED-POINT DIGITAL SIGNAL PROCESSOR SPRS051H - JANUARY 1997 - REVISED MARCH 2004 | Table of Co | ntents | |-------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | GJC/GJL BGA packages (bottom view) | parameter measurement information 30 input and output clocks 31 asynchronous memory timing 33 synchronous-burst memory timing 35 synchronous DRAM timing 39 HOLD/HOLDA timing 43 | | signal descriptions 9 development support 20 documentation support 23 clock PLL 24 power-down mode logic 25 | reset timing | | power-supply sequencing | DMAC, timer, power-down timing 61 JTAG test-port timing 62 revision history 63 thermal/mechanical data 64 | #### description The TMS320C62x<sup>™</sup> DSPs (including the TMS320C6201<sup>†</sup>) are the fixed-point DSP family in the TMS320C6000<sup>™</sup> DSP platform. The C6201 device is based on the high-performance, advanced VelociTI<sup>™</sup> very-long-instruction-word (VLIW) architecture developed by Texas Instruments (TI), making these DSPs an excellent choice for multichannel and multifunction applications. With performance of up to 1600 MIPS at a clock rate of 200 MHz, the C6201 offers cost-effective solutions to high-performance DSP programming challenges. The C6201 DSP possesses the operational flexibility of high-speed controllers and the numerical capability of array processors. The processor has 32 general-purpose registers of 32-bit word length and eight highly independent functional units. The eight functional units provide six arithmetic logic units (ALUs) for a high degree of parallelism and two 16-bit multipliers for a 32-bit result. The C6201 can produce two multiply-accumulates (MACs) per cycle—for a total of 466 million MACs per second (MMACS). The C62x<sup>™</sup> DSP also has application-specific hardware logic, on-chip memory, and additional on-chip peripherals. The C6201 includes a large bank of on-chip memory and has a powerful and diverse set of peripherals. Program memory consists of a 64K-byte block that is user-configurable as cache or memory-mapped program space. Data memory of the C6201 consists of two 32K-byte blocks of RAM for improved concurrency. The peripheral set includes two multichannel buffered serial ports (McBSPs), two general-purpose timers, a host-port interface (HPI), and a glueless external memory interface (EMIF) capable of interfacing to SDRAM or SBSRAM and asynchronous peripherals. The C62x<sup>™</sup> DSP has a complete set of development tools which includes: a new C compiler, an assembly optimizer to simplify programming and scheduling, and a Windows<sup>™</sup> debugger interface for visibility into source code execution. TMS320C6000 and C62x are trademarks of Texas Instruments. Windows is a registered trademark of the Microsoft Corporation. † The TMS320C6201 device shall be referred to as C6201 throughout the remainder of this document. #### device characteristics Table 1 provides an overview of the C6201 DSP. The table shows significant features of each device, including the capacity of on-chip RAM, the peripherals, the execution time, and the package type with pin count. Table 1. Characteristics of the C6201 Processor | | HARDWARE FEATURES | C6201 (FIXED-POINT DSP) | |---------------------|--------------------------------------------------------------------|------------------------------------------------------------------------------------| | | EMIF | 1 | | | DMA | 1 | | Peripherals | HPI | 1 | | | McBSPs | 2 | | | 32-Bit Timers | 2 | | | Size (Bytes) | 72K | | On-Chip Memory | Organization | 512-Kbit Program Memory<br>512-Kbit Data Memory (organized as two blocks) | | CPU ID+Rev ID | Control Status Register (CSR.[31:16]) | 0x0002 | | Frequency | MHz | 200 | | Cycle Time | ns | 5 ns (C6201-200) | | | Core (V) | 1.8 | | Voltage | I/O (V) | 3.3 | | PLL Options | CLKIN frequency multiplier | Bypass (x1), x4 | | BOA B . I | 27 x 27 mm | 352-Pin BGA (GJL) | | BGA Packages | 35 x 35 mm | 352-Pin BGA (GJC) | | Process Technology | μm | 0.18 μm | | Product Status | Product Preview (PP) Advance Information (AI) Production Data (PD) | PD | | Device Part Numbers | (For more details on the C6000™ DSP part numbering, see Figure 4) | TMS320C6201GJC200<br>TMS320C6201GJCA200<br>TMS320C6201GJL200<br>TMS320C6201GJLA200 | C6000 is a trademark of Texas Instruments. ## functional and CPU (DSP core) block diagram #### CPU (DSP core) description The CPU fetches VelociTI™ advanced very-long instruction words (VLIW) (256 bits wide) to supply up to eight 32-bit instructions to the eight functional units during every clock cycle. The VelociTI™ VLIW architecture features controls by which all eight units do not have to be supplied with instructions if they are not ready to execute. The first bit of every 32-bit instruction determines if the next instruction belongs to the same execute packet as the previous instruction, or whether it should be executed in the following clock as a part of the next execute packet. Fetch packets are always 256 bits wide; however, the execute packets can vary in size. The variable-length execute packets are a key memory-saving feature, distinguishing the C62x CPU from other VLIW architectures. The CPU features two sets of functional units. Each set contains four units and a register file. One set contains functional units .L1, .S1, .M1, and .D1; the other set contains units .D2, .M2, .S2, and .L2. The two register files each contain 1632-bit registers for a total of 32 general-purpose registers. The two sets of functional units, along with two register files, compose sides A and B of the CPU [see functional and CPU (DSP core) block diagram and Figure 1]. The four functional units on each side of the CPU can freely share the 16 registers belonging to that side. Additionally, each side features a single data bus connected to all the registers on the other side, by which the two sets of functional units can access data from the register files on the opposite side. While register access by functional units on the same side of the CPU as the register file can service all the units in a single clock cycle, register access using the register file across the CPU supports one read and one write per cycle. Another key feature of the C62x CPU is the load/store architecture, where all instructions operate on registers (as opposed to data in memory). Two sets of data-addressing units (.D1 and .D2) are responsible for all data transfers between the register files and the memory. The data address driven by the .D units allows data addresses generated from one register file to be used to load or store data to or from the other register file. The C62x CPU supports a variety of indirect addressing modes using either linear- or circular-addressing modes with 5- or 15-bit offsets. All instructions are conditional, and most can access any one of the 32 registers. Some registers, however, are singled out to support specific addressing or to hold the condition for conditional instructions (if the condition is not automatically "true"). The two .M functional units are dedicated for multiplies. The two .S and .L functional units perform a general set of arithmetic, logical, and branch functions with results available every clock cycle. The processing flow begins when a 256-bit-wide instruction fetch packet is fetched from a program memory. The 32-bit instructions destined for the individual functional units are "linked" together by "1" bits in the least significant bit (LSB) position of the instructions. The instructions that are "chained" together for simultaneous execution (up to eight in total) compose an execute packet. A "0" in the LSB of an instruction breaks the chain, effectively placing the instructions that follow it in the next execute packet. If an execute packet crosses the fetch packet boundary (256 bits wide), the assembler places it in the next fetch packet, while the remainder of the current fetch packet is padded with NOP instructions. The number of execute packets within a fetch packet can vary from one to eight. Execute packets are dispatched to their respective functional units at the rate of one per clock cycle and the next 256-bit fetch packet is not fetched until all the execute packets from the current fetch packet have been dispatched. After decoding, the instructions simultaneously drive all active functional units for a maximum execution rate of eight instructions every clock cycle. While most results are stored in 32-bit registers, they can be subsequently moved to memory as bytes or half-words as well. All load and store instructions are byte-, half-word, or word-addressable. ## CPU (DSP core) description (continued) Figure 1. TMS320C62x CPU (DSP Core) Data Paths ## signal groups description Figure 2. CPU (DSP Core) and Peripheral Signals ## signal groups description (continued) Figure 3. Peripheral Signals #### **Signal Descriptions** | SIGNAL | GNAI PIN NO. | | | | |-------------------------------|--------------|------|----------------|------------------------------------------------------------------------------------------------------------------------------------| | NAME | GJC | GJL | TYPE† | DESCRIPTION | | | | | | CLOCK/PLL | | CLKIN | C10 | В9 | I | Clock Input | | CLKOUT1 | AF22 | AC18 | 0 | Clock output at full device speed | | CLKOUT2 | AF20 | AC16 | 0 | Clock output at half of device speed | | CLKMODE1 | C6 | D8 | | Clock mode selects | | CERWOODE | 00 | Do | | Selects whether the CPU clock frequency = input clock frequency x4 or x1 | | CLKMODE0 | C5 | C7 | ' | For more details on the GJC and GJL CLKMODE pins and the PLL multiply factors, | | DI EDEO | 40 | 40 | | see the Clock PLL section of this data sheet. | | PLLFREQ3 | A9 | A9 | | PLL frequency range (3, 2, and 1) | | PLLFREQ2 | D11 | D11 | l I | The target range for CLKOUT1 frequency is determined by the 3-bit value of the | | PLLFREQ1<br>PLLV <sup>‡</sup> | B10 | B10 | A§ | PLLFREQ pins. | | | D12 | B11 | | PLL analog V <sub>CC</sub> connection for the low-pass filter | | PLLG <sup>‡</sup> | C12 | C12 | A <sup>§</sup> | PLL analog GND connection for the low-pass filter | | PLLF | A11 | D12 | Α <sup>§</sup> | PLL low-pass filter connection to external components and a bypass capacitor | | | | | T . | JTAG EMULATION | | TMS | L3 | L3 | l<br> | JTAG test port mode select (features an internal pullup) | | TDO | W2 | U4 | O/Z | JTAG test port data out | | TDI | R4 | T2 | I | JTAG test port data in (features an internal pullup) | | TCK | R3 | R3 | I | JTAG test port clock | | TRST | T1 | R4 | I | JTAG test port reset (features an internal pulldown) | | EMU1 | Y1 | V3 | I/O/Z | Emulation pin 1, pullup with a dedicated 20-kΩ resistor <sup>¶</sup> | | EMU0 | W3 | W2 | I/O/Z | Emulation pin 0, pullup with a dedicated 20-kΩ resistor <sup>¶</sup> | | | | | | RESET AND INTERRUPTS | | RESET | K2 | K2 | I | Device reset | | NINAL | | 1.0 | | Nonmaskable interrupt | | NMI | L2 | L2 | I | ☐ Edge-driven (rising edge) | | EXT_INT7 | U3 | U2 | | External interrupts | | EXT_INT6 | V2 | T4 | ] . | ☐ Edge-driven | | EXT_INT5 | W1 | V1 | 1 ' | Polarity independently selected via the external interrupt polarity register bits | | EXT_INT4 | U4 | V2 | 1 | (EXTPOL.[3:0]) | | IACK | Y2 | Y1 | 0 | Interrupt acknowledge for all active interrupts serviced by the CPU | | INUM3 | AA1 | V4 | | | | INUM2 | W4 | Y2 | | Active interrupt identification number | | INUM1 | AA2 | AA1 | 0 | Valid during IACK for all active interrupts (not just external) | | INUM0 | AB1 | W4 | 1 | Encoding order follows the interrupt-service fetch-packet ordering | | | | | | LITTLE ENDIAN/BIG ENDIAN | | LENDIAN | НЗ | G2 | I | If high, LENDIAN selects little-endian byte/half-word addressing order within a word If low, LENDIAN selects big-endian addressing | | | | | - | POWER-DOWN STATUS | | PD | D3 | E2 | 0 | Power-down mode 2 or 3 (active if high) | <sup>†</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground <sup>&</sup>lt;sup>¶</sup> For emulation and normal operation, pull up EMU1 and EMU0 with a dedicated 20-k $\Omega$ resistor. For boundary scan, pull down EMU1 and EMU0 with a dedicated 20-k $\Omega$ resistor. <sup>&</sup>lt;sup>‡</sup> PLLV and PLLG are not part of external voltage supply or ground. See the clock PLL section for information on how to connect these pins. <sup>§</sup> A = Analog Signal (PLL Filter) | SIGNAL | PIN N | Ю. | | | |-----------|-------|-----|-------|---------------------------------------------------------------------------------------| | NAME | GJC | GJL | TYPE | DESCRIPTION | | | | | • | HOST-PORT INTERFACE (HPI) | | HINT | H26 | J26 | 0 | Host interrupt (from DSP to host) | | HCNTL1 | F23 | G24 | I | Host control - selects between control, address, or data registers | | HCNTL0 | D25 | F25 | I | Host control - selects between control, address, or data registers | | HHWIL | C26 | E26 | I | Host half-word select - first or second half-word (not necessarily high or low order) | | HBE1 | E23 | F24 | I | Host byte select within word or half-word | | HBE0 | D24 | E25 | I | Host byte select within word or half-word | | HR/W | C23 | B22 | I | Host read or write select | | HD15 | B13 | A12 | | | | HD14 | B14 | D13 | | | | HD13 | C14 | C13 | | | | HD12 | B15 | D14 | | | | HD11 | D15 | B15 | ] | | | HD10 | B16 | C15 | ] | Host-port data (used for transfer of data, address, and control) | | HD9 | A17 | D15 | | | | HD8 | B17 | B16 | 1/0/7 | | | HD7 | D16 | C16 | I/O/Z | | | HD6 | B18 | B17 | | | | HD5 | A19 | D16 | | | | HD4 | C18 | A18 | | | | HD3 | B19 | B18 | ] | | | HD2 | C19 | D17 | | | | HD1 | B20 | C18 | | | | HD0 | B21 | A20 | | | | HAS | C22 | C20 | I | Host address strobe | | HCS | B23 | B21 | I | Host chip select | | HDS1 | D22 | C21 | I | Host data strobe 1 | | HDS2 | A24 | D20 | I | Host data strobe 2 | | HRDY | J24 | J25 | 0 | Host ready (from DSP to host) | | | | | | BOOT MODE | | BOOTMODE4 | D8 | C8 | ] | | | BOOTMODE3 | B4 | B6 | ] | | | BOOTMODE2 | A3 | D7 | l i | Boot mode | | BOOTMODE1 | D5 | C6 | ] | | | BOOTMODE0 | C4 | B5 | | | <sup>†</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | SIGNAL | PIN N | 10. | | | | | | |--------|-------|----------|----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | GJC | GJL | TYPE† | DESCRIPTION | | | | | | • | EMIF - C | ONTROL SIGNALS COMMON TO ALL TYPES OF MEMORY | | | | | | CE3 | AE22 | AD20 | | | | | | | CE2 | AD26 | AA24 | O/Z | Memory space enables | | | | | CE1 | AB24 | AB26 | 0,2 | <ul> <li>Enabled by bits 24 and 25 of the word address</li> <li>Only one asserted during any external data access</li> </ul> | | | | | CE0 | AC26 | AA25 | | _ , , , , , | | | | | BE3 | AB25 | Y24 | | Byte-enable control | | | | | BE2 | AA24 | W23 | 1 | Decoded from the two lowest bits of the internal address | | | | | BE1 | Y23 | AA26 | O/Z | Byte-write enables for most types of memory | | | | | BE0 | AA26 | W25 | 1 | Can be directly connected to SDRAM read and write mask signal (SDQM) | | | | | | | | | EMIF - ADDRESS | | | | | EA21 | J26 | K25 | | | | | | | EA20 | K25 | L24 | 1 | | | | | | EA19 | L24 | L25 | 1 | | | | | | EA18 | K26 | M23 | 1 | | | | | | EA17 | M26 | M25 | 1 | | | | | | EA16 | M25 | M24 | 1 | | | | | | EA15 | P25 | N23 | 1 | | | | | | EA14 | P24 | P24 | | | | | | | EA13 | R25 | P23 | 1 | | | | | | EA12 | T26 | R25 | ] | | | | | | EA11 | R23 | R24 | O/Z | External address (word address) | | | | | EA10 | U26 | R23 | 1 | | | | | | EA9 | U25 | T25 | 1 | | | | | | EA8 | T23 | T24 | 1 | | | | | | EA7 | V26 | U25 | ] | | | | | | EA6 | V25 | T23 | ] | | | | | | EA5 | W26 | V26 | ] | | | | | | EA4 | V24 | V25 | 1 | | | | | | EA3 | W25 | U23 | 1 | | | | | | EA2 | Y26 | V24 | 1 | | | | | <sup>†</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | SIGNAL | PIN N | Ю. | | | | |--------|-------|------|-------------------|-----------------------------------|--| | NAME | GJC | GJL | TYPE <sup>†</sup> | DESCRIPTION | | | | • | | | EMIF - DATA | | | ED31 | AB2 | Y3 | | | | | ED30 | AC1 | AA2 | | | | | ED29 | AA4 | AB1 | | | | | ED28 | AD1 | AA3 | | | | | ED27 | AC3 | AB2 | | | | | ED26 | AD4 | AE5 | | | | | ED25 | AF3 | AD6 | | | | | ED24 | AE4 | AC7 | | | | | ED23 | AD5 | AE6 | | | | | ED22 | AF4 | AD7 | | | | | ED21 | AE5 | AC8 | | | | | ED20 | AD6 | AD8 | | | | | ED19 | AE6 | AC9 | | Z External data | | | ED18 | AD7 | AF7 | | | | | ED17 | AC8 | AD9 | | | | | ED16 | AF7 | AC10 | 1/0/7 | | | | ED15 | AD9 | AE9 | I/O/Z | | | | ED14 | AD10 | AF9 | | | | | ED13 | AF9 | AC11 | | | | | ED12 | AC11 | AE10 | | | | | ED11 | AE10 | AD11 | | | | | ED10 | AE11 | AE11 | | | | | ED9 | AF11 | AC12 | | | | | ED8 | AE14 | AD12 | | | | | ED7 | AF15 | AE12 | | | | | ED6 | AE15 | AC13 | | | | | ED5 | AF16 | AD14 | | | | | ED4 | AC15 | AC14 | | | | | ED3 | AE17 | AE15 | | | | | ED2 | AF18 | AD15 | | | | | ED1 | AF19 | AE16 | | | | | ED0 | AC17 | AD16 | | | | | | | | EMIF - A | ASYNCHRONOUS MEMORY CONTROL | | | ARE | Y24 | V23 | O/Z | Asynchronous memory read enable | | | ĀOĒ | AC24 | AB25 | O/Z | Asynchronous memory output enable | | | AWE | AD23 | AE22 | O/Z | Asynchronous memory write enable | | | ARDY | W23 | Y26 | I | Asynchronous memory ready input | | <sup>†</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | SIGNAL | PIN N | 10. | | | | | | |-----------------------------------------|------------------------|------|----------|----------------------------------------------------|--|--|--| | NAME | GJC | GJL | TYPE† | DESCRIPTION | | | | | | _ | EMIF | - SYNCHI | RONOUS BURST SRAM (SBSRAM) CONTROL | | | | | SSADS | AC20 | AD19 | O/Z | SBSRAM address strobe | | | | | SSOE | AF21 | AD18 | O/Z | SBSRAM output enable | | | | | SSWE | AD19 | AF18 | O/Z | SBSRAM write enable | | | | | SSCLK | AD17 | AC15 | 0 | SBSRAM clock | | | | | EMIF - SYNCHRONOUS DRAM (SDRAM) CONTROL | | | | | | | | | SDA10 | AD21 | AC19 | O/Z | SDRAM address 10 (separate for deactivate command) | | | | | SDRAS | AF24 | AD21 | O/Z | SDRAM row-address strobe | | | | | SDCAS | AD22 | AC20 | O/Z | SDRAM column-address strobe | | | | | SDWE | AF23 | AE21 | O/Z | SDRAM write enable | | | | | SDCLK | AE20 | AC17 | 0 | SDRAM clock | | | | | | EMIF - BUS ARBITRATION | | | | | | | | HOLD | AA25 | Y25 | I | Hold request from the host | | | | | HOLDA | A7 | C9 | 0 | Hold-request acknowledge to the host | | | | | | | | | TIMER1 | | | | | TOUT1 | H24 | K23 | 0 | Timer 1 or general-purpose output | | | | | TINP1 | K24 | L23 | I | Timer 1 or general-purpose input | | | | | | | | | TIMER0 | | | | | TOUT0 | M4 | M4 | 0 | Timer 0 or general-purpose output | | | | | TINP0 | K4 | H2 | I | Timer 0 or general-purpose input | | | | | | | | DI | MA ACTION COMPLETE STATUS | | | | | DMAC3 | D2 | E1 | | | | | | | DMAC2 | F4 | F2 | | DMA setion complete | | | | | DMAC1 | D1 | G3 | 0 | DMA action complete | | | | | DMAC0 | E2 | H4 | | | | | | | | | MU | LTICHAN | NEL BUFFERED SERIAL PORT 1 (McBSP1) | | | | | CLKS1 | E25 | F26 | I | External clock source (as opposed to internal) | | | | | CLKR1 | H23 | H25 | I/O/Z | Receive clock | | | | | CLKX1 | F26 | J24 | I/O/Z | Transmit clock | | | | | DR1 | D26 | H23 | Ī | Receive data | | | | | DX1 | G23 | G25 | O/Z | Transmit data | | | | | FSR1 | E26 | J23 | I/O/Z | Receive frame sync | | | | | FSX1 | F25 | G26 | I/O/Z | Transmit frame sync | | | | FSX1 F25 G26 I/O/Z Transmit frame sync † I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | SIGNAL | PIN N | 10. | | | |--------|-------|------|---------|--------------------------------------------------------------------------| | NAME | GJC | GJL | TYPE | DESCRIPTION | | | | MU | LTICHAN | NEL BUFFERED SERIAL PORT 0 (McBSP0) | | CLKS0 | L4 | L4 | Ţ | External clock source (as opposed to internal) | | CLKR0 | M2 | M2 | I/O/Z | Receive clock | | CLKX0 | L1 | М3 | I/O/Z | Transmit clock | | DR0 | J1 | J1 | I | Receive data | | DX0 | R1 | P4 | O/Z | Transmit data | | FSR0 | P4 | N3 | I/O/Z | Receive frame sync | | FSX0 | P3 | N4 | I/O/Z | Transmit frame sync | | | 3 | | - | RESERVED FOR TEST | | RSV0 | T2 | Т3 | - 1 | Reserved for testing, pullup with a dedicated 20-k $\Omega$ resistor | | RSV1 | G2 | F1 | I | Reserved for testing, pullup with a dedicated 20-k $\Omega$ resistor | | RSV2 | C11 | C11 | I | Reserved for testing, pullup with a dedicated 20-k $\Omega$ resistor | | RSV3 | B9 | D10 | I | Reserved for testing, pullup with a dedicated 20-k $\Omega$ resistor | | RSV4 | A6 | D9 | I | Reserved for testing, $pulldown$ with a dedicated 20-k $\Omega$ resistor | | RSV5 | C8 | A7 | 0 | Reserved (leave unconnected, do not connect to power or ground) | | RSV6 | C21 | D18 | I | Reserved for testing, pullup with a dedicated 20-k $\Omega$ resistor | | RSV7 | B22 | C19 | I | Reserved for testing, pullup with a dedicated 20-k $\Omega$ resistor | | RSV8 | A23 | D19 | I | Reserved for testing, pullup with a dedicated 20-k $\Omega$ resistor | | RSV9 | E4 | F3 | 0 | Reserved (leave unconnected, do not connect to power or ground) | | | | | | UNCONNECTED PINS | | | A8 | AF20 | | | | | B8 | AE18 | | | | | C9 | AE17 | | | | | D10 | - | | | | | D21 | - | | | | NC | G1 | J4 | | Unconnected pins | | | H1 | J3 | | | | | H2 | G1 | | | | | J2 | K4 | ] | | | | K3 | J2 | ] | | | | R2 | R2 | | | <sup>†</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | SIGNAL | L PIN NO. | | | .a. 2000.p.io.io (00111111204) | |---------|-------------------|------|-------|--------------------------------| | NAME | GJC | GJL | TYPE† | DESCRIPTION | | | • | | | 3.3-V SUPPLY VOLTAGE PINS | | | A10 | A5 | | | | | A15 | A11 | | | | | A18 | A16 | | | | | A21 | A22 | | | | | A22 | B7 | | | | | B7 | B8 | | | | | C1 | B19 | | | | | D17 | B20 | | | | | F3 | C10 | | | | | G24 | C14 | | | | | G25 | C17 | | | | | H25 | G4 | | | | | J25 | G23 | | | | | L25 | H3 | | | | | М3 | H24 | | | | | N3 | K3 | | | | | N23 K24<br>R26 L1 | | | | | | | | | | | | T24 | L26 | | | | $DV_DD$ | U24 | N24 | ] _ | 3.3-V supply voltage | | DADD | W24 | P3 | S | 3.3-v Supply voltage | | | Y4 | T1 | | | | | AB3 | T26 | | | | | AB4 | U3 | | | | | AB26 | U24 | | | | | AC6 | W3 | | | | | AC10 | W24 | | | | | AC19 | Y4 | | | | | AC21 | Y23 | | | | | AC22 | AD10 | | | | | AC25 | AD13 | | | | | AD11 | AD17 | | | | | AD13 | AE7 | | | | | AD15 | AE8 | | | | | AD18 | AE19 | ] | | | | AE18 | AE20 | | | | | AE21 | AF5 | | | | | AF5 | AF11 | | | | | AF6 | AF16 | | | | | AF17 | AF22 | | | <sup>†</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | SIGNAL | PIN N | 10 | o.g. | lai Descriptions (Continued) | |------------------|--------|------|-------------------|------------------------------| | NAME | GJC | GJL | TYPE <sup>†</sup> | DESCRIPTION | | | 1 | | | 1.8-V SUPPLY VOLTAGE PINS | | | A5 | A1 | | | | | A12 | A2 | | | | | A16 A3 | | | | | | A20 | A24 | | | | | B2 | A25 | | | | | B6 | A26 | | | | | B11 | B1 | | | | | B12 | B2 | | | | | B25 | В3 | | | | | СЗ | B24 | | | | | C15 | B25 | | | | | C20 | B26 | | | | | C24 | C1 | | | | | D4 | C2 | | | | | D6 | СЗ | | | | | D7 | C4 | | | | | D9 | C23 | | | | | D14 | C24 | | | | CV | D18 | C25 | s | 1.8-V supply voltage | | CV <sub>DD</sub> | D20 | C26 | 3 | 1.6-v supply voltage | | | D23 | D3 | | | | | E1 | D4 | | | | | F1 | D5 | | | | | H4 | D22 | | | | | J4 | D23 | | | | | J23 | D24 | | | | | K1 | E4 | | | | | K23 | E23 | | | | | M1 | AB4 | | | | | M24 | AB23 | | | | | N4 | AC3 | | | | | N25 | AC4 | | | | | P2 | AC5 | | | | | P23 | AC22 | | | | | T3 | AC23 | | | | | T4 | AC24 | | | | | U1 | AD1 | | | | | V4 | AD2 | | | <sup>†</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | SIGNAL | PIN N | 10. | T/C=+ | DECORIDEION | |------------------|-------|------|-------|--------------------------------| | NAME | GJC | GJL | TYPE† | DESCRIPTION | | | | | | UPPLY VOLTAGE PINS (CONTINUED) | | | V23 | AD3 | | | | | AC4 | AD4 | | | | | AC9 | AD23 | | | | | AC12 | AD24 | | | | | AC13 | AD25 | | | | | AC18 | AD26 | | | | | AC23 | AE1 | | | | | AD3 | AE2 | | | | CV <sub>DD</sub> | AD8 | AE3 | S | 1.8-V supply voltage | | OADD | AD14 | AE24 | | 11.0-V Supply Voltage | | | AD24 | AE25 | ] | | | | AE2 | AE26 | ] | | | | AE8 | AF1 | | | | | AE12 | AF2 | | | | | AE25 | AF3 | | | | | AF12 | AF24 | | | | | - | AF25 | | | | | - | AF26 | | | | | | | T | GROUND PINS | | | A1 | A4 | | | | | A2 | A6 | | | | | A4 | A8 | | | | | A13 | A10 | | | | | A14 | A13 | | | | | A25 | A14 | | | | | A26 | A15 | | | | | B1 | A17 | | | | | B3 | A19 | | | | V <sub>SS</sub> | B5 | A21 | GND | Ground pins | | | B24 | A23 | | | | | B26 | B4 | | | | | C2 | B12 | ] | | | | C7 | B13 | ] | | | | C13 | B14 | ] | | | | C16 | B23 | ] | | | | C17 | C5 | ] | | | | C25 | C22 | | | | | D13 | D1 | ] | | <sup>†</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground | SIGNAL | PIN N | IO. | | lai Descriptions (Continued) | |----------|-------|------|-------|------------------------------| | NAME | GJC | GJL | TYPE† | DESCRIPTION | | | I | | | GROUND PINS (CONTINUED) | | | D19 | D2 | | | | | E3 | D6 | | | | | E24 | D21 | | | | | F2 | D25 | | | | | F24 | D26 | | | | | G3 | E3 | | | | | G4 | E24 | | | | | G26 | F4 | | | | | J3 | F23 | | | | | L23 | H1 | | | | | L26 | H26 | | | | | M23 | K1 | | | | | N1 | K26 | | | | | N2 | M1 | | | | | N24 | M26 | | | | | N26 | N1 | ] | | | | P1 | N2 | | | | | P26 | N25 | | | | V | R24 | N26 | GND | Ground pins | | $V_{SS}$ | T25 | P1 | GND | Ground pins | | | U2 | P2 | | | | | U23 | P25 | | | | | V1 | P26 | | | | | V3 | R1 | | | | | Y3 | R26 | | | | | Y25 | U1 | | | | | AA3 | U26 | | | | | AA23 | W1 | | | | | AB23 | W26 | | | | | AC2 | AA4 | | | | | AC5 | AA23 | | | | | AC7 | AB3 | | | | | AC14 | AB24 | | | | | AC16 | AC1 | | | | | AD2 | AC2 | | | | | AD12 | AC6 | | | | | AD16 | AC21 | | | | | AD20 | AC25 | | | <sup>†</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground # TMS320C6201 FIXED-POINT DIGITAL SIGNAL PROCESSOR SPRS051H - JANUARY 1997 - REVISED MARCH 2004 | SIGNAL | PIN N | 10. | TVDE+ | DECORIDEION | |----------|-------|------|-------|-------------------------| | NAME | GJC | GJL | TYPE† | DESCRIPTION | | | | | | GROUND PINS (CONTINUED) | | | AD25 | AC26 | | | | | AE1 | AD5 | | | | | AE3 | AD22 | | | | | AE7 | AE4 | | | | | AE9 | AE13 | | | | | AE13 | AE14 | | | | | AE16 | AE23 | | | | | AE19 | AF4 | | | | | AE23 | AF6 | | | | $V_{SS}$ | AE24 | AF8 | GND | Ground pins | | | AE26 | AF10 | | | | | AF1 | AF12 | | | | | AF2 | AF13 | | | | | AF8 | AF14 | | | | | AF10 | AF15 | | | | | AF13 | AF17 | | | | | AF14 | AF19 | | | | | AF25 | AF21 | | | | | AF26 | AF23 | | | <sup>†</sup> I = Input, O = Output, Z = High Impedance, S = Supply Voltage, GND = Ground ## TMS320C6201 FIXED-POINT DIGITAL SIGNAL PROCESSOR SPRS051H - JANUARY 1997 - REVISED MARCH 2004 #### development support TI offers an extensive line of development tools for the TMS320C6000™ DSP platform, including tools to evaluate the performance of the processors, generate code, develop algorithm implementations, and fully integrate and debug software and hardware modules. The following products support development of C6000™ DSP-based applications: #### **Software Development Tools:** Code Composer Studio™ Integrated Development Environment (IDE) including Editor C/C++/Assembly Code Generation, and Debug plus additional development tools Scalable, Real-Time Foundation Software (DSP BIOS), which provides the basic run-time target software needed to support any DSP application. #### **Hardware Development Tools:** Extended Development System (XDS<sup>™</sup>) Emulator (supports C6000<sup>™</sup> DSP multiprocessor system debug) EVM (Evaluation Module) The *TMS320 DSP Development Support Reference Guide* (SPRU011) contains information about development-support products for all TMS320<sup>™</sup> DSP family member devices, including documentation. See this document for further information on TMS320<sup>™</sup> DSP documentation or any TMS320<sup>™</sup> DSP support products from Texas Instruments. An additional document, the *TMS320 Third-Party Support Reference Guide* (SPRU052), contains information about TMS320<sup>™</sup> DSP-related products from other companies in the industry. To receive TMS320<sup>™</sup> DSP literature, contact the Literature Response Center at 800/477-8924. For a complete listing of development-support tools for the TMS320C6000™ DSP platform, visit the Texas Instruments web site on the Worldwide Web at http://www.ti.com uniform resource locator (URL) and under "Development Tools", select "Digital Signal Processors". For information on pricing and availability, contact the nearest TI field sales office or authorized distributor. Code Composer Studio, XDS, and TMS320 are trademarks of Texas Instruments. #### device and development-support tool nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all TMS320 DSP devices and support tools. Each TMS320 DSP commerical family member has one of three prefixes: TMX, TMP, or TMS. Texas Instruments recommends two of three possible prefix designators for support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMX/TMDX) through fully qualified production devices/tools (TMS/TMDS). Device development evolutionary flow: TMX Experimental device that is not necessarily representative of the final device's electrical specifications TMP Final silicon die that conforms to the device's electrical specifications but has not completed quality and reliability verification **TMS** Fully qualified production device Support tool development evolutionary flow: **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully qualified development-support product TMX and TMP devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." TMS devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. Tl's standard warranty applies. Predictions show that prototype devices (TMX or TMP) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, GJC or GJL), the temperature range (for example, blank is the default commercial temperature range), and the device speed range in megahertz (for example, -200 is 200 MHz). Figure 4 provides a legend for reading the complete device name for any TMS320C6000 DSP family member. #### device and development-support tool nomenclature (continued) † BGA = Ball Grid Array Figure 4. TMS320C6000 Device Nomenclature (Including TMS320C6201) MicroStar BGA is a trademark of Texas Instruments. # TMS320C6201 FIXED-POINT DIGITAL SIGNAL PROCESSOR SPRS051H - JANUARY 1997 - REVISED MARCH 2004 #### documentation support Extensive documentation supports all TMS320 DSP family devices from product announcement through applications development. The types of documentation available include: data sheets, such as this document, with design specifications; complete user's reference guides for all devices and tools; technical briefs; development-support tools; on-line help; and hardware and software applications. The following is a brief, descriptive list of support documentation specific to the C6000 DSP devices: The *TMS320C6000 CPU and Instruction Set Reference Guide* (literature number SPRU189) describes the C6000 CPU (DSP core) architecture, instruction set, pipeline, and associated interrupts. The *TMS320C6000 DSP Peripherals Overview Reference Guide* (literature number SPRU190) briefly describes the functionality of the peripherals available on the C6000<sup>™</sup> DSP platform of devices, such as the 64-/32-/16-bit external memory interfaces (EMIFs), 32-/16-bit host-port interfaces (HPIs), multichannel buffered serial ports (McBSPs), direct memory access (DMA), enhanced direct-memory-access (EDMA) controller, expansion bus (XB), peripheral component interconnect (PCI), clocking and phase-locked loop (PLL); and power-down modes. The *TMS320C6000 Technical Brief* (literature number SPRU197) gives an introduction to the C62x/C67x<sup>™</sup> devices, associated development tools, and third-party support. The tools support documentation is electronically available within the Code Composer Studio™ IDE. For a complete listing of the latest C6000™ DSP documentation, visit the Texas Instruments web site on the Worldwide Web at http://www.ti.com uniform resource locator (URL). C67x is a trademark of Texas Instruments. #### clock PLL All of the C62x clocks are generated from a single source through the CLKIN pin. This source clock either drives the PLL, which generates the internal CPU clock, or bypasses the PLL to become the CPU clock. To use the PLL to generate the CPU clock, the filter circuit shown in Figure 5 must be properly designed. Note that for C6201, the EMI filter must be powered by the I/O voltage (3.3 V). To configure the C62x PLL clock for proper operation, see Figure 5 and Table 2. To minimize the clock jitter, a single clean power supply should power both the C62x DSP device and the external clock oscillator circuit. The minimum CLKIN rise and fall times should also be observed. See the *input and output clocks* section for input clock timing requirements. - NOTES: A. Keep the lead length and the number of vias between pin PLLF, pin PLLG, R1, C1, and C2 to a minimum. In addition, place all PLL components (R1, C1, C2, C3, C4, and EMI Filter) as close to the C6000<sup>™</sup> DSP device as possible. Best performance is achieved with the PLL components on a single side of the board without jumpers, switches, or components other than the ones shown. For CLKMODE x4, values for C1, C2, and R1 are fixed and apply to all valid frequency ranges of CLKIN and CLKOUT. - B. For CLKMODE x1, the PLL is bypassed and all six external PLL components can be removed. For this case, the PLLV terminal has to be connected to a clean supply and the PLLG and PLLF terminals should be tied together. - C. Due to overlap of frequency ranges when choosing the PLLFREQ, more than one frequency range can contain the CLKOUT1 frequency. Choose the lowest frequency range that includes the desired frequency. For example, for CLKOUT1 = 133 MHz, a PLLFREQ value of 000b should be used. For CLKOUT1 = 200 MHz, PLLFREQ should be set to 001b. PLLFREQ values other than 000b, 001b, and 010b are reserved. - D. The 3.3-V supply for the EMI filter (and PLLV) must be from the same 3.3-V power plane supplying the I/O voltage, DV<sub>DD</sub>. - E. EMI filter manufacturer TDK part number ACF451832-153-T Figure 5. PLL Block Diagram ## clock PLL (continued) **Table 2. PLL Component Selection Table** | CLKMODE | CLKIN<br>RANGE<br>(MHz) | CPU CLOCK<br>FREQUENCY<br>(CLKOUT1)<br>RANGE (MHz) | CLKOUT2<br>RANGE<br>(MHz) | R1<br>(Ω) | C1<br>(nF) | C2<br>(pF) | TYPICAL<br>LOCK TIME<br>(μs) <sup>†</sup> | |---------|-------------------------|----------------------------------------------------|---------------------------|-----------|------------|------------|-------------------------------------------| | x4 | 12.5-50 | 50-200 | 25-100 | 60.4 | 27 | 560 | 75 | <sup>†</sup> Under some operating conditions, the maximum PLL lock time may vary as much as 150% from the specified typical value. For example, if the typical lock time is specified as 100 µs, the maximum value may be as long as 250 µs. #### power-down mode logic Figure 6 shows the power-down mode logic on the C6201. Figure 6. Power-Down Mode Logic<sup>†</sup> ### triggering, wake-up, and effects The power-down modes and their wake-up methods are programmed by setting the PWRD field (bits 15–10) of the control status register (CSR). The PWRD field of the CSR is shown in Figure 7 and described in Table 3. When writing to the CSR, all bits of the PWRD field should be set at the same time. Logic 0 should be used when "writing" to the reserved bit (bit 15) of the PWRD field. The CSR is discussed in detail in the *TMS320C6000 CPU* and *Instruction Set Reference Guide* (literature number SPRU189). ## TMS320C6201 FIXED-POINT DIGITAL SIGNAL PROCESSOR SPRS051H - JANUARY 1997 - REVISED MARCH 2004 | 31 | | | | | | | 16 | |----------|--------------------------------------------|---------------------------|-------|-------|-------|---|----| | 4- | | 40 | -10 | | -10 | | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | | Reserved | Enable or<br>Non-Enabled<br>Interrupt Wake | Enabled<br>Interrupt Wake | PD3 | PD2 | PD1 | | | | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | | | | | | | | | 7 | | | | | | | 0 | | | | | | | | | | **Legend:** R/W-x = Read/write reset value NOTE: The shadowed bits are not part of the power-down logic discussion and therefore are not covered here. For information on these other bit fields in the CSR register, see the *TMS320C6000 CPU and Instruction Set Reference Guide* (literature number SPRU189). Figure 7. PWRD Field of the CSR Register Power-down mode PD1 takes effect eight to nine clock cycles after the instruction that sets the PWRD bits in the CSR. If PD1 mode is terminated by a non-enabled interrupt, the program execution returns to the instruction where PD1 took effect. If PD1 mode is terminated by an enabled interrupt, the interrupt service routine will be executed first, then the program execution returns to the instruction where PD1 took effect. The GIE bit in CSR and the NMIE bit in the interrupt enable register (IER) must also be set in order for the interrupt service routine to execute; otherwise, execution returns to the instruction where PD1 took effect upon PD1 mode termination by an enabled interrupt. PD2 and PD3 modes can only be aborted by device reset. Table 3 summarizes all the power-down modes. | PRWD FIELD<br>(BITS 15-10) | POWER-DOWN<br>MODE | WAKE-UP METHOD | EFFECT ON CHIP'S OPERATION | |----------------------------|--------------------|---------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 000000 | No power-down | _ | _ | | 001001 | PD1 | Wake by an enabled interrupt | CPU halted (except for the interrupt logic) Power-down mode blocks the internal clock inputs at the | | 010001 | PD1 | Wake by an enabled or non-enabled interrupt | boundary of the CPU, preventing most of the CPU's logic from switching. During PD1, DMA transactions can proceed between peripherals and internal memory. | | 011010 | PD2 <sup>†</sup> | Wake by a device reset | Output clock from PLL is halted, stopping the internal clock structure from switching and resulting in the entire chip being halted. All register and internal RAM contents are preserved. All functional I/O "freeze" in the last state when the PLL clock is turned off. | | 011100 | PD3 <sup>†</sup> | Wake by a device reset | Input clock to the PLL stops generating clocks. All register and internal RAM contents are preserved. All functional I/O "freeze" in the last state when the PLL clock is turned off. Following reset, the PLL needs time to re-lock, just as it does following power-up. Wake-up from PD3 takes longer than wake-up from PD2 because the PLL needs to be re-locked. | | All others | Posoniod | | | Table 3. Characteristics of the Power-Down Modes #### power-supply sequencing TI DSPs do not require specific power sequencing between the core supply and the I/O supply. However, systems should be designed to ensure that neither supply is powered up for extended periods of time if the other supply is below the proper operating voltage. #### system-level design considerations System-level design considerations, such as bus contention, may require supply sequencing to be implemented. In this case, the core supply should be powered up at the same time as, or prior to (and powered down after), the I/O buffers. This is to ensure that the I/O buffers receive valid inputs from the core before the output buffers are powered up, thus, preventing bus contention with other chips on the board. #### power-supply design considerations For systems using the C6000 DSP platform of devices, the core supply may be required to provide in excess of 2 A per DSP until the I/O supply is powered up. This extra current condition is a result of uninitialized logic within the DSP(s) and is corrected once the CPU sees an internal clock pulse. With the PLL enabled, as the I/O supply is powered on, a clock pulse is produced stopping the extra current draw from the supply. With the PLL disabled, an external clock pulse may be required to stop this extra current draw. A normal current state returns once the I/O power supply is turned on and the CPU sees a clock pulse. Decreasing the amount of time between the core supply power up and the I/O supply power up can minimize the effects of this current draw. A dual-power supply with simultaneous sequencing, such as available with TPS563xx controllers or PT69xx plug-in power modules, can be used to eliminate the delay between core and I/O power up [see the *Using the TPS56300 to Power DSPs Application Report* (literature number SLVA088)]. A Schottky diode can also be used to tie the core rail to the I/O rail, effectively pulling up the I/O power supply to a level that can help initialize the logic within the DSP. <sup>&</sup>lt;sup>†</sup> When entering PD2 and PD3, all functional I/O remains in the previous state. However, for peripherals which are asynchronous in nature or peripherals with an external clock source, output signals may transition in response to stimulus on the inputs. Under these conditions, peripherals will not operate according to specifications. # TMS320C6201 FIXED-POINT DIGITAL SIGNAL PROCESSOR SPRS051H - JANUARY 1997 - REVISED MARCH 2004 Core and I/O supply voltage regulators should be located close to the DSP (or DSP array) to minimize inductance and resistance in the power delivery path. Additionally, when designing for high-performance applications utilizing the C6000 platform of DSPs, the PC board should include separate power planes for core, I/O, and ground, all bypassed with high-quality low-ESL/ESR capacitors. #### absolute maximum ratings over operating case temperature ranges (unless otherwise noted) | Supply voltage range, CV <sub>DD</sub> (see Note 1) | 0.3 V to 2.3 V | |--------------------------------------------------------------|----------------| | Supply voltage range, DV <sub>DD</sub> (see Note 1) | 0.3 V to 4 V | | Input voltage range | 0.3 V to 4 V | | Output voltage range | 0.3 V to 4 V | | Operating case temperature ranges T <sub>C</sub> : (default) | 0°C to 90°C | | (A version) | 40°C to 105°C | | Storage temperature range, T <sub>stq</sub> | 65°C to 150°C | <sup>&</sup>lt;sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values are with respect to V<sub>SS</sub>. ### recommended operating conditions | | | | MIN | NOM | MAX | UNIT | |-----------------|-----------------------------------|-----------|------|------|------|------| | $CV_{DD}$ | Supply voltage | | 1.71 | 1.8 | 1.89 | V | | $DV_DD$ | Supply voltage | | 3.14 | 3.30 | 3.46 | V | | $V_{SS}$ | Supply ground | | 0 | 0 | 0 | V | | $V_{IH}$ | High-level input voltage | | 2 | | | ٧ | | $V_{IL}$ | Low-level input voltage | | | | 8.0 | V | | I <sub>OH</sub> | High-level output current | | | | -12 | mA | | I <sub>OL</sub> | Low-level output current | | | | 12 | mA | | _ | Operating constant and the second | Default | 0 | | 90 | °C | | T <sub>C</sub> | Operating case temperature | A version | -40 | | 105 | ·U | # TMS320C6201 FIXED-POINT DIGITAL SIGNAL PROCESSOR SPRS051H - JANUARY 1997 - REVISED MARCH 2004 # electrical characteristics over recommended ranges of supply voltage and operating case temperature (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|------------------------------------------|------------------------------------------------|-----|-----|-----|------| | V <sub>OH</sub> | High-level output voltage | $DV_{DD} = MIN,$<br>$I_{OH} = MAX$ | 2.4 | | | ٧ | | V <sub>OL</sub> | Low-level output voltage | $DV_{DD} = MIN,$<br>$I_{OL} = MAX$ | | | 0.6 | ٧ | | I | Input current <sup>‡</sup> | $V_I = V_{SS}$ to $DV_{DD}$ | | | ±10 | uA | | loz | Off-state output current | $V_O = DV_{DD}$ or 0 V | | | ±10 | uA | | I <sub>DD2V</sub> | Supply current, CPU + CPU memory access§ | CV <sub>DD</sub> = NOM,<br>CPU clock = 167 MHz | | 380 | | mA | | I <sub>DD2V</sub> | Supply current, peripherals§ | CV <sub>DD</sub> = NOM,<br>CPU clock = 167 MHz | | 240 | | mA | | I <sub>DD3V</sub> | Supply current, I/O pins§ | DV <sub>DD</sub> = NOM,<br>CPU clock = 167 MHz | | 90 | | mA | | C <sub>i</sub> | Input capacitance | | | | 10 | pF | | Co | Output capacitance | | | | 10 | pF | <sup>&</sup>lt;sup>‡</sup> TMS and TDI are not included due to internal pullups. TRST is not included due to internal pulldown. <sup>§</sup> Measured with average activity (50% high / 50% low power). For more details on CPU, peripheral, and I/O activity, see the *TMS320C6000 Power Consumption Summary* application report (literature number SPRA486). #### PARAMETER MEASUREMENT INFORMATION $\begin{array}{cccc} \text{Where:} & I_{OL} & = & 2 \text{ mA} \\ & I_{OH} & = & 2 \text{ mA} \\ & V_{comm} & = & 0.8 \text{ V} \end{array}$ C<sub>T</sub> = 15-30-pF typical load-circuit capacitance Figure 8. TTL-Level Outputs #### signal transition levels All input and output timing parameters are referenced to 1.5 V for both "0" and "1" logic levels. Figure 9. Input and Output Voltage Reference Levels for AC Timing Measurements All rise and fall transition timing parameters are referenced to $V_{IL}$ MAX and $V_{IH}$ MIN for input clocks, and $V_{OL}$ MAX and $V_{OH}$ MIN for output clocks. Figure 10. Rise and Fall Transition Time Voltage Reference Levels <sup>&</sup>lt;sup>†</sup> Typical distributed load circuit capacitance ## **INPUT AND OUTPUT CLOCKS** ## timing requirements for CLKIN<sup>†‡</sup> (see Figure 11) | | | | | -2 | 200 | | | |-----|------------------------|----------------------------|-------------|-----|---------------|-----|------| | NO. | | | CLKM<br>= X | | CLKM0<br>= x1 | | UNIT | | | | | MIN | MAX | MIN | MAX | | | 1 | t <sub>c(CLKIN)</sub> | Cycle time, CLKIN | 20 | | 5 | | ns | | 2 | t <sub>w(CLKINH)</sub> | Pulse duration, CLKIN high | 0.4C | | 0.45C | | ns | | 3 | t <sub>w(CLKINL)</sub> | Pulse duration, CLKIN low | 0.4C | | 0.45C | | ns | | 4 | t <sub>t(CLKIN)</sub> | Transition time, CLKIN | | 5 | | 0.6 | ns | $<sup>^{\</sup>dagger}$ The reference points for the rise and fall transitions are measured at V<sub>IL</sub> MAX and V<sub>IH</sub> MIN. $<sup>^{\</sup>ddagger}$ C = CLKIN cycle time in ns. For example, when CLKIN frequency is 50 MHz, use C = 20 ns. Figure 11. CLKIN Timings ## switching characteristics over recommended operating conditions for CLKOUT1§¶# (see Figure 12) | | | | | -200 | ) | | | |-----|-----------------------|------------------------------|-------------|-------------|----------|----------|----| | NO. | PARAMETER | | | DE = X4 | CLKMO | UNIT | | | | | | MIN | MAX | MIN | MAX | | | 1 | t <sub>c(CKO1)</sub> | Cycle time, CLKOUT1 | P - 0.7 | P + 0.7 | P - 0.7 | P + 0.7 | ns | | 2 | t <sub>w(CKO1H)</sub> | Pulse duration, CLKOUT1 high | (P/2) - 0.5 | (P/2) + 0.5 | PH - 0.5 | PH + 0.5 | ns | | 3 | t <sub>w(CKO1L)</sub> | Pulse duration, CLKOUT1 low | (P/2) - 0.5 | (P/2) + 0.5 | PL - 0.5 | PL + 0.5 | ns | | 4 | t <sub>t(CKO1)</sub> | Transition time, CLKOUT1 | | 0.6 | | 0.6 | ns | <sup>§</sup> P = 1/CPU clock frequency in ns. Figure 12. CLKOUT1 Timings $<sup>\</sup>P$ The reference points for the rise and fall transitions are measured at V<sub>OL</sub> MAX and V<sub>OH</sub> MIN. # PH is the high period of CLKIN in ns and PL is the low period of CLKIN in ns. ## **INPUT AND OUTPUT CLOCKS (CONTINUED)** ### switching characteristics over recommended operating conditions for CLKOUT2<sup>†‡</sup> (see Figure 13) | NO | | | -2 | | | |-----|-----------------------|------------------------------|----------|----------|------| | NO. | | | MIN | MAX | UNIT | | 1 | t <sub>c(CKO2)</sub> | Cycle time, CLKOUT2 | 2P - 0.7 | 2P + 0.7 | ns | | 2 | t <sub>w(CKO2H)</sub> | Pulse duration, CLKOUT2 high | P - 0.7 | P + 0.7 | ns | | 3 | t <sub>w(CKO2L)</sub> | Pulse duration, CLKOUT2 low | P - 0.7 | P + 0.7 | ns | | 4 | t <sub>t(CKO2)</sub> | Transition time, CLKOUT2 | | 0.6 | ns | <sup>†</sup> P = 1/CPU clock frequency in ns. $<sup>^{\</sup>ddagger}$ The reference points for the rise and fall transitions are measured at V $_{OL}$ MAX and V $_{OH}$ MIN. Figure 13. CLKOUT2 Timings ## SDCLK, SSCLK timing parameters SDCLK timing parameters are the same as CLKOUT2 parameters. SSCLK timing parameters are the same as CLKOUT1 or CLKOUT2 parameters, depending on SSCLK configuration. # switching characteristics over recommended operating conditions for the relation of SSCLK, SDCLK, and CLKOUT2 to CLKOUT1 (see Figure 14)<sup>†</sup> | NO | | -2 | | | | |-----|--------------------------------|---------------------------------------------------------|-------------|-------------|------| | NO. | | PARAMETER | | MAX | UNIT | | 1 | t <sub>d(CKO1-SSCLK)</sub> | Delay time, CLKOUT1 edge to SSCLK edge | (P/2) + 0.2 | (P/2) + 4.2 | ns | | 2 | t <sub>d</sub> (CKO1-SSCLK1/2) | Delay time, CLKOUT1 edge to SSCLK edge (1/2 clock rate) | (P/2) - 1 | (P/2) + 2.4 | ns | | 3 | t <sub>d(CKO1-CKO2)</sub> | Delay time, CLKOUT1 edge to CLKOUT2 edge | (P/2) - 1 | (P/2) + 2.4 | ns | | 4 | t <sub>d</sub> (CKO1-SDCLK) | Delay time, CLKOUT1 edge to SDCLK edge | (P/2) - 1 | (P/2) + 2.4 | ns | <sup>†</sup> P = 1/CPU clock frequency in ns. Figure 14. Relation of CLKOUT2, SDCLK, and SSCLK to CLKOUT1 #### **ASYNCHRONOUS MEMORY TIMING** ## timing requirements for asynchronous memory cycles<sup>†</sup> (see Figure 15 and Figure 16) | NO. | | -20 | LINUT | | | |-----|-----------------------------|------------------------------------------------|-------|-----|------| | NO. | | | MIN | MAX | UNIT | | 6 | t <sub>su(EDV-CKO1H)</sub> | Setup time, read EDx valid before CLKOUT1 high | 4 | | ns | | 7 | t <sub>h(CKO1H-EDV)</sub> | Hold time, read EDx valid after CLKOUT1 high | 0.8 | | ns | | 10 | t <sub>su(ARDY-CKO1H)</sub> | Setup time, ARDY valid before CLKOUT1 high | 3 | | ns | | 11 | th(CKO1H-ARDY) | Hold time, ARDY valid after CLKOUT1 high | 1.8 | | ns | <sup>†</sup> To ensure data setup time, simply program the strobe width wide enough. ARDY is internally synchronized. If ARDY does meet setup or hold time, it may be recognized in the current cycle or the next cycle. Thus, ARDY can be an asynchronous input. # switching characteristics over recommended operating conditions for asynchronous memory cycles<sup>‡</sup> (see Figure 15 and Figure 16) | NO. | | -200 | | | | |-----|----------------------------|-----------------------------------------|------|-----|------| | | PARAMETER | | MIN | MAX | UNIT | | 1 | t <sub>d(CKO1H-CEV)</sub> | Delay time, CLKOUT1 high to CEx valid | -0.2 | 4 | ns | | 2 | t <sub>d(CKO1H-BEV)</sub> | Delay time, CLKOUT1 high to BEx valid | | 4 | ns | | 3 | t <sub>d(CKO1H-BEIV)</sub> | Delay time, CLKOUT1 high to BEx invalid | -0.2 | | ns | | 4 | t <sub>d(CKO1H-EAV)</sub> | Delay time, CLKOUT1 high to EAx valid | | 4 | ns | | 5 | t <sub>d(CKO1H-EAIV)</sub> | Delay time, CLKOUT1 high to EAx invalid | -0.2 | | ns | | 8 | t <sub>d(CKO1H-AOEV)</sub> | Delay time, CLKOUT1 high to AOE valid | -0.2 | 4 | ns | | 9 | t <sub>d(CKO1H-AREV)</sub> | Delay time, CLKOUT1 high to ARE valid | -0.2 | 4 | ns | | 12 | t <sub>d(CKO1H-EDV)</sub> | Delay time, CLKOUT1 high to EDx valid | | 4 | ns | | 13 | t <sub>d(CKO1H-EDIV)</sub> | Delay time, CLKOUT1 high to EDx invalid | -0.2 | • | ns | | 14 | t <sub>d(CKO1H-AWEV)</sub> | Delay time, CLKOUT1 high to AWE valid | -0.2 | 4 | ns | <sup>&</sup>lt;sup>‡</sup> The minimum delay is also the minimum output hold after CLKOUT1 high. ## **ASYNCHRONOUS MEMORY TIMING (CONTINUED)** Figure 15. Asynchronous Memory Read Timing Figure 16. Asynchronous Memory Write Timing #### SYNCHRONOUS-BURST MEMORY TIMING ### timing requirements for synchronous-burst SRAM cycles (full-rate SSCLK) (see Figure 17) | NO. | | | UNIT | |-----|-----------------------------------------------------------------------|-----|------| | | | | | | 8 | t <sub>h(SSCLKH-EDV)</sub> Hold time, read EDx valid after SSCLK high | 1.5 | ns | # switching characteristics over recommended operating conditions for synchronous-burst SRAM cycles<sup>†</sup> (full-rate SSCLK) (see Figure 17 and Figure 18) | NO. | PARAMETER | | -200 | UNIT | |-----|-------------------------------|--------------------------------------------------|------------|------| | | | MIN MAX | | | | 1 | t <sub>osu(CEV-SSCLKH)</sub> | Output setup time, CEx valid before SSCLK high | 0.5P - 1.3 | ns | | 2 | toh(SSCLKH-CEV) | Output hold time, CEx valid after SSCLK high | 0.5P - 2.3 | ns | | 3 | t <sub>osu(BEV-SSCLKH)</sub> | Output setup time, BEx valid before SSCLK high | 0.5P - 1.3 | ns | | 4 | toh(SSCLKH-BEIV) | Output hold time, BEx invalid after SSCLK high | 0.5P - 2.3 | ns | | 5 | t <sub>osu(EAV-SSCLKH)</sub> | Output setup time, EAx valid before SSCLK high | 0.5P - 1.3 | ns | | 6 | toh(SSCLKH-EAIV) | Output hold time, EAx invalid after SSCLK high | 0.5P - 2.3 | ns | | 9 | t <sub>osu(ADSV-SSCLKH)</sub> | Output setup time, SSADS valid before SSCLK high | 0.5P - 1.3 | ns | | 10 | t <sub>oh(SSCLKH-ADSV)</sub> | Output hold time, SSADS valid after SSCLK high | 0.5P - 2.3 | ns | | 11 | t <sub>osu(OEV-SSCLKH)</sub> | Output setup time, SSOE valid before SSCLK high | 0.5P - 1.3 | ns | | 12 | toh(SSCLKH-OEV) | Output hold time, SSOE valid after SSCLK high | 0.5P - 2.3 | ns | | 13 | t <sub>osu(EDV-SSCLKH)</sub> | Output setup time, EDx valid before SSCLK high | 0.5P - 1.3 | ns | | 14 | toh(SSCLKH-EDIV) | Output hold time, EDx invalid after SSCLK high | 0.5P - 2.3 | ns | | 15 | t <sub>osu(WEV-SSCLKH)</sub> | Output setup time, SSWE valid before SSCLK high | 0.5P - 1.3 | ns | | 16 | toh(SSCLKH-WEV) | Output hold time, SSWE valid after SSCLK high | 0.5P - 2.3 | ns | <sup>&</sup>lt;sup>†</sup> When the PLL is used (CLKMODE x4), P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. For CLKMODE x1, 0.5P is defined as PH (pulse duration of CLKIN high) for all output setup times; 0.5P is defined as PL (pulse duration of CLKIN low) for all output hold times. ## **SYNCHRONOUS-BURST MEMORY TIMING (CONTINUED)** Figure 17. SBSRAM Read Timing (Full-Rate SSCLK) Figure 18. SBSRAM Write Timing (Full-Rate SSCLK) ### SYNCHRONOUS-BURST MEMORY TIMING (CONTINUED) ### timing requirements for synchronous-burst SRAM cycles (half-rate SSCLK) (see Figure 19) | NO | | | -200 | | LINUT | |-----|------------------------------------------------------------------|-----------|---------|------|-------| | NO. | | | MIN MAX | UNIT | | | 7 | t <sub>su(EDV-SSCLKH)</sub> Setup time, read EDx valid before SS | SCLK high | 2.5 | | ns | | 8 | t <sub>h(SSCLKH-EDV)</sub> Hold time, read EDx valid after SSCl | K high | 1.5 | | ns | ## switching characteristics over recommended operating conditions for synchronous-burst SRAM cycles<sup>†</sup> (half-rate SSCLK) (see Figure 19 and Figure 20) | | | DADAMETED | -200 | | |-----|-------------------------------|--------------------------------------------------|------------|------| | NO. | | PARAMETER | MIN MAX | UNIT | | 1 | t <sub>osu(CEV-SSCLKH)</sub> | Output setup time, CEx valid before SSCLK high | 1.5P - 3 | ns | | 2 | toh(SSCLKH-CEV) | Output hold time, CEx valid after SSCLK high | 0.5P - 1.5 | ns | | 3 | t <sub>osu(BEV-SSCLKH)</sub> | Output setup time, BEx valid before SSCLK high | 1.5P - 3 | ns | | 4 | toh(SSCLKH-BEIV) | Output hold time, BEx invalid after SSCLK high | 0.5P - 1.5 | ns | | 5 | t <sub>osu(EAV-SSCLKH)</sub> | Output setup time, EAx valid before SSCLK high | 1.5P - 3 | ns | | 6 | toh(SSCLKH-EAIV) | Output hold time, EAx invalid after SSCLK high | 0.5P - 1.5 | ns | | 9 | t <sub>osu(ADSV-SSCLKH)</sub> | Output setup time, SSADS valid before SSCLK high | 1.5P - 3 | ns | | 10 | t <sub>oh(SSCLKH-ADSV)</sub> | Output hold time, SSADS valid after SSCLK high | 0.5P - 1.5 | ns | | 11 | t <sub>osu(OEV-SSCLKH)</sub> | Output setup time, SSOE valid before SSCLK high | 1.5P - 3 | ns | | 12 | t <sub>oh(SSCLKH-OEV)</sub> | Output hold time, SSOE valid after SSCLK high | 0.5P - 1.5 | ns | | 13 | t <sub>osu(EDV-SSCLKH)</sub> | Output setup time, EDx valid before SSCLK high | 1.5P - 3 | ns | | 14 | toh(SSCLKH-EDIV) | Output hold time, EDx invalid after SSCLK high | 0.5P - 1.5 | ns | | 15 | t <sub>osu(WEV-SSCLKH)</sub> | Output setup time, SSWE valid before SSCLK high | 1.5P - 3 | ns | | 16 | t <sub>oh(SSCLKH-WEV)</sub> | Output hold time, SSWE valid after SSCLK high | 0.5P - 1.5 | ns | <sup>&</sup>lt;sup>†</sup> When the PLL is used (CLKMODE x4), P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. For CLKMODE x1: <sup>1.5</sup>P = P + PH, where P = 1/CPU clock frequency, and PH = pulse duration of CLKIN high. <sup>0.5</sup>P = PL, where PL = pulse duration of CLKIN low. ### SYNCHRONOUS-BURST MEMORY TIMING (CONTINUED) Figure 19. SBSRAM Read Timing (1/2 Rate SSCLK) Figure 20. SBSRAM Write Timing (1/2 Rate SSCLK) ### **SYNCHRONOUS DRAM TIMING** ### timing requirements for synchronous DRAM cycles (see Figure 21) | NO | | | -200 | | | |-----|-----------------------------|----------------------------------------------|------|---------|------| | NO. | | | MIN | MIN MAX | UNIT | | 7 | t <sub>su(EDV-SDCLKH)</sub> | Setup time, read EDx valid before SDCLK high | 0.5 | | ns | | 8 | t <sub>h</sub> (SDCLKH-EDV) | Hold time, read EDx valid after SDCLK high | 3 | | ns | # switching characteristics over recommended operating conditions for synchronous DRAM cycles<sup>†</sup> (see Figure 21-Figure 26) | | | 24244 | -200 | | |-----|---------------------------------|--------------------------------------------------|------------|------| | NO. | | PARAMETER | MIN MAX | UNIT | | 1 | t <sub>osu(CEV-SDCLKH)</sub> | Output setup time, CEx valid before SDCLK high | 1.5P - 3.5 | ns | | 2 | t <sub>oh(SDCLKH-CEV)</sub> | Output hold time, CEx valid after SDCLK high | 0.5P - 1 | ns | | 3 | t <sub>osu(BEV-SDCLKH)</sub> | Output setup time, BEx valid before SDCLK high | 1.5P - 3.5 | ns | | 4 | t <sub>oh(SDCLKH-BEIV)</sub> | Output hold time, BEx invalid after SDCLK high | 0.5P - 1 | ns | | 5 | t <sub>osu(EAV-SDCLKH)</sub> | Output setup time, EAx valid before SDCLK high | 1.5P - 3.5 | ns | | 6 | toh(SDCLKH-EAIV) | Output hold time, EAx invalid after SDCLK high | 0.5P - 1 | ns | | 9 | t <sub>osu(SDCAS-SDCLKH)</sub> | Output setup time, SDCAS valid before SDCLK high | 1.5P - 3.5 | ns | | 10 | toh(SDCLKH-SDCAS) | Output hold time, SDCAS valid after SDCLK high | 0.5P - 1 | ns | | 11 | t <sub>osu(EDV-SDCLKH)</sub> | Output setup time, EDx valid before SDCLK high | 1.5P - 3.5 | ns | | 12 | t <sub>oh(SDCLKH-EDIV)</sub> | Output hold time, EDx invalid after SDCLK high | 0.5P - 1 | ns | | 13 | t <sub>osu(SDWE-SDCLKH)</sub> | Output setup time, SDWE valid before SDCLK high | 1.5P - 3.5 | ns | | 14 | toh(SDCLKH-SDWE) | Output hold time, SDWE valid after SDCLK high | 0.5P - 1 | ns | | 15 | t <sub>osu(SDA10V-SDCLKH)</sub> | Output setup time, SDA10 valid before SDCLK high | 1.5P - 3.5 | ns | | 16 | toh(SDCLKH-SDA10IV) | Output hold time, SDA10 invalid after SDCLK high | 0.5P - 1 | ns | | 17 | t <sub>osu(SDRAS-SDCLKH)</sub> | Output setup time, SDRAS valid before SDCLK high | 1.5P - 3.5 | ns | | 18 | toh(SDCLKH-SDRAS) | Output hold time, SDRAS valid after SDCLK high | 0.5P - 1 | ns | <sup>&</sup>lt;sup>†</sup> When the PLL is used (CLKMODE x4), P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. For CLKMODE x1: <sup>1.5</sup>P = P + PH, where P = 1/CPU clock frequency, and PH = pulse duration of CLKIN high. <sup>0.5</sup>P = PL, where PL = pulse duration of CLKIN low. ## **SYNCHRONOUS DRAM TIMING (CONTINUED)** Figure 21. Three SDRAM Read Commands Figure 22. Three SDRAM WRT Commands ## **SYNCHRONOUS DRAM TIMING (CONTINUED)** Figure 23. SDRAM ACTV Command Figure 24. SDRAM DCAB Command ## **SYNCHRONOUS DRAM TIMING (CONTINUED)** Figure 25. SDRAM REFR Command Figure 26. SDRAM MRS Command ### **HOLD/HOLDA TIMING** ### timing requirements for the HOLD/HOLDA cycles<sup>†</sup> (see Figure 27) | | | -200 | | |-----|------------------------------------------------------------------------|---------|------| | NO. | | MIN MAX | UNIT | | 1 | t <sub>su(HOLDH-CKO1H)</sub> Setup time, HOLD high before CLKOUT1 high | 1 | ns | | 2 | t <sub>h(CKO1H-HOLDL)</sub> Hold time, HOLD low after CLKOUT1 high | 4 | ns | <sup>†</sup> HOLD is synchronized internally. Therefore, if setup and hold times are not met, it will either be recognized in the current cycle or in the next cycle. Thus, HOLD can be an asynchronous input. # switching characteristics over recommended operating conditions for the HOLD/HOLDA cycles<sup>‡</sup> (see Figure 27) | | PARAMETER | | -200 | | | |-----|-------------------------------|------------------------------------------------------------------|------|-----|------| | NO. | | | MIN | MAX | UNIT | | 3 | t <sub>d(HOLDL-BHZ)</sub> | Delay time, HOLD low to EMIF Bus high impedance | 4P | § | ns | | 4 | t <sub>d</sub> (BHZ-HOLDAL) | Delay time, EMIF Bus high impedance to HOLDA low | Р | 2P | ns | | 5 | t <sub>d(HOLDH-HOLDAH)</sub> | Delay time, HOLD high to HOLDA high | 4P | 7P | ns | | 6 | t <sub>d</sub> (CKO1H-HOLDAL) | Delay time, CLKOUT1 high to HOLDA valid | 1 | 8 | ns | | 7 | t <sub>d(CKO1H-BHZ)</sub> | Delay time, CLKOUT1 high to EMIF Bus high impedance <sup>¶</sup> | 3 | 11 | ns | | 8 | t <sub>d(CKO1H-BLZ)</sub> | Delay time, CLKOUT1 high to EMIF Bus low impedance <sup>¶</sup> | 3 | 11 | ns | | 9 | t <sub>d(HOLDH-BLZ)</sub> | Delay time, HOLD high to EMIF Bus low impedance | 3P | 6P | ns | $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>¶</sup> EMIF Bus consists of CE[3:0], BE[3:0], ED[31:0], EA[21:2], ARE, AOE, AWE, SSADS, SSOE, SSWE, SDA10, SDRAS, SDCAS, and SDWE. <sup>†</sup> EMIF Bus consists of CE[3:0], BE[3:0], ED[31:0], EA[21:2], ARE, AOE, AWE, SSADS, SSOE, SSWE, SDA10, SDRAS, SDCAS, and SDWE. Figure 27. HOLD/HOLDA Timing <sup>§</sup> All pending EMIF transactions are allowed to complete before HOLDA is asserted. The worst cases for this is an asynchronous read or write with external ARDY used or a minimum of eight consecutive SDRAM reads or writes when RBTR8 = 1. If no bus transactions are occurring, then the minimum delay time can be achieved. Also, bus hold can be indefinitely delayed by setting NOHOLD = 1. SPRS051H - JANUARY 1997 - REVISED MARCH 2004 ### **RESET TIMING** ### timing requirements for reset (see Figure 28) | | | | -200 | | | |-----|---------------------|--------------------------------------------------------------|------|-----|----------------| | NO. | | | MIN | MAX | UNIT | | 1 | t <sub>w(RST)</sub> | Width of the RESET pulse (PLL stable)† | 10 | | CLKOUT1 cycles | | | | Width of the RESET pulse (PLL needs to sync up) <sup>‡</sup> | 250 | | μs | <sup>†</sup> This parameter applies to CLKMODE x1 when CLKIN is stable and applies to CLKMODE x4 when CLKIN and PLL are stable. ## switching characteristics over recommended operating conditions during reset§¶ (see Figure 28) | NO | PARAMETER | | -200 | | LINUT | |-----|--------------------------------|----------------------------------------------------|------|----|----------------| | NO. | PARAMETER | | | | UNIT | | 2 | t <sub>R(RST)</sub> | Response time to change of value in RESET signal | 2 | | CLKOUT1 cycles | | 3 | t <sub>d(CKO1H-CKO2IV)</sub> | Delay time, CLKOUT1 high to CLKOUT2 invalid | -1 | | ns | | 4 | t <sub>d(CKO1H-CKO2V)</sub> | Delay time, CLKOUT1 high to CLKOUT2 valid | | 10 | ns | | 5 | t <sub>d</sub> (CKO1H-SDCLKIV) | Delay time, CLKOUT1 high to SDCLK invalid | -1 | | ns | | 6 | t <sub>d</sub> (CKO1H-SDCLKV) | Delay time, CLKOUT1 high to SDCLK valid | | 10 | ns | | 7 | t <sub>d</sub> (CKO1H-SSCKIV) | Delay time, CLKOUT1 high to SSCLK invalid | -1 | | ns | | 8 | t <sub>d</sub> (CKO1H-SSCKV) | Delay time, CLKOUT1 high to SSCLK valid | | 10 | ns | | 9 | t <sub>d(CKO1H-LOWIV)</sub> | Delay time, CLKOUT1 high to low group invalid | -1 | | ns | | 10 | t <sub>d(CKO1H-LOWV)</sub> | Delay time, CLKOUT1 high to low group valid | | 10 | ns | | 11 | t <sub>d(CKO1H-HIGHIV)</sub> | Delay time, CLKOUT1 high to high group invalid | -1 | | ns | | 12 | t <sub>d(CKO1H-HIGHV)</sub> | Delay time, CLKOUT1 high to high group valid | | 10 | ns | | 13 | t <sub>d(CKO1H-ZHZ)</sub> | Delay time, CLKOUT1 high to Z group high impedance | -1 | | ns | | 14 | t <sub>d(CKO1H-ZV)</sub> | Delay time, CLKOUT1 high to Z group valid | | 10 | ns | <sup>§</sup> Low group consists of: IACK, INUM[3:0], DMAC[3:0], PD, TOUT0, and TOUT1 High group consists of: HINT Z group consists of: EA[21:2], ED[31:0], CE[3:0], BE[3:0], ARE, AWE, AOE, SSADS, SSOE, SSWE, SDA10, SDRAS, SDCAS, SDWE, HD[15:0], CLKX0, CLKX1, FSX0, FSX1, DX0, DX1, CLKR0, CLKR1, FSR0, and FSR1. If $\overline{HCS} = 0$ at device reset, $\overline{HRDY}$ belongs to the high group. If HCS = 1 at device reset, HRDY belongs to the low group. <sup>&</sup>lt;sup>‡</sup> This parameter only applies to CLKMODE x4. The RESET signal is not connected internally to the clock PLL circuit. The PLL, however, may need up to 250 µs to stabilize following device power up or after PLL configuration has been changed. During that time, RESET must be asserted to ensure proper device operation. See the *Clock PLL* section for PLL lock times. <sup>¶</sup> HRDY is gated by input HCS. ### **RESET TIMING (CONTINUED)** <sup>†</sup> Low group consists of: IACK, INUM[3:0], DMAC[3:0], PD, TOUT0, and TOUT1 High group consists of: Z group consists of: EA[21:2], ED[31:0], CE[3:0], BE[3:0], ARE, AWE, AOE, SSADS, SSOE, SSWE, SDA10, SDRAS, SDCAS, SDWE, HD[15:0], CLKX0, CLKX1, FSX0, FSX1, DX0, DX1, CLKR0, CLKR1, FSR0, and FSR1. ‡ HRDY is gated by input HCS. If $\overline{HCS} = 0$ at device reset, $\overline{HRDY}$ belongs to the high group. If $\overline{HCS} = 1$ at device reset, $\overline{HRDY}$ belongs to the low group. Figure 28. Reset Timing #### **EXTERNAL INTERRUPT TIMING** ### timing requirements for interrupt response cycles<sup>†‡</sup> (see Figure 29) | NO | | -200 | | |-----|---------------------------------------------------------|--------|--------| | NO. | | MIN MA | X UNIT | | 2 | t <sub>w(ILOW)</sub> Width of the interrupt pulse low | 2P | ns | | 3 | t <sub>w(IHIGH)</sub> Width of the interrupt pulse high | 2P | ns | <sup>†</sup> Interrupt signals are synchronized internally and are potentially recognized one cycle later if setup and hold times are violated. Thus, they can be connected to asynchronous inputs. ## switching characteristics over recommended operating conditions during interrupt response cycles§ (see Figure 29) | NO. | DADAMETED | | -20 | UNIT | | |-----|---------------------------------|-----------------------------------------|-----|------|-----| | | PARAMETER | | | | MAX | | 1 | t <sub>d(EINTH-IACKH)</sub> De | elay time, EXT_INTx high to IACK high | 9P | | ns | | 4 | t <sub>d(CKO2L-IACKV)</sub> De | elay time, CLKOUT2 low to IACK valid | -4 | 6 | ns | | 5 | t <sub>d(CKO2L-INUMV)</sub> De | elay time, CLKOUT2 low to INUMx valid | | 6 | ns | | 6 | t <sub>d(CKO2L-INUMIV)</sub> De | elay time, CLKOUT2 low to INUMx invalid | -4 | | ns | $<sup>\</sup>frac{\$}{\$}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. When the PLL is used (CLKMODE x4), 0.5P = 1/(2 × CPU clock frequency). For CLKMODE x1: 0.5P = PH, where PH is the high period of CLKIN. Figure 29. Interrupt Timing $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. #### **HOST-PORT INTERFACE TIMING** # timing requirements for host-port interface cycles<sup>†‡</sup> (see Figure 30, Figure 31, Figure 32, and Figure 33) | | | | -200 | | | |-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|------| | NO. | | | MIN | MAX | UNIT | | 1 | t <sub>su(SEL-HSTBL)</sub> | Setup time, select signals§ valid before HSTROBE low | 4 | | ns | | 2 | t <sub>h(HSTBL-SEL)</sub> | Hold time, select signals§ valid after HSTROBE low | 2 | | ns | | 3 | t <sub>w(HSTBL)</sub> | Pulse duration, HSTROBE low | 2P | | ns | | 4 | t <sub>w(HSTBH)</sub> | Pulse duration, HSTROBE high between consecutive accesses | 2P | | ns | | 10 | t <sub>su(SEL-HASL)</sub> | Setup time, select signals <sup>§</sup> valid before HAS low | 4 | | ns | | 11 | t <sub>h(HASL-SEL)</sub> | Hold time, select signals§ valid after HAS low | 2 | | ns | | 12 | t <sub>su(HDV-HSTBH)</sub> | Setup time, host data valid before HSTROBE high | 3 | | ns | | 13 | t <sub>h(HSTBH-HDV)</sub> | Hold time, host data valid after HSTROBE high | 2 | | ns | | 14 | t <sub>h(HRDYL-HSTBL)</sub> | Hold time, HSTROBE low after HRDY low. HSTROBE shoul not be inactivated until HRDY is active (low); otherwise, HPI writes will not complete properly. | 1 | | ns | | 18 | t <sub>su(HASL-HSTBL)</sub> | Setup time, HAS low before HSTROBE low | 2 | | ns | | 19 | t <sub>h(HSTBL-HASL)</sub> | Hold time, HAS low after HSTROBE low | 2 | | ns | <sup>†</sup> HSTROBE refers to the following logical operation on HCS, HDST, and HDS2: [NOT(HDST XOR HDS2)] OR HCS. ## switching characteristics over recommended operating conditions during host-port interface cycles<sup>†‡</sup> (see Figure 30, Figure 31, Figure 32, and Figure 33) | | PARAMETER | | -200 | | | |-----|------------------------------|----------------------------------------------------------------------|-------|-------|------| | NO. | | | MIN | MAX | UNIT | | 5 | t <sub>d(HCS-HRDY)</sub> | Delay time, HCS to HRDY¶ | 1 | 9 | ns | | 6 | t <sub>d(HSTBL-HRDYH)</sub> | Delay time, HSTROBE low to HRDY high# | 3 | 12 | ns | | 7 | toh(HSTBL-HDLZ) | Output hold time, HD low impedance after HSTROBE low for an HPI read | 4 | | ns | | 8 | t <sub>d(HDV-HRDYL)</sub> | Delay time, HD valid to HRDY low | P - 3 | P + 3 | ns | | 9 | t <sub>oh(HSTBH-HDV)</sub> | Output hold time, HD valid after HSTROBE high | 2 | 12 | ns | | 15 | t <sub>d(HSTBH-HDHZ)</sub> | Delay time, HSTROBE high to HD high impedance | 3 | 12 | ns | | 16 | t <sub>d(HSTBL-HDV)</sub> | Delay time, HSTROBE low to HD valid | 2 | 12 | ns | | 17 | t <sub>d</sub> (HSTBH-HRDYH) | Delay time, HSTROBE high to HRDY high∥ | 3 | 12 | ns | | 20 | t <sub>d(HASL-HRDYH)</sub> | Delay time, HAS low to HRDY high | 3 | 12 | ns | <sup>†</sup> HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS. <sup>&</sup>lt;sup>‡</sup> The effects of internal clock jitter are included at test. There is no need to adjust timing numbers for internal clock jitter. P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. <sup>§</sup> Select signals include: HCNTRL[1:0], HR/W, and HHWIL. <sup>&</sup>lt;sup>‡</sup> The effects of internal clock jitter are included at test. There is no need to adjust timing numbers for internal clock jitter. P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. HCS enables HRDY, and HRDY is always low when HCS is high. The case where HRDY goes high when HCS falls indicates that HPI is busy completing a previous HPID write or READ with autoincrement. <sup>#</sup> This parameter is used during an HPID read. At the beginning of the first half-word transfer on the falling edge of HSTROBE, the HPI sends the request to the DMA auxiliary channel, and HRDY remains high until the DMA auxiliary channel loads the requested data into HPID. This parameter is used after the second half-word of an HPID write or autoincrement read. HRDY remains low if the access is not an HPID write or autoincrement read. Reading or writing to HPIC or HPIA does not affect the HRDY signal. ### **HOST-PORT INTERFACE TIMING (CONTINUED)** <sup>†</sup> HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS. Figure 30. HPI Read Timing (HAS Not Used, Tied High) <sup>†</sup> HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS. Figure 31. HPI Read Timing (HAS Used) ### **HOST-PORT INTERFACE TIMING (CONTINUED)** <sup>†</sup> HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS. Figure 32. HPI Write Timing (HAS Not Used, Tied High) <sup>†</sup> HSTROBE refers to the following logical operation on HCS, HDS1, and HDS2: [NOT(HDS1 XOR HDS2)] OR HCS. Figure 33. HPI Write Timing (HAS Used) SPRS051H - JANUARY 1997 - REVISED MARCH 2004 #### **MULTICHANNEL BUFFERED SERIAL PORT TIMING** ### timing requirements for McBSP<sup>†‡</sup>(see Figure 34) | | | | | -200 | | | |-----|---------------------------|--------------------------------------------------|------------|--------------------|-----|------| | NO. | | | | MIN | MAX | UNIT | | 2 | t <sub>c(CKRX)</sub> | Cycle time, CLKR/X | CLKR/X ext | 2P <sup>§</sup> | | ns | | 3 | t <sub>w(CKRX)</sub> | Pulse duration, CLKR/X high or CLKR/X low | CLKR/X ext | P - 1 <sup>¶</sup> | | ns | | 5 | | Oak oa kiena a stannad EOD bish bafana OLVD lass | CLKR int | 9 | | | | 5 | t <sub>su(FRH-CKRL)</sub> | Setup time, external FSR high before CLKR low | CLKR ext | 2 | | ns | | | t <sub>h(CKRL-FRH)</sub> | Hold time outsmal ESD high offer CLVD law | CLKR int | 6 | | | | 6 | | Hold time, external FSR high after CLKR low | CLKR ext | 3 | | ns | | _ | | Out a line DD alidhafan OUVD I | CLKR int | 8 | | | | 7 | t <sub>su(DRV-CKRL)</sub> | Setup time, DR valid before CLKR low | CLKR ext | 0 | | ns | | | | Halding DD and the first OLKD in | CLKR int | 3 | | | | 8 | t <sub>h</sub> (CKRL-DRV) | Hold time, DR valid after CLKR low | CLKR ext | 4 | | ns | | | | 0.1.11 | CLKX int | 9 | | | | 10 | t <sub>su(FXH-CKXL)</sub> | Setup time, external FSX high before CLKX low | CLKX ext | 2 | | ns | | 44 | | Haldren and FOV halo after OHOV ha | CLKX int | 6 | | | | 11 | t <sub>h(CKXL-FXH)</sub> | Hold time, external FSX high after CLKX low | CLKX ext | 3 | | ns | <sup>†</sup> CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted. $<sup>^{\</sup>ddagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. The maximum bit rate for the C6202/02B/03 device is 100 Mbps or CPU/2 (the slower of the two). Care must be taken to ensure that the AC timings specified in this data sheet are met. The maximum bit rate for McBSP-to-McBSP communications is 100 MHz; therefore, the minimum CLKR/X clock cycle is either twice the CPU cycle time (2P), or 10 ns (100 MHz), whichever value is larger. For example, when running parts at 200 MHz (P = 5 ns), use 10 ns as the minimum CLKR/X clock cycle (by setting the appropriate CLKGDV ratio or external clock source). When running parts at 100 MHz (P = 10 ns), use 2P = 20 ns (50 MHz) as the minimum CLKR/X clock cycle. The maximum bit rate for McBSP-to-McBSP communications applies when the serial port is a master of the clock and frame syncs (with CLKR connected to CLKX, FSR connected to FSX, CLKXM = FSXM = 1, and CLKRM = FSRM = 0) in data delay 1 or 2 mode (R/XDATDLY = 01b or 10b) and the other device the McBSP communicates to is a slave. The minimum CLKR/X pulse duration is either (P-1) or 4 ns, whichever is larger. For example, when running parts at 200 MHz (P = 5 ns), use 4 ns as the minimum CLKR/X pulse duration. When running parts at 100 MHz (P = 10 ns), use (P-1) = 9 ns as the minimum CLKR/X pulse duration. ### switching characteristics over recommended operating conditions for McBSP<sup>†‡§</sup> (see Figure 34) | | DADAMETED | | | -20 | 00 | | | |-----|-----------------------------|------------------------------------------------------------------------------------|------------|----------------------|--------|------|--| | NO. | | PARAMETER | | MIN | MAX | UNIT | | | 1 | t <sub>d(CKSH-CKRXH)</sub> | Delay time, CLKS high to CLKR/X high for internal CLKR/X generated from CLKS input | | 3 | 10 | ns | | | 2 | t <sub>c(CKRX)</sub> | Cycle time, CLKR/X | CLKR/X int | 2P <sup>¶</sup> | | ns | | | 3 | t <sub>w(CKRX)</sub> | Pulse duration, CLKR/X high or CLKR/X low | CLKR/X int | C - 1.3 <sup>#</sup> | C + 1# | ns | | | 4 | t <sub>d</sub> (CKRH-FRV) | Delay time, CLKR high to internal FSR valid | CLKR int | -2 | 3 | ns | | | | | Delay time, CLKX high to internal FSX valid | CLKX int | -2 | 3 | | | | 9 | t <sub>d</sub> (CKXH-FXV) | | CLKX ext | 3 | 9 | ns | | | 40 | | Disable time, DX high impedance following last data bit from | CLKX int | -1 | 4 | | | | 12 | <sup>†</sup> dis(CKXH-DXHZ) | CLKX high | CLKX ext | 3 | 9 | ns | | | 4.0 | | D. I. S. OHAVIII DV. III | CLKX int | -1 | 4 | | | | 13 | t <sub>d</sub> (CKXH-DXV) | Delay time, CLKX high to DX valid | CLKX ext | 3 | 9 | ns | | | | | Delay time, FSX high to DX valid | FSX int | -1 | 3 | | | | 14 | t <sub>d</sub> (FXH-DXV) | ONLY applies when in data delay 0 (XDATDLY = 00b) mode | FSX ext | 3 | 9 | ns | | <sup>†</sup> CLKRP = CLKXP = FSRP = FSXP = 0. If polarity of any of the signals is inverted, then the timing references of that signal are also inverted. $^{\#}C = HorL$ S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency) = sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period) H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero = (CLKGDV/2) \* S if CLKGDV is even L = CLKX low pulse width = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero <sup>&</sup>lt;sup>‡</sup> Minimum delay times also represent minimum output hold times. P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. The maximum bit rate for the C6202/02B/03 device is 100 Mbps or CPU/2 (the slower of the two). Care must be taken to ensure that the AC timings specified in this data sheet are met. The maximum bit rate for McBSP-to-McBSP communications is 100 MHz; therefore, the minimum CLKR/X clock cycle is either twice the CPU cycle time (2P), or 10 ns (100 MHz), whichever value is larger. For example, when running parts at 200 MHz (P = 5 ns), use 10 ns as the minimum CLKR/X clock cycle (by setting the appropriate CLKGDV ratio or external clock source). When running parts at 100 MHz (P = 10 ns), use 2P = 20 ns (50 MHz) as the minimum CLKR/X clock cycle. The maximum bit rate for McBSP-to-McBSP communications applies when the serial port is a master of the clock and frame syncs (with CLKR connected to CLKX, FSR connected to FSX, CLKXM = FSXM = 1, and CLKRM = FSRM = 0) in data delay 1 or 2 mode (R/XDATDLY = 01b or 10b) and the other device the McBSP communicates to is a slave. Figure 34. McBSP Timings ## timing requirements for FSR when GSYNC = 1 (see Figure 35) | NO | | | -20 | 0 | | |-----|------------------------------------|-------------------------------|-----|-----|------| | NO. | | | MIN | MAX | UNIT | | 1 | t <sub>su(FRH-CKSH)</sub> Setup ti | me, FSR high before CLKS high | 4 | | ns | | 2 | t <sub>h(CKSH-FRH)</sub> Hold tim | ne, FSR high after CLKS high | 4 | | ns | Figure 35. FSR Timing When GSYNC = 1 SPRS051H - JANUARY 1997 - REVISED MARCH 2004 ### **MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED)** timing requirements for McBSP as SPI master or slave: CLKSTP = 10b, CLKXP = $0^{\dagger \ddagger}$ (see Figure 36) | | | | | -2 | 200 | | | |-----|---------------------------|--------------------------------------|-----|-----|--------|-----|------| | NO. | | | MAS | TER | SLA | VE | UNIT | | | | | MIN | MAX | MIN | MAX | | | 4 | t <sub>su(DRV-CKXL)</sub> | Setup time, DR valid before CLKX low | 12 | | 2 - 3P | | ns | | 5 | t <sub>h(CKXL-DRV)</sub> | Hold time, DR valid after CLKX low | 4 | | 5 + 6P | _ | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. ## switching characteristics over recommended operating conditions for McBSP as SPI master or slave: CLKSTP = 10b, CLKXP = $0^{\dagger \ddagger}$ (see Figure 36) | | | | | - | 200 | | | |-----|-----------------------------|-----------------------------------------------------------------------|---------|-------|--------|---------|------| | NO. | | PARAMETER | MASTER§ | | SLAVE | | UNIT | | | | | MIN | MAX | MIN | MAX | | | 1 | t <sub>h(CKXL-FXL)</sub> | Hold time, FSX low after CLKX low <sup>¶</sup> | T - 2 | T + 3 | | | ns | | 2 | t <sub>d(FXL-CKXH)</sub> | Delay time, FSX low to CLKX high# | L - 2 | L + 3 | | | ns | | 3 | t <sub>d</sub> (CKXH-DXV) | Delay time, CLKX high to DX valid | -2 | 4 | 3P + 4 | 5P + 17 | ns | | 6 | t <sub>dis(CKXL-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX low | L - 2 | L + 3 | | | ns | | 7 | t <sub>dis</sub> (FXH-DXHZ) | Disable time, DX high impedance following last data bit from FSX high | | | P + 3 | 3P + 17 | ns | | 8 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | | | 2P + 2 | 4P + 17 | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. T = CLKX period = (1 + CLKGDV) \* S H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>&</sup>lt;sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>&</sup>lt;sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>§</sup> S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency) <sup>=</sup> sample rate generator input clock = P clks if CLKSM = 0 (P clks = CLKS period) FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 36. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0 SPRS051H - JANUARY 1997 - REVISED MARCH 2004 ### **MULTICHANNEL BUFFERED SERIAL PORT TIMING (CONTINUED)** ### timing requirements for McBSP as SPI master or slave: CLKSTP = 11b, CLKXP = 0<sup>†‡</sup> (see Figure 37) | | | | | -2 | 200 | | | |-----|---------------------------|---------------------------------------|-----|-----|--------|-----|------| | NO. | | | MAS | TER | SLA | VE | UNIT | | | | | MIN | MAX | MIN | MAX | | | 4 | t <sub>su(DRV-CKXH)</sub> | Setup time, DR valid before CLKX high | 12 | | 2 - 3P | | ns | | 5 | t <sub>h(CKXH-DRV)</sub> | Hold time, DR valid after CLKX high | 4 | | 5 + 6P | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. ## switching characteristics over recommended operating conditions for McBSP as SPI master or slave: CLKSTP = 11b, CLKXP = $0^{\dagger \ddagger}$ (see Figure 37) | | | | | | -200 | | | | | | |-----|-----------------------------|-----------------------------------------------------------------------|-------|-------|--------|---------|----|--|--|--| | NO. | | PARAMETER | MAS | TER§ | SL | UNIT | | | | | | | | | MIN | MAX | MIN | MAX | | | | | | 1 | t <sub>h(CKXL-FXL)</sub> | Hold time, FSX low after CLKX low <sup>¶</sup> | L - 2 | L + 3 | | | ns | | | | | 2 | t <sub>d(FXL-CKXH)</sub> | Delay time, FSX low to CLKX high# | T - 2 | T + 3 | | | ns | | | | | 3 | t <sub>d(CKXL-DXV)</sub> | Delay time, CLKX low to DX valid | -2 | 4 | 3P + 4 | 5P + 17 | ns | | | | | 6 | t <sub>dis(CKXL-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX low | -2 | 4 | 3P + 3 | 5P + 17 | ns | | | | | 7 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | H - 2 | H + 4 | 2P + 2 | 4P + 17 | ns | | | | <sup>†</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>&</sup>lt;sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>&</sup>lt;sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>§</sup> S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency) <sup>=</sup> sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period) T = CLKX period = (1 + CLKGDV) \* S FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 37. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0 ### timing requirements for McBSP as SPI master or slave: CLKSTP = 10b, CLKXP = 1<sup>†‡</sup> (see Figure 38) | | | | | -2 | 200 | | | |-----|---------------------------|---------------------------------------|-----|-----|--------|-----|------| | NO. | | | MAS | TER | SLA | VE | UNIT | | | | | MIN | MAX | MIN | MAX | | | 4 | t <sub>su(DRV-CKXH)</sub> | Setup time, DR valid before CLKX high | 12 | | 2 - 3P | | ns | | 5 | t <sub>h(CKXH-DRV)</sub> | Hold time, DR valid after CLKX high | 4 | | 5 + 6P | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. ## switching characteristics over recommended operating conditions for McBSP as SPI master or slave: CLKSTP = 10b, CLKXP = $1^{1\ddagger}$ (see Figure 38) | | | | | - | 200 | | | |-----|-----------------------------|------------------------------------------------------------------------|---------|-------|--------|---------|------| | NO. | | PARAMETER | MASTER§ | | SLAVE | | UNIT | | | | | MIN | MAX | MIN | MAX | | | 1 | t <sub>h(CKXH-FXL)</sub> | Hold time, FSX low after CLKX high <sup>¶</sup> | T - 2 | T + 3 | | | ns | | 2 | t <sub>d(FXL-CKXL)</sub> | Delay time, FSX low to CLKX low# | H - 2 | H + 3 | | | ns | | 3 | t <sub>d(CKXL-DXV)</sub> | Delay time, CLKX low to DX valid | -2 | 4 | 3P + 4 | 5P + 17 | ns | | 6 | t <sub>dis(CKXH-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX high | H - 2 | H + 3 | | | ns | | 7 | t <sub>dis(FXH-DXHZ)</sub> | Disable time, DX high impedance following last data bit from FSX high | | | P + 3 | 3P + 17 | ns | | 8 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | | | 2P + 2 | 4P + 17 | ns | <sup>†</sup> P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 38. McBSP Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1 <sup>&</sup>lt;sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>&</sup>lt;sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>§</sup> S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency) <sup>=</sup> sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period) T = CLKX period = (1 + CLKGDV) \* S FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. ### timing requirements for McBSP as SPI master or slave: CLKSTP = 11b, CLKXP = 1<sup>†‡</sup> (see Figure 39) | | | | -2 | 200 | | | |-----|----------------------------------------------------------------|-----|-----|--------|-----|------| | NO. | | MAS | TER | SLA | VE | UNIT | | | | MIN | MAX | MIN | MAX | | | 4 | t <sub>su(DRV-CKXL)</sub> Setup time, DR valid before CLKX low | 12 | | 2 - 3P | | ns | | 5 | $t_{h(CKXL\text{-}DRV)}$ Hold time, DR valid after CLKX low | 4 | | 5 + 6P | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. ## switching characteristics over recommended operating conditions for McBSP as SPI master or slave: CLKSTP = 11b, CLKXP = $1^{\dagger \ddagger}$ (see Figure 39) | | | | | -200 | | | | | | |-----|-----------------------------|------------------------------------------------------------------------|-------|-------|--------|---------|----|--|--| | NO. | | PARAMETER | MAS | STER§ | SL | UNIT | | | | | | | | MIN | MAX | MIN | MAX | | | | | 1 | t <sub>h(CKXH-FXL)</sub> | Hold time, FSX low after CLKX high <sup>¶</sup> | H - 2 | H + 3 | | | ns | | | | 2 | t <sub>d(FXL-CKXL)</sub> | Delay time, FSX low to CLKX low# | T - 2 | T + 1 | | | ns | | | | 3 | t <sub>d(CKXH-DXV)</sub> | Delay time, CLKX high to DX valid | -2 | 4 | 3P + 4 | 5P + 17 | ns | | | | 6 | t <sub>dis(CKXH-DXHZ)</sub> | Disable time, DX high impedance following last data bit from CLKX high | -2 | 4 | 3P + 3 | 5P + 17 | ns | | | | 7 | t <sub>d(FXL-DXV)</sub> | Delay time, FSX low to DX valid | L - 2 | L + 4 | 2P + 2 | 4P + 17 | ns | | | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. H = CLKX high pulse width = (CLKGDV/2 + 1) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero L = CLKX low pulse width = (CLKGDV/2) \* S if CLKGDV is even = (CLKGDV + 1)/2 \* S if CLKGDV is odd or zero <sup>&</sup>lt;sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>&</sup>lt;sup>‡</sup> For all SPI slave modes, CLKG is programmed as 1/2 of the CPU clock by setting CLKSM = CLKGDV = 1. <sup>§</sup> S = sample rate generator input clock = P if CLKSM = 1 (P = 1/CPU clock frequency) <sup>=</sup> sample rate generator input clock = P\_clks if CLKSM = 0 (P\_clks = CLKS period) T = CLKX period = (1 + CLKGDV) \* S FSRP = FSXP = 1. As a SPI master, FSX is inverted to provide active-low slave-enable output. As a slave, the active-low signal input on FSX and FSR is inverted before being used internally. CLKXM = FSXM = 1, CLKRM = FSRM = 0 for master McBSP CLKXM = CLKRM = FSXM = FSRM = 0 for slave McBSP <sup>#</sup> FSX should be low before the rising edge of clock to enable slave devices and then begin a SPI transfer at the rising edge of the master clock (CLKX). Figure 39. McBSP Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1 ### DMAC, TIMER, POWER-DOWN TIMING ## switching characteristics over recommended operating conditions for DMAC outputs (see Figure 40) Figure 40. DMAC Timing ### timing requirements for timer inputs<sup>†</sup> (see Figure 41) DMAC[0:3] | Ī | | | -20 | 00 | | |---|-----|-------------------------------------------------------|-----|-----|------| | | NO. | | MIN | MAX | UNIT | | ĺ | 1 | t <sub>w(TINP)</sub> Pulse duration, TINP high or low | 2P | | ns | $<sup>^{\</sup>dagger}$ P = 1/CPU clock frequency in ns. For example, when running parts at 200 MHz, use P = 5 ns. ## switching characteristics over recommended operating conditions for timer outputs (see Figure 41) Figure 41. Timer Timing ## switching characteristics over recommended operating conditions for power-down outputs (see Figure 42) Figure 42. Power-Down Timing ### **JTAG TEST-PORT TIMING** ## timing requirements for JTAG test port (see Figure 43) | | | -20 | | | | |-----|----------------------------|------------------------------------------------|-----|-----|------| | NO. | | | MIN | MAX | UNIT | | 1 | t <sub>c(TCK)</sub> | Cycle time, TCK | 35 | | ns | | 3 | t <sub>su(TDIV-TCKH)</sub> | Setup time, TDI/TMS/TRST valid before TCK high | 10 | | ns | | 4 | t <sub>h(TCKH-TDIV)</sub> | Hold time, TDI/TMS/TRST valid after TCK high | 9 | | ns | # switching characteristics over recommended operating conditions for JTAG test port (see Figure 43) | | DADAMETED | -200 | | | | |---|-----------|------------------------------------------------------------|-----|-----|------| | ' | NO. | PARAMETER | MIN | MAX | UNIT | | | 2 | t <sub>d(TCKL-TDOV)</sub> Delay time, TCK low to TDO valid | -3 | 12 | ns | Figure 43. JTAG Test-Port Timing SPRS051H - JANUARY 1997 - REVISED MARCH 2004 ### **REVISION HISTORY** This data sheet revision history highlights the technical changes made to the SPR051G device-specific data sheet to make it an SPRS051H revision. **Scope:** Applicable updates to the C62x device family, specifically relating to the C6201 device, have been incorporated. | PAGE(S)<br>NO. | ADDITIONS/CHANGES/DELETIONS | | | | | | | |----------------|-------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | All | Updated the title for literature number SPRU190 to:<br>TMS320C6000 DSP Peripherals Overview Reference Guide | | | | | | | | 25 | Added the power-down mode logic section and accompanying information. | | | | | | | SPRS051H - JANUARY 1997 - REVISED MARCH 2004 ### THERMAL/MECHANICAL DATA The mechanical package diagrams that follow the tables reflect the most current released mechanical data available for the designated devices. ## thermal resistance characteristics for GJC-352 package (S-PBGA package) | NO | | °C/W | Air Flow LFPM† | |----|-------------------------------------|-------|----------------| | 1 | $R\Theta_{JC}$ Junction-to-case | 0.74 | N/A | | 2 | $R\Theta_{JA}$ Junction-to-free air | 11.31 | 0 | | 3 | $R\Theta_{JA}$ Junction-to-free air | 9.60 | 100 | | 4 | $R\Theta_{JA}$ Junction-to-free air | 8.34 | 250 | | 5 | $R\Theta_{JA}$ Junction-to-free air | 7.30 | 500 | <sup>†</sup> LFPM = Linear Feet Per Minute ### thermal resistance characteristics for GJL-352 (S-PBGA package) | NO | | °C/W | Air Flow LFPM <sup>†</sup> | |----|---------------------------------------|------|----------------------------| | 1 | RΘ <sub>JC</sub> Junction-to-case | 0.47 | N/A | | 2 | $R\Theta_{JA}$ Junction-to-free air | 14.2 | 0 | | 3 | $R\Theta_{JA}$ Junction-to-free air | 12.3 | 100 | | 4 | RΘ <sub>JA</sub> Junction-to-free air | 10.2 | 250 | | 5 | RΘ <sub>JA</sub> Junction-to-free air | 8.6 | 500 | <sup>†</sup> LFPM = Linear Feet Per Minute 25-Oct-2016 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | _ | Pins | _ | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |--------------------|----------|--------------|---------|------|-----|----------|------------------|--------------------|--------------|-------------------------------------------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | TMS320C6201GGP167 | OBSOLETE | BGA | GGP | 352 | | TBD | Call TI | Call TI | 0 to 0 | | | | TMS320C6201GGP200 | OBSOLETE | BGA | GGP | 352 | | TBD | Call TI | Call TI | 0 to 0 | | | | TMS320C6201GJC200 | ACTIVE | FCBGA | GJC | 352 | 24 | TBD | SNPB | Level-4-220C-72 HR | 0 to 0 | TMS320C6201GJC<br>@ 1999 TI<br>320C6201<br>200 | Samples | | TMS320C6201GJCA200 | ACTIVE | FCBGA | GJC | 352 | 24 | TBD | SNPB | Level-4-220C-72 HR | 0 to 0 | TMS320C6201GJC<br>@ 1999 TI<br>320C6201<br>A200 | Samples | | TMS320C6201GJL200 | ACTIVE | FCBGA | GJL | 352 | 40 | TBD | SNPB | Level-4-220C-72 HR | 0 to 0 | TMS320C6201GJL<br>@ 1999 TI<br>320C6201<br>200 | Samples | | TMS320C6201GJLA200 | ACTIVE | FCBGA | GJL | 352 | 40 | TBD | SNPB | Level-4-220C-72 HR | | TMS320C6201GJL<br>@ 1999 TI<br>320C6201<br>A200 | Samples | | TMX320C6201BGJL | OBSOLETE | FCBGA | GJL | 352 | | TBD | Call TI | Call TI | 0 to 0 | | | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. **TBD:** The Pb-Free/Green conversion plan has not been defined. Pb-Free (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. 25-Oct-2016 - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF TMS320C6201: Enhanced Product: SM320C6201-EP Military: SMJ320C6201 NOTE: Qualified Version Definitions: - Enhanced Product Supports Defense, Aerospace and Medical Applications - Military QML certified for Military and Defense Applications ### GGP (S-PBGA-N352) ### PLASTIC BALL GRID ARRAY (CAVITY DOWN) NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Thermally enhanced plastic package with metal heat slug (HSL) ### GJC (S-PBGA-N352) #### **PLASTIC BALL GRID ARRAY** NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Thermally enhanced plastic package with heat slug (HSL). - D. Flip chip application only - E. Possible protrusion in this area, but within 3,50 max package height specification - F. Falls within JEDEC MO-151/BAR-2 ### GJL (S-PBGA-N352) #### PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Thermally enhanced plastic package with heat slug (HSL) - D. Flip chip application only - E. Possible protrusion in this area, but within 3,50 max package height specification - F. Falls within JEDEC MO-151/AAL-1 #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. #### Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic Security www.ti.com/security logic.ti.com Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video RFID www.ti-rfid.com OMAP Applications Processors www.ti.com/omap TI E2E Community e2e.ti.com Wireless Connectivity www.ti.com/wirelessconnectivity