- Single- or Dual-Supply Operation - Wide Range of Supply Voltages 1.5 V to 18 V - Very Low Supply Current Drain 150 μA Typ at 5 V 65 μA Typ at 1.4 V - Built-In ESD Protection - High Input Impedance . . . $10^{12} \Omega$ Typ - Extremely Low Input Bias Current 5 pA Typ - Ultrastable Low Input Offset Voltage - Input Offset Voltage Change at Worst-Case Input Conditions Typically 0.23 μV/ Month, Including the First 30 Days - Common-Mode Input Voltage Range Includes Ground - Outputs Compatible With TTL, MOS, and CMOS - Pin-Compatible With LM393 #### symbol (each comparator) #### description This device is fabricated using LinCMOS<sup>TM</sup> technology and consists of two independent voltage comparators, each designed to operate from a single power supply. Operation from dual supplies is also possible if the difference between the two supplies is 1.4 V to 18 V. Each device features extremely high input impedance (typically greater than $10^{12}~\Omega$ ), which allows direct interface to high-impedance sources. The output are n-channel open-drain configurations and can be connected to achieve positive-logic wired-AND relationships. The capability of the TLC352 to operate from 1.4-V supply makes this device ideal for low-voltage battery applications. The TLC352 has internal electrostatic discharge (ESD) protection circuits and has been classified with a 2000-V ESD rating tested under MIL-STD-883C, Method 3015. However, care should be exercised in handling this device as exposure to ESD may result in degradation of the device parametric performance. The TLC352C is characterized for operation from $0^{\circ}$ C to $70^{\circ}$ C. The TLC352I is characterized for operation over the industrial temperature range of $-40^{\circ}$ C to $85^{\circ}$ C. #### **AVAILABLE OPTIONS** | ſ | | V | PACK | (AGE | |---|----------------|--------------------------------|----------------------|--------------------| | | TA | V <sub>IO</sub> max<br>AT 25°C | SMALL-OUTLINE<br>(D) | PLASTIC DIP<br>(P) | | Γ | 0°C to 70°C | 5 mV | TLC352CD | TLC352CP | | ľ | – 40°C to 85°C | 5 mV | TLC352ID | TLC352IP | The D packages are available taped and reeled. Add R suffix to device type (e.g., TLC352 CDR). LinCMOS is a trademark of Texas Instruments Incorporated. SLCS016A - SEPTEMBER 1985 - REVISED SEPTEMBER 2002 #### equivalent schematic (each comparator) ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage, V <sub>DD</sub> (see Note 1) | 18 V | |----------------------------------------------------------|------------------------------| | Differential input voltage, V <sub>ID</sub> (see Note 2) | | | Input voltage, V <sub>I</sub> | V <sub>DD</sub> | | Input voltage range, V <sub>I</sub> | – 0.3 V to 18 V | | Output voltage, V <sub>O</sub> | 18 V | | Input current, I <sub>I</sub> | $\pm 5 \text{ mA}$ | | Output current, IO | 20 mA | | Duration of output short circuit to ground (see Note 3) | | | Continuous total dissipation | See Dissipation Rating Table | | Operating free-air temperature range, TA TLC352C | 0°C to 70°C | | TLC352I | – 40°C to 85°C | | Storage temperature range | – 65°C to 150°C | | Lead temperature 1,6 mm (1/16 inch) from case for 10 se | conds: D or P package 260°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltage values except differential voltages are with respect to the network ground. - 2. Differential voltages are at IN+ with respect to IN -. - 3. Short circuits from outputs to VDD can cause excessive heating and eventual device destruction. #### **DISSIPATION RATING TABLE** | PACKAGE | $T_{\mbox{\scriptsize A}} \le 25^{\circ}\mbox{\scriptsize C}$ POWER RATING | DERATING<br>FACTOR | DERATE<br>ABOVE T <sub>A</sub> | T <sub>A</sub> = 70°C<br>POWER RATING | T <sub>A</sub> = 85°C<br>POWER RATING | |---------|----------------------------------------------------------------------------|--------------------|--------------------------------|---------------------------------------|---------------------------------------| | D | 500 mW | 5.8 mW/°C | 64°C | 464 mW | 377 mW | | P | 500 mW | N/A | N/A | 500 mW | 500 mW | # recommended operating conditions | | | TLC352C | 22C | TLC352I | 521 | H | |------------------------------------------------|------------------------|---------|-----|---------|-----|----| | | | N | MAX | MIN | MAX | | | Supply voltage, VDD | | 1.4 | 16 | 1.4 | 16 | > | | | $V_{DD} = 5 V$ | 0 | 3.5 | 0 | 3.5 | > | | Common-mode input voltage, vIC | V <sub>DD</sub> = 10 V | 0 | 8.5 | 0 | 8.5 | > | | Operating free-air temperature, T <sub>A</sub> | | 0 | 20 | - 40 | 85 | ၁့ | | | | | | | | | electrical characteristics at specified free-air temperature, V<sub>DD</sub> = 1.4 V (unless otherwise noted) | | | | + | TLC | TLC352C | | TLC352I | | ļ | |---------------|--------------------------------------------------|----------------------------------------------------------|------------|-------------|---------|-------------|---------|---------|------| | | PARAMEIER | IESI CONDITIONS | ١¥١ | MIN | TYP MAX | MIN | TYP MAX | | UNII | | > | | V TO N TO STORY TO A TO A | 25°C | | 2 5 | | 2 | 2 | ` | | <u>0</u><br>> | VIO input offset vortage | VIC = VICR min, See Note 4 | Full range | | 6.5 | | | کس<br>2 | ≥ | | _ | | | 25°C | | _ | | 1 | pA | 4 | | <u></u> | Input offset current | | MAX | | 0.3 | | | 1 nA | 4 | | _ | 1 | | 25°C | | 2 | | 2 | pA | 4 | | <u>B</u> | Input blas current | | MAX | | 9.0 | | | 2 nA | ۷ | | VICR | V <sub>ICR</sub> Common-mode input voltage range | | Full range | 0 to<br>0.2 | | 0 to<br>0.2 | | | > | | > | | | 25°C | | 100 200 | | 100 20 | 200 | , | | NOL | VOL Low-level output voltage | | Full range | | 200 | | 2( | 200 mv | > | | lor | Low-level output current | $V_{ID} = -0.5 \text{ V}, \qquad V_{OL} = 0.3 \text{ V}$ | 25°C | 1 | 1.6 | 1 | 1.6 | mA | Ą | | <u> </u> | | 650 SN 1/30 1/1 | 25°C | | 65 150 | | 65 1 | 150 | < | | 991 | Supply current (two comparators) | $V_1D = 0.5 V$ , $NO 10ad$ | Full range | | 200 | | 2( | 200 | ( | All characteristics are measured with zero common-mode input voltage unless otherwise noted. Full range is 0°C to 70°C for TLC352C, - 40°C to 85°C for TLC352I. IMPORTANT: See Parameter Measurement Information. NOTE 4: The offset voltage limits given are the maximum values required to drive the output above 1.25 V or below 150 mV with a 10-kΩ resistor between the output and Vpp. They can be verified by applying the limit value to the input and checking for the appropriate output state. Template Release Date: 7–11–94 # **TLC352** # LinCMOS™ DUAL DIFFERENTIAL COMPARATOR SLCS016A - SEPTEMBER 1985 - REVISED SEPTEMBER 2002 | ndul Ol⁄V | PARAMEIER | | | <u>ا</u> | | ) | | | | <u> </u> | |-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-----------------------------------------|------------|-------------------|----------|-------------------|------|-----|----------| | VIO Inpu | | | SNO | ١٨١ | NIN | TYP MAX | MIN | TYP | MAX | | | | | 5 - in - 11 - 11 | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 25°C | | 1 6 | 5 | 1 | 2 | /\ | | | Input onset vortage | VIC = VICR min, see Note 5 | see Note 5 | Full range | | 6.5 | 2 | | 7 | ΛШ | | | 7 | | | 25°C | | 1 | | 1 | | pA | | nduı Olı | Input onset current | | | MAX | | 0.3 | 3 | | 1 | nA | | | 1 | | | 25°C | | 5 | | 2 | | pA | | ndui Bli | Input blas current | | | MAX | | 9.0 | 9 | | 2 | nA | | | of solutions of the sol | | | 25°C | 0 to<br>VDD - 1 | | 0 to<br>VDD - 1 | | | > | | VICR | VICR Common-mode input voitage range | | | Full range | 0 to<br>VDD - 1.5 | | 0 to<br>VDD - 1.5 | 10 | | > | | l | | | VOH = 5 V | 25°C | | 0.1 | | 0.1 | | nA | | ды НО | nigr-level output current | ۸ ا = OI۸ | VOH = 15 V | Full range | | • | | | 1 | μА | | | ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) | | V 2007 V | 25°C | | 150 400 | ( | 150 | 400 | /100 | | NOL LOW | VOL Low-level output voltage | VID = 1 V, ( | IOL = 4 mA | Full range | | 200 | ( | | 200 | ΛШ | | IOL Low | Low-level output current | $V_{ID} = -1 V,$ $V$ | V <sub>OL</sub> = 1.5 V | 25°C | 9 | 16 | 9 | 16 | | mA | | | Supply current | | 000 | 25°C | ) | 0.15 0.3 | 3 | 0.15 | 0.3 | 4 | | UU (two | (two comparators) | ۷ID = ۱ ۷, | יט וסמת | Full range | | 0.4 | | | 0.4 | <u> </u> | All characteristics are measured with zero common-mode input voltage unless otherwise noted. Full range is 0°C to 70°C for TLC352C, – 40°C to 85°C for TLC352! IMPORTANT: See Parameter Measurement Information. # = 25°C switching characteristics, V<sub>DD</sub> = 5 V, T<sub>A</sub> | | - | | TLC352C, TLC352I | .C352I | H | |--------------|-----------------------------------------------|---------------------------------------|------------------|--------|------| | PAKAMETEK | IES | LESI CONDITIONS | MIN TYP MAX | MAX | ONII | | owit concord | RL connected to 5 V through 5.1 k $\Omega$ , | 100-mV input step with 5-mV overdrive | 029 | | 00 | | | $C_L = 15 \text{ pF}^{\ddagger}$ , See Note 6 | TTL-level input step | 200 | | IIS | | | | | | | | electrical characteristics at specified free-air temperature, $V_{DD}$ = 5 V (unless otherwise noted) NOTE 5: The offset voltage limits given are the maximum values required to drive the output above 4 V or below 400 mV with a 10-kΩ resistor between the output and Vpp. They can be verified by applying the limit value to the input and checking for the appropriate output state. <sup>‡</sup> CL includes probe and jig capacitance. NOTE 6: The response time specified is the interval between the input step function and the instant when the output crosses 1.4 V. SLCS016A - SEPTEMBER 1985 - REVISED SEPTEMBER 2002 #### PARAMETER MEASUREMENT INFORMATION The digital output stage of the TLC352 can be damaged if it is held in the linear region of the transfer curve. Conventional operational amplifier/comparator testing incorporates the use of a servo loop that is designed to force the device output to a level within this linear region. Since the servo-loop method of testing cannot be used, the following alternative for measuring parameters such as input offset voltage, common-mode rejection, etc., are offered. To verify that the input offset voltage falls within the limits specified, the limit value is applied to the input as shown in Figure 1(a). With the noninverting input positive with respect to the inverting input, the output should be high. With the input polarity reversed, the output should be low. A similar test can be made to verify the input offset voltage at the common-mode extremes. The supply voltages can be slewed as shown in Figure 1(b) for the V<sub>ICR</sub> test, rather than changing the input voltages, to provide greater accuracy. A close approximation of the input offset voltage can be obtained by using a binary search method to vary the differential input voltage while monitoring the output state. When the applied input voltage differential is equal but opposite in polarity to the input offset voltage, the output changes state. Figure 1. Method for Verifying That Input Offset Voltage Is Within Specified Limits #### PARAMETER INFORMATION Figure 2 illustrates a practical circuit for direct dc measurement of input offset voltage that does not bias the comparator into the linear region. The circuit consists of a switching-mode servo loop in which U1a generates a triangular waveform of approximately 20-mV amplitude. U1b acts as a buffer, with C2 and R4 removing any residual dc offset. The signal is then applied to the inverting input of the comparator under test, while the noninverting input is driven by the output of the integrator formed by U1c through the voltage divider formed by R9 and R10. The loop reaches a stable operating point when the output of the comparator under test has a duty cycle of exactly 50%, which can only occur when the incoming triangle wave is sliced symmetrically or when the voltage at the noninverting input exactly equals the input offset voltage. Voltage divider R9 and R10 provides a step up of the input offset voltage by a factor of 100 to make measurement easier. The values of R5, R8, R9, and R10 can significantly influence the accuracy of the reading; therefore, it is suggested that their tolerance level be 1% or lower. Measuring the extremely low values of input current requires isolation from all other sources of leakage current and compensation for the leakage of the test socket and board. With a good picoammeter, the socket and board leakage can be measured with no device in the socket. Subsequently, this open-socket leakage value can be subtracted from the measurement obtained with a device in the socket to obtain the actual input current of the device. Figure 2. Circuit for Input Offset Voltage Measurement #### PARAMETER MEASUREMENT INFORMATION Response time is defined as the interval between the application of an input step function and the instant when the output reaches 50% of its maximum value. Response time, low-to-high-level output, is measured from the leading edge of the input pulse, while response time, high-to-low level output, is measured from the trailing edge of the input pulse. Response-time measurement at low input signal levels can be greatly affected by the input offset voltage. The offset voltage should be balanced by the adjustment at the inverting input (as shown in Figure 3) so that the circuit is just at the transition point. Then a low signal, for example 105-mV or 5-mV overdrive, causes the output to change state. **TEST CIRCUIT** **VOLTAGE WAVEFORMS** NOTE A: CL includes probe and jig capacitance. Figure 3. Response, Rise, and Fall Times Circuit and Voltage Waveforms 27-Aug-2010 ## **PACKAGING INFORMATION** | Orderable Device | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/<br>Ball Finish | MSL Peak Temp (3) | Samples<br>(Requires Login) | |------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|--------------------|-------------------------------------------| | TLC352CD | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples | | TLC352CDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples | | TLC352CDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples | | TLC352CDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples | | TLC352CP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | Request Free Samples | | TLC352CPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | Request Free Samples | | TLC352CPWR | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples | | TLC352CPWRG4 | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples | | TLC352ID | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples | | TLC352IDG4 | ACTIVE | SOIC | D | 8 | 75 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Request Free Samples | | TLC352IDR | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples | | TLC352IDRG4 | ACTIVE | SOIC | D | 8 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples | | TLC352IP | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | Request Free Samples | | TLC352IPE4 | ACTIVE | PDIP | Р | 8 | 50 | Pb-Free (RoHS) | CU NIPDAU | N / A for Pkg Type | Request Free Sample | | TLC352IPW | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor<br>or Sales Office | | TLC352IPWG4 | ACTIVE | TSSOP | PW | 8 | 150 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Contact TI Distributor or Sales Office | | TLC352IPWR | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples | | TLC352IPWRG4 | ACTIVE | TSSOP | PW | 8 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | Purchase Samples | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: #### PACKAGE OPTION ADDENDUM 27-Aug-2010 ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 25-Aug-2010 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | All difficultions are nominal | | | | | | | | | | | | | |-------------------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | TLC352CDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLC352CPWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 | | TLC352IDR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | TLC352IPWR | TSSOP | PW | 8 | 2000 | 330.0 | 12.4 | 7.0 | 3.6 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 25-Aug-2010 \*All dimensions are nominal | 7 til difficilational di c marininal | | | | | | | | |--------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | TLC352CDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLC352CPWR | TSSOP | PW | 8 | 2000 | 346.0 | 346.0 | 29.0 | | TLC352IDR | SOIC | D | 8 | 2500 | 340.5 | 338.1 | 20.6 | | TLC352IPWR | TSSOP | PW | 8 | 2000 | 346.0 | 346.0 | 29.0 | # P (R-PDIP-T8) # PLASTIC DUAL-IN-LINE PACKAGE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. PW (R-PDSO-G28) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # D (R-PDSO-G8) #### PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AA. # D (R-PDSO-G8) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G8) ### PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |-----------------------------|------------------------|----------------------------------|-----------------------------------| | Audio | www.ti.com/audio | Communications and Telecom | www.ti.com/communications | | Amplifiers | amplifier.ti.com | Computers and Peripherals | www.ti.com/computers | | Data Converters | dataconverter.ti.com | Consumer Electronics | www.ti.com/consumer-apps | | DLP® Products | www.dlp.com | Energy and Lighting | www.ti.com/energy | | DSP | dsp.ti.com | Industrial | www.ti.com/industrial | | Clocks and Timers | www.ti.com/clocks | Medical | www.ti.com/medical | | Interface | interface.ti.com | Security | www.ti.com/security | | Logic | logic.ti.com | Space, Avionics and Defense | www.ti.com/space-avionics-defense | | Power Mgmt | power.ti.com | Transportation and<br>Automotive | www.ti.com/automotive | | Microcontrollers | microcontroller.ti.com | Video and Imaging | www.ti.com/video | | RFID | www.ti-rfid.com | Wireless | www.ti.com/wireless-apps | | RF/IF and ZigBee® Solutions | www.ti.com/lprf | | | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2011, Texas Instruments Incorporated e2e.ti.com **TI E2E Community Home Page**