SCES499D - OCTOBER 2003 - REVISED JANUARY 2008

- Qualified for Automotive Applications
- 1.65-V to 5.5-V V<sub>CC</sub> Operation
- Inputs Accept Voltages to 5.5 V
- High On-Off Output Voltage Ratio
- High Degree of Linearity
- High Speed, Typically 0.5 ns (V<sub>CC</sub> = 3 V, C<sub>L</sub> = 50 pF)
- Low On-State Resistance, Typically  $\approx$ 5.5  $\Omega$  (V<sub>CC</sub> = 4.5 V)
- Latch-Up Performance Exceeds 100 mA Per JESD 78. Class II



#### description/ordering information

This single analog switch is designed for 1.65-V to 5.5-V V<sub>CC</sub> operation.

The SN74LVC1G66 can handle both analog and digital signals. The device permits signals with amplitudes of up to 5.5 V (peak) to be transmitted in either direction.

Applications include signal gating, chopping, modulation or demodulation (modem), and signal multiplexing for analog-to-digital and digital-to-analog conversion systems.

#### ORDERING INFORMATION†

| TA             | PACKAGE‡           | PACKAGE <sup>‡</sup> |               | TOP-SIDE<br>MARKING§ |
|----------------|--------------------|----------------------|---------------|----------------------|
| -40°C to 125°C | SOT (SOT-23) – DBV | Reel of 3000         | 1P1G66QDBVRQ1 | C66_                 |
| -40 C to 125°C | SOT (SOT-70) - DCK | Reel of 3000         | 1P1G66QDCKRQ1 | C6_                  |

<sup>†</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at http://www.ti.com.

#### **FUNCTION TABLE**

| CONTROL<br>INPUT<br>(C) | SWITCH |
|-------------------------|--------|
| L                       | OFF    |
| Н                       | ON     |



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



<sup>‡</sup> Package drawings, thermal data, and symbolization are available at http://www.ti.com/packaging.

<sup>§</sup> The actual top-side marking has one additional character that designates the wafer fab/assembly site.

#### logic diagram (positive logic)



## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage range, V <sub>CC</sub> (see Note 1)                 |                |
|--------------------------------------------------------------------|----------------|
| Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, and 3) |                |
| Control input clamp current, $I_{IK}$ ( $V_I < 0$ )                |                |
| I/O port diode current, $I_{IOK}$ ( $V_{I/O}$ < 0)                 | –50 mA         |
| On-state switch current, $I_T (V_{I/O} = 0 \text{ to } V_{CC})$    | ±50 mA         |
| Continuous current through V <sub>CC</sub> or GND                  |                |
| Package thermal impedance, $\theta_{JA}$ (see Note 2): DBV package | 206°C/W        |
| DCK package                                                        |                |
| ESD rating, HBM (see Note 5)                                       | 2 (H2) kV      |
| ESD rating, CDM (see Note 5)                                       | 1 (C5) kV      |
| ESD rating, MM (see Note 5)                                        | 200 (M3) V     |
| Storage temperature range, T <sub>stg</sub>                        | –65°C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

- NOTES: 1. All voltages are with respect to ground, unless otherwise specified.
  - 2. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed.
  - 3. This value is limited to 5.5 V maximum.
  - 4. The package thermal impedance is calculated in accordance with JESD 51-7.
  - 5. ESD Protection Level per AEC Q100 classification.



#### recommended operating conditions (see Note 5)

|                                                         |                                        |                                              | MIN                    | MAX                    | UNIT |  |
|---------------------------------------------------------|----------------------------------------|----------------------------------------------|------------------------|------------------------|------|--|
| Vcc                                                     | Supply voltage                         |                                              | 1.65                   | 5.5                    | V    |  |
| V <sub>I/O</sub>                                        | I/O port voltage                       |                                              | 0                      | Vcc                    | V    |  |
|                                                         |                                        | V <sub>CC</sub> = 1.65 V to 1.95 V           | V <sub>CC</sub> × 0.65 |                        |      |  |
| , ,                                                     | LPak basel Sanat sellana sanatal Sanat | V <sub>CC</sub> = 2.3 V to 2.7 V             | V <sub>CC</sub> ×0.7   |                        | .,   |  |
| V <sub>IH</sub> High-level input voltage, control input | V <sub>CC</sub> = 3 V to 3.6 V         | V <sub>CC</sub> ×0.7                         |                        | V                      |      |  |
|                                                         |                                        | V <sub>CC</sub> = 4.5 V to 5.5 V             | V <sub>CC</sub> ×0.7   |                        |      |  |
|                                                         | Low-level input voltage, control input | V <sub>CC</sub> = 1.65 V to 1.95 V           |                        | V <sub>CC</sub> × 0.35 |      |  |
| 1                                                       |                                        | V <sub>CC</sub> = 2.3 V to 2.7 V             |                        | $V_{CC} \times 0.3$    |      |  |
| VIL                                                     |                                        | $V_{CC} = 3 \text{ V to } 3.6 \text{ V}$     |                        | $V_{CC} \times 0.3$    |      |  |
|                                                         |                                        | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$   |                        | $V_{CC} \times 0.3$    |      |  |
| ٧ <sub>I</sub>                                          | Control input voltage                  |                                              | 0                      | 5.5                    | V    |  |
|                                                         |                                        | $V_{CC} = 1.65 \text{ V to } 1.95 \text{ V}$ |                        | 20                     |      |  |
| 44/4                                                    | han at the position via a Mall time    | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$   |                        | 20                     |      |  |
| Δt/Δv                                                   | Input transition rise/fall time        | V <sub>CC</sub> = 3 V to 3.6 V               |                        | 10                     | ns/V |  |
|                                                         |                                        | V <sub>CC</sub> = 4.5 V to 5.5 V             |                        | 10                     |      |  |
| TA                                                      | Operating free-air temperature         |                                              | -40                    | 125                    | °C   |  |

NOTE 6: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004.

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                        | TEST CONDITIONS                                                        |                                                                     | VCC    | MIN TYPT | MAX               | UNIT |
|----------------------|----------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------|--------|----------|-------------------|------|
|                      |                                  |                                                                        | $I_S = 4 \text{ mA}$                                                | 1.65 V | 12       | 35                |      |
| _                    | On atota assistata and           | $V_I = V_{CC}$ or GND,                                                 | $I_S = 8 \text{ mA}$                                                | 2.3 V  | 9        | 30                |      |
| r <sub>on</sub>      | On-state switch resistance       | V <sub>C</sub> = V <sub>IH</sub><br>(see Figure 1)                     | I <sub>S</sub> = 16 mA                                              | 3 V    | 9        | 30                | Ω    |
|                      |                                  | , (                                                                    | I <sub>S</sub> = 16 mA                                              | 4.5 V  | 5.5      | 25                |      |
|                      |                                  |                                                                        | $I_S = 4 \text{ mA}$                                                | 1.65 V | 74.5     | 165               |      |
| <u>.</u>             | Dealt or resistance              | $V_I = V_{CC}$ to GND,                                                 | $I_S = 8 \text{ mA}$                                                | 2.3 V  | 20       | 60                | 0    |
| ron(p)               | Peak on resistance               | VC = VIH<br>(see Figure 1)                                             | I <sub>S</sub> = 16 mA                                              | 3 V    | 12.5     | 35                | Ω    |
|                      |                                  | ( , , , , , , , , , , , , , , , , , , ,                                | I <sub>S</sub> = 16 mA                                              | 4.5 V  | 7.5      | 25                |      |
|                      | <b>2</b> ″                       | $V_I = V_{CC}$ and $V_O = 0$                                           |                                                                     | 5.5 V  |          | ±1                |      |
| IS(off)              | Off-state switch leakage current |                                                                        | $V_I = GND$ and $V_O = V_{CC}$ ,<br>$V_C = V_{IL}$ (see Figure 2)   |        |          | ±0.1 <sup>†</sup> | μΑ   |
| I <sub>S(on)</sub>   | On-state switch leakage current  | V <sub>I</sub> = V <sub>CC</sub> or GND, V <sub>0</sub> (see Figure 3) | $V_I = V_{CC}$ or GND, $V_C = V_{IH}$ , $V_O = Open$ (see Figure 3) |        |          | ±1<br>±0.1†       | μΑ   |
| 1 <sub>1</sub>       | Control input current            | V <sub>C</sub> = V <sub>CC</sub> or GND                                |                                                                     | 5.5 V  |          | ±1<br>±0.1†       | μΑ   |
| lcc                  | Supply current                   | V <sub>C</sub> = V <sub>CC</sub> or GND                                |                                                                     | 5.5 V  |          | 10<br>1†          | μА   |
| Δlcc                 | Supply current change            | $V_C = V_{CC} - 0.6 V$                                                 |                                                                     | 5.5 V  |          | 500               | μΑ   |
| C <sub>ic</sub>      | Control input capacitance        |                                                                        |                                                                     | 5 V    | 2        |                   | pF   |
| C <sub>io(off)</sub> | Switch input/output capacitance  |                                                                        |                                                                     | 5 V    | 6        |                   | pF   |
| C <sub>io(on)</sub>  | Switch input/output capacitance  |                                                                        |                                                                     | 5 V    | 13       |                   | pF   |

 $<sup>^{\</sup>dagger}T_{A} = 25^{\circ}C$ 



SCES499D - OCTOBER 2003 - REVISED JANUARY 2008

#### switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 4)

| PARAMETER          | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = ± 0.1 |         | V <sub>CC</sub> = |     | V <sub>CC</sub> = |     | ± 0.5 |     | UNIT |
|--------------------|-----------------|----------------|-------------------------|---------|-------------------|-----|-------------------|-----|-------|-----|------|
|                    | (INFOT)         | (0011-01)      | MIN                     | MIN MAX |                   | MAX | MIN               | MAX | MIN   | MAX |      |
| t <sub>pd</sub> †  | A or B          | B or A         |                         | 5.5     |                   | 3.2 |                   | 2.8 |       | 2.6 | ns   |
| t <sub>en</sub> ‡  | С               | A or B         | 2.5                     | 14      | 1.9               | 9.5 | 1.8               | 8   | 1.5   | 7.2 | ns   |
| t <sub>dis</sub> § | С               | A or B         | 2.2                     | 12      | 1.4               | 8.9 | 2                 | 8.4 | 1.4   | 6.9 | ns   |

<sup>†</sup> tPLH and tPHL are the same as tpd. The propagation delay is the calculated RC time constant of the typical on-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance).

### analog switch characteristics, T<sub>A</sub> = 25°C

| PARAMETER                        | FROM<br>(INPUT) | TO<br>(OUTPUT) | TEST CONDITIONS                                                                                 | v <sub>CC</sub> | TYP   | UNIT  |
|----------------------------------|-----------------|----------------|-------------------------------------------------------------------------------------------------|-----------------|-------|-------|
|                                  |                 |                |                                                                                                 | 1.65 V          | 35    |       |
|                                  |                 |                | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$                                                        | 2.3 V           | 120   |       |
|                                  |                 |                | f <sub>in</sub> = sine wave<br>(see Figure 5)                                                   | 3 V             | 175   |       |
| Frequency response¶              | A D             | D A            | (SSS Figure S)                                                                                  | 4.5 V           | 195   | NALI- |
| (switch ON)                      | A or B          | B or A         |                                                                                                 | 1.65 V          | >300  | MHz   |
|                                  |                 |                | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$                                                          | 2.3 V           | >300  |       |
|                                  |                 |                | f <sub>in</sub> = sine wave<br>(see Figure 5)                                                   | 3 V             | >300  |       |
|                                  |                 |                | (ecc : .ga.c c)                                                                                 | 4.5 V           | >300  |       |
|                                  |                 |                |                                                                                                 | 1.65 V          | 35    |       |
| Crosstalk                        | 0               | A == D         | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$                                                        | 2.3 V           | 50    | /     |
| (control input to signal output) | С               | A or B         | f <sub>in</sub> = 1 MHz (square wave)<br>(see Figure 6)                                         | 3 V             | 70    | mV    |
|                                  |                 |                | (SSS Figure S)                                                                                  | 4.5 V           | 100   |       |
|                                  | A or B          | B or A         |                                                                                                 | 1.65 V          | -58   | dB    |
|                                  |                 |                | $C_L = 50 \text{ pF}, R_L = 600 \Omega,$                                                        | 2.3 V           | -58   |       |
|                                  |                 |                | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 7)                                           | 3 V             | -58   |       |
| Feedthrough attenuation#         |                 |                | , , , , , , , , , , , , , , , , , , ,                                                           | 4.5 V           | -58   |       |
| (switch OFF)                     | AUID            | DUIA           |                                                                                                 | 1.65 V          | -42   |       |
|                                  |                 |                | $C_L = 5 \text{ pF}, R_L = 50 \Omega,$                                                          | 2.3 V           | -42   |       |
|                                  |                 |                | f <sub>in</sub> = 1 MHz (sine wave)<br>(see Figure 7)                                           | 3 V             | -42   |       |
|                                  |                 |                | (cos go s )                                                                                     | 4.5 V           | -42   |       |
|                                  |                 |                |                                                                                                 | 1.65 V          | 0.1   |       |
|                                  |                 |                | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$<br>$f_{\text{in}} = 1 \text{ kHz (sine wave)}$ | 2.3 V           | 0.025 |       |
| Sine-wave distortion             |                 |                | (see Figure 8)                                                                                  | 3 V             | 0.015 | %     |
|                                  | A or B          | B or A         |                                                                                                 | 4.5 V           | 0.01  |       |
|                                  | AUID            | DUIA           |                                                                                                 | 1.65 V          | 0.15  |       |
|                                  |                 |                | $C_L = 50 \text{ pF}, R_L = 10 \text{ k}\Omega,$                                                | 2.3 V           | 0.025 |       |
|                                  |                 |                | f <sub>in</sub> = 10 kHz (sine wave)<br>(see Figure 8)                                          | 3 V             | 0.015 |       |
|                                  |                 |                | 3 ,                                                                                             | 4.5 V           | 0.01  |       |

Adjust fin voltage to obtain 0 dBm at output. Increase fin frequency until dB meter reads –3 dB.



 $<sup>\</sup>ddagger$  tp\_ZL and tpZH are the same as ten. \$ tpLZ and tpHZ are the same as tdis.

<sup>#</sup> Adjust fin voltage to obtain 0 dBm at input.

# SN74LVC1G66-Q1 SINGLE BILATERAL ANALOG SWITCH

SCES499D - OCTOBER 2003 - REVISED JANUARY 2008

# operating characteristics, $T_A = 25^{\circ}C$

| PARAMETER       |                               | TEST CONDITIONS | V <sub>CC</sub> = 1.8 V | V <sub>CC</sub> = 2.5 V | V <sub>CC</sub> = 3.3 V | V <sub>CC</sub> = 5 V | LINUT |  |
|-----------------|-------------------------------|-----------------|-------------------------|-------------------------|-------------------------|-----------------------|-------|--|
|                 | FARAMETER                     | TEST CONDITIONS | TYP                     | TYP                     | TYP                     | TYP                   | UNIT  |  |
| C <sub>pd</sub> | Power dissipation capacitance | f = 10 MHz      | 8                       | 9                       | 9                       | 11                    | pF    |  |



Figure 1. On-State Resistance Test Circuit



Figure 2. Off-State Switch Leakage-Current Test Circuit



Figure 3. On-State Leakage-Current Test Circuit



| TEST      | S1                |
|-----------|-------------------|
| tPLH/tPHL | Open              |
| tPLZ/tPZL | V <sub>LOAD</sub> |
| tPHZ/tPZH | GND               |

LOAD CIRCUIT

| .,                 | INF            | PUTS                           | .,                 | V                 | •     | _            | .,                               |
|--------------------|----------------|--------------------------------|--------------------|-------------------|-------|--------------|----------------------------------|
| VCC                | ٧ <sub>I</sub> | t <sub>r</sub> /t <sub>f</sub> | VM                 | VLOAD             | CL    | RL           | $v_{\!\scriptscriptstyle\Delta}$ |
| 1.8 V $\pm$ 0.15 V | VCC            | ≤ <b>2</b> ns                  | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V                           |
| 2.5 V $\pm$ 0.2 V  | VCC            | ≤ <b>2</b> ns                  | V <sub>CC</sub> /2 | 2×VCC             | 30 pF | <b>500</b> Ω | 0.15 V                           |
| 3.3 V $\pm$ 0.3 V  | VCC            | ≤2.5 ns                        | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | <b>500</b> Ω | 0.3 V                            |
| 5 V $\pm$ 0.5 V    | VCC            | ≤2.5 ns                        | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 50 pF | <b>500</b> Ω | 0.3 V                            |



NOTES: A. C<sub>I</sub> includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>Ω</sub> = 50 Ω.
- D. The outputs are measured one at a time, with one transition per measurement.
- E. tpLz and tpHz are the same as tdis.
- F. tpzL and tpzH are the same as ten.
- G. tpLH and tpHL are the same as tpd.
- H. All parameters and waveforms are not applicable to all devices.

Figure 4. Load Circuit and Voltage Waveforms





Figure 5. Frequency Response (Switch ON)



Figure 6. Crosstalk (Control Input – Switch Output)



Figure 7. Feed Through (Switch OFF)



Figure 8. Sine-Wave Distortion

27-Aug-2011

#### **PACKAGING INFORMATION**

| Orderable Device   | Status (1) | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup>    | Lead/<br>Ball Finish | MSL Peak Temp <sup>(3)</sup> | Samples<br>(Requires Login) |
|--------------------|------------|--------------|--------------------|------|-------------|----------------------------|----------------------|------------------------------|-----------------------------|
| 1P1G66QDBVRG4Q1    | ACTIVE     | SOT-23       | DBV                | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| 1P1G66QDBVRQ1      | ACTIVE     | SOT-23       | DBV                | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |
| SN74LVC1G66QDCKRQ1 | ACTIVE     | SC70         | DCK                | 5    | 3000        | Green (RoHS<br>& no Sb/Br) | CU NIPDAU            | Level-1-260C-UNLIM           |                             |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF SN74LVC1G66-Q1:

Catalog: SN74LVC1G66





27-Aug-2011

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# DBV (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
  - D. Falls within JEDEC MO-178 Variation AA.



# DBV (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



# DCK (R-PDSO-G5)

## PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion. Mold flash and protrusion shall not exceed 0.15 per side.
- D. Falls within JEDEC MO-203 variation AA.



# DCK (R-PDSO-G5)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Customers should place a note on the circuit board fabrication drawing not to alter the center solder mask defined pad.
- D. Publication IPC-7351 is recommended for alternate designs.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations.



#### IMPORTANT NOTICE

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

#### Products Applications

Audio www.ti.com/audio Communications and Telecom www.ti.com/communications **Amplifiers** amplifier.ti.com Computers and Peripherals www.ti.com/computers dataconverter.ti.com Consumer Electronics www.ti.com/consumer-apps **Data Converters DLP® Products** www.dlp.com **Energy and Lighting** www.ti.com/energy DSP dsp.ti.com Industrial www.ti.com/industrial Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Interface interface.ti.com Security www.ti.com/security

Logic logic.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense

Power Mgmt power.ti.com Transportation and Automotive www.ti.com/automotive
Microcontrollers microcontroller.ti.com Video and Imaging www.ti.com/video

RFID <u>www.ti-rfid.com</u>
OMAP Mobile Processors www.ti.com/omap

Wireless Connctivity www.ti.com/wirelessconnectivity

TI E2E Community Home Page e2e.ti.com