SCAS3410-MARCH 1994-REVISED FEBRUARY 2005 #### **FEATURES** - Operates From 1.65 V to 3.6 V - Inputs Accept Voltages to 5.5 V - Max t<sub>pd</sub> of 6.2 ns - Typical V<sub>OLP</sub> (Output Ground Bounce) <0.8 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C - Typical V<sub>OHV</sub> (Output V<sub>OH</sub> Undershoot) >2 V at V<sub>CC</sub> = 3.3 V, T<sub>A</sub> = 25°C D, DB, DGV, NS, OR PW PACKAGE (TOP VIEW) - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) - 1000-V Charged-Device Model (C101) #### **DESCRIPTION/ORDERING INFORMATION** This dual 2-line to 4-line decoder/demultiplexer is designed for 1.65-V to 3.6-V V<sub>CC</sub> operation. The device comprises two individual 2-line to 4-line decoders in a single package. The active-low enable $(\overline{G})$ input can be used as a data line in demultiplexing applications. This decoder/demultiplexer features fully buffered inputs, each of which represents only one normalized load to its driving circuit. Inputs can be driven from either 3.3-V or 5-V devices. This feature allows the use of this device as a translator in a mixed 3.3-V/5-V system environment. ### **ORDERING INFORMATION** | T <sub>A</sub> | PACKAGE | (1) | ORDERABLE PART NUMBER | TOP-SIDE MARKING | |----------------|-----------------------|--------------|-----------------------|------------------| | | QFN – RGY | Reel of 1000 | SN74LVC139ARGYR | LC139A | | | | Tube of 40 | SN74LVC139AD | | | | SOIC - D | Reel of 2500 | SN74LVC139ADR | LVC139A | | | | Reel of 250 | SN74LVC139ADT | | | | SOP - NS | Reel of 2000 | SN74LVC139ANSR | LVC139A | | –40°C to 85°C | SSOP - DB | Reel of 2000 | SN74LVC139ADBR | LC139A | | -40°C 10 65°C | | Tube of 90 | SN74LVC139APW | | | | TSSOP – PW | Reel of 2000 | SN74LVC139APWR | LC139A | | | | Reel of 250 | SN74LVC139APWT | | | | TVSOP - DGV | Reel of 2000 | SN74LVC139ADGVR | LC139A | | | VFBGA – GQN | Reel of 1000 | SN74LVC139AGQNR | LC139A | | | VFBGA – ZQN (Pb-free) | Reel of 1000 | SN74LVC139AZQNR | LOTSBA | (1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. # GQN OR ZQN PACKAGE (TOP VIEW) #### **TERMINAL ASSIGNMENTS** | | 1 | 2 | 3 | 4 | |---|-----|-------------------|-------------------|----------------| | Α | 1A | 1 <del>G</del> | $V_{CC}$ | 2 <del>G</del> | | В | 1B | NC <sup>(1)</sup> | NC <sup>(1)</sup> | 2A | | С | 1Y1 | 1Y0 | 2Y0 | 2B | | D | 1Y2 | NC <sup>(1)</sup> | NC <sup>(1)</sup> | 2Y1 | | Е | GND | 1Y3 | 2Y3 | 2Y2 | (1) NC - No internal connection # FUNCTION TABLE (EACH DECODER/DEMULTIPLEXER) | | INPUTS | | OUTPUTS | | | | | | | | |---|--------|-----|---------|---------|----|----|--|--|--|--| | G | SEL | ECT | | OUTPUTS | | | | | | | | G | В | Α | Y3 | Y2 | Y1 | Y0 | | | | | | L | L | L | Н | Н | Н | L | | | | | | L | L | Н | Н | Н | L | Н | | | | | | L | Н | L | Н | L | Н | Н | | | | | | L | Н | Н | L | Н | Н | Н | | | | | | Н | Х | Χ | Н | Н | Н | Н | | | | | ## **LOGIC DIAGRAM (POSITIVE LOGIC)** Pin numbers shown are for the D, DB, DGV, NS, PW, and RGY packages. SCAS3410-MARCH 1994-REVISED FEBRUARY 2005 ## Absolute Maximum Ratings<sup>(1)</sup> over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | | | |------------------|---------------------------------------------------|--------------------------------|------|-----------------------|------|--|--| | $V_{CC}$ | Supply voltage range | | -0.5 | 6.5 | V | | | | $V_{I}$ | Input voltage range <sup>(2)</sup> | | -0.5 | 6.5 | V | | | | Vo | Output voltage range (2)(3) | | -0.5 | V <sub>CC</sub> + 0.5 | V | | | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | | | I <sub>OK</sub> | Output clamp current | Output clamp current $V_O < 0$ | | | | | | | Io | Continuous output current | Continuous output current | | | | | | | | Continuous current through V <sub>CC</sub> or GND | | | ±100 | mA | | | | | | D package <sup>(4)</sup> | | 73 | | | | | | | DB package <sup>(4)</sup> | | 82 | | | | | | | DGV package <sup>(4)</sup> | | 120 | | | | | $\theta_{JA}$ | Package thermal impedance | GQN/ZQN package <sup>(4)</sup> | | 78 | °C/W | | | | | | NS package <sup>(4)</sup> | | 64 | | | | | | | PW package <sup>(4)</sup> | | 108 | | | | | | | RGY package <sup>(5)</sup> | | 39 | | | | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | | | Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - The input and output negative-voltage ratings may be exceeded if the input and output current ratings are observed. The value of $V_{CC}$ is provided in the recommended operating conditions table. - The package thermal impedance is calculated in accordance with JESD 51-7. - The package thermal impedance is calculated in accordance with JESD 51-5. ## Recommended Operating Conditions<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-----------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------------|----------------------|------| | \/ | Cupply valtage | Operating | 1.65 | 3.6 | V | | $V_{CC}$ | Supply voltage | Data retention only | 1.5 | | V | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | $0.65 \times V_{CC}$ | | | | $V_{IH}$ | High-level input voltage | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | | V | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | $0.35 \times V_{CC}$ | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | Low-level input voltage Input voltage Output voltage High-level output current Low-level output current | V <sub>CC</sub> = 2.7 V to 3.6 V | | 0.8 | | | VI | Input voltage | | 0 | 5.5 | V | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | | V <sub>CC</sub> = 2.3 V | | -8 | A | | I <sub>OH</sub> | High-level output current | V <sub>CC</sub> = 2.7 V | | -12 | mA | | | | V <sub>CC</sub> = 3 V | | -24 | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | Lave laval autout august | V <sub>CC</sub> = 2.3 V | | 8 | A | | l <sub>OL</sub> | Low-level output current | V <sub>CC</sub> = 2.7 V | | 12 | mA | | | | V <sub>CC</sub> = 3 V | | 24 | | | Δt/Δν | Input transition rise or fall rate | | | 10 | ns/V | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN74LVC139A DUAL 2-LINE TO 4-LINE DECODER/DEMULTIPLEXER #### **Electrical Characteristics** over recommended operating free-air temperature range (unless otherwise noted) | PARA | AMETER | TEST CONDITI | IONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | | | |---------------------------------------|------------|--------------------------------------------|------------------------------------|-----------------|----------------|--------------------|------|------|--|--|--| | | | $I_{OH} = -100 \mu A$ | | 1.65 V to 3.6 V | $V_{CC} - 0.2$ | | | | | | | | | | $I_{OH} = -4 \text{ mA}$ | | 1.65 V | 1.2 | | | | | | | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | $I_{OH} = -8 \text{ mA}$ | | 2.3 V | 1.7 | | | V | | | | | V <sub>OH</sub> | | 12 12 | | 2.7 V | 2.2 | | | V | | | | | | | $I_{OH} = -12 \text{ mA}$ | | 3 V | 2.4 | | | | | | | | | | $I_{OH} = -24 \text{ mA}$ | | 3 V | 2.2 | | | | | | | | | | I <sub>OL</sub> = 100 μA | | 1.65 V to 3.6 V | | | 0.2 | | | | | | | | I <sub>OL</sub> = 4 mA | | 1.65 V | | | 0.45 | | | | | | V <sub>OL</sub> | | I <sub>OL</sub> = 8 mA | | 2.3 V | | | 0.7 | V | | | | | | | I <sub>OL</sub> = 12 mA | | 2.7 V | | | 0.4 | | | | | | | | I <sub>OL</sub> = 24 mA | | 3 V | | | 0.55 | | | | | | I | All inputs | V <sub>I</sub> = 5.5 V or GND | | 3.6 V | | | ±5 | μΑ | | | | | I <sub>CC</sub> | | $V_I = V_{CC}$ or GND, $I_O = 0$ | 0 | 3.6 V | | | 10 | μΑ | | | | | $\Delta I_{CC}$ | | One input at V <sub>CC</sub> – 0.6 V, Othe | r inputs at V <sub>CC</sub> or GND | 2.7 V to 3.6 V | | | 500 | μΑ | | | | | C <sub>i</sub> | | $V_I = V_{CC}$ or GND | | 3.3 V | | 5 | | pF | | | | <sup>(1)</sup> All typical values are at $V_{CC}$ = 3.3 V, $T_A$ = 25°C. ### **Switching Characteristics** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 1.8 V<br>± 0.15 V | | $V_{CC}$ = 2.5 V $\pm$ 0.2 V | | V <sub>CC</sub> = 2.7 V | | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | | UNIT | |--------------------|-----------------|----------------|-------------------------------------|------|------------------------------|-----|-------------------------|-----|------------------------------|-----|------| | | (INFOT) | (OUTPUT) | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | A or B | V | 1 | 20.6 | 1 | 9.3 | 1 | 7.3 | 1 | 6.2 | ns | | <sup>L</sup> pd | G | ľ | 1 | 19.5 | 1 | 7.2 | 1 | 5.2 | 1 | 4.7 | | | t <sub>sk(o)</sub> | | | | | | | | | | 1 | ns | ## **Operating Characteristics** $T_A = 25^{\circ}C$ | | PARAMETER | TEST<br>CONDITIONS | V <sub>CC</sub> = 1.8 V<br>TYP | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT | |----------|-------------------------------|--------------------|--------------------------------|--------------------------------|--------------------------------|------| | $C_{pd}$ | Power dissipation capacitance | f = 10 MHz | 28.5 | 29.5 | 30.5 | pF | #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |------------------------------------|-------------------| | t <sub>PLH</sub> /t <sub>PHL</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | **LOAD CIRCUIT** | V | INF | PUTS | ., | W | • | | ., | | |--------------------|-----------------|--------------------------------|--------------------|-------------------|-------|--------------|------------------|--| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | RL | ${f V}_{\Delta}$ | | | 1.8 V $\pm$ 0.15 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | | 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | | 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | NOTES: A. $C_L$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR ≤ 10 MHz, Z<sub>O</sub> = 50 Ω. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>. - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms 17-Mar-2017 #### **PACKAGING INFORMATION** | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish (6) | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|----------------------|---------------------|--------------|----------------------|---------| | SN74LVC139AD | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC139A | Samples | | SN74LVC139ADBR | ACTIVE | SSOP | DB | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC139A | Sample | | SN74LVC139ADE4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC139A | Sample | | SN74LVC139ADG4 | ACTIVE | SOIC | D | 16 | 40 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC139A | Sample | | SN74LVC139ADGVR | ACTIVE | TVSOP | DGV | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC139A | Sample | | SN74LVC139ADR | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC139A | Sample | | SN74LVC139ADRG4 | ACTIVE | SOIC | D | 16 | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC139A | Sample | | SN74LVC139ADT | ACTIVE | SOIC | D | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC139A | Sample | | SN74LVC139ANSR | ACTIVE | SO | NS | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LVC139A | Sample | | SN74LVC139APW | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC139A | Sample | | SN74LVC139APWE4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC139A | Sample | | SN74LVC139APWG4 | ACTIVE | TSSOP | PW | 16 | 90 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC139A | Sample | | SN74LVC139APWR | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU CU SN | Level-1-260C-UNLIM | -40 to 85 | LC139A | Sample | | SN74LVC139APWRE4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC139A | Sample | | SN74LVC139APWRG4 | ACTIVE | TSSOP | PW | 16 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC139A | Sample | | SN74LVC139APWT | ACTIVE | TSSOP | PW | 16 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | -40 to 85 | LC139A | Sample | | SN74LVC139ARGYR | ACTIVE | VQFN | RGY | 16 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | LC139A | Sample | ### PACKAGE OPTION ADDENDUM 17-Mar-2017 | Orderable Device | Status | Package Type | _ | Pins | Package | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|----------------------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | (6) | (3) | | (4/5) | | | SN74LVC139AZQNR | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQN | 20 | 1000 | Green (RoHS<br>& no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | -40 to 85 | LC139A | Samples | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. - (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ## **PACKAGE OPTION ADDENDUM** 17-Mar-2017 #### OTHER QUALIFIED VERSIONS OF SN74LVC139A: Automotive: SN74LVC139A-Q1 NOTE: Qualified Version Definitions: • Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects ## **PACKAGE MATERIALS INFORMATION** www.ti.com 1-Nov-2016 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | SN74LVC139ADBR | SSOP | DB | 16 | 2000 | 330.0 | 16.4 | 8.2 | 6.6 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC139ADGVR | TVSOP | DGV | 16 | 2000 | 330.0 | 12.4 | 6.8 | 4.0 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC139ADR | SOIC | D | 16 | 2500 | 330.0 | 16.4 | 6.5 | 10.3 | 2.1 | 8.0 | 16.0 | Q1 | | SN74LVC139ANSR | SO | NS | 16 | 2000 | 330.0 | 16.4 | 8.2 | 10.5 | 2.5 | 12.0 | 16.0 | Q1 | | SN74LVC139APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC139APWR | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC139APWRG4 | TSSOP | PW | 16 | 2000 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC139APWT | TSSOP | PW | 16 | 250 | 330.0 | 12.4 | 6.9 | 5.6 | 1.6 | 8.0 | 12.0 | Q1 | | SN74LVC139ARGYR | VQFN | RGY | 16 | 3000 | 330.0 | 12.4 | 3.8 | 4.3 | 1.5 | 8.0 | 12.0 | Q1 | | SN74LVC139AZQNR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQN | 20 | 1000 | 330.0 | 12.4 | 3.3 | 4.3 | 1.6 | 8.0 | 12.0 | Q1 | www.ti.com 1-Nov-2016 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|-------------------------|-----------------|------|------|-------------|------------|-------------| | SN74LVC139ADBR | SSOP | DB | 16 | 2000 | 367.0 | 367.0 | 38.0 | | SN74LVC139ADGVR | TVSOP | DGV | 16 | 2000 | 367.0 | 367.0 | 35.0 | | SN74LVC139ADR | SOIC | D | 16 | 2500 | 333.2 | 345.9 | 28.6 | | SN74LVC139ANSR | SO | NS | 16 | 2000 | 367.0 | 367.0 | 38.0 | | SN74LVC139APWR | TSSOP | PW | 16 | 2000 | 364.0 | 364.0 | 27.0 | | SN74LVC139APWR | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | SN74LVC139APWRG4 | TSSOP | PW | 16 | 2000 | 367.0 | 367.0 | 35.0 | | SN74LVC139APWT | TSSOP | PW | 16 | 250 | 367.0 | 367.0 | 35.0 | | SN74LVC139ARGYR | VQFN | RGY | 16 | 3000 | 367.0 | 367.0 | 35.0 | | SN74LVC139AZQNR | BGA MICROSTAR<br>JUNIOR | ZQN | 20 | 1000 | 336.6 | 336.6 | 28.6 | ## DGV (R-PDSO-G\*\*) #### **24 PINS SHOWN** #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 PW (R-PDSO-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## DB (R-PDSO-G\*\*) ## PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. - G. Package complies to JEDEC MO-241 variation BA. # RGY (R-PVQFN-N16) #### PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4206353-3/P 03/14 NOTE: All linear dimensions are in millimeters # RGY (R-PVQFN-N16) # PLASTIC QUAD FLATPACK NO-LEAD - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. # ZQN (R-PBGA-N20) # PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-285 variation BC-2. - D. This package is lead-free. Refer to the 20 GQN package (drawing 4200704) for tin-lead (SnPb). # D (R-PDS0-G16) ## PLASTIC SMALL OUTLINE - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side. - E. Reference JEDEC MS-012 variation AC. # D (R-PDSO-G16) # PLASTIC SMALL OUTLINE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ## **MECHANICAL DATA** ## NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.