SCDS159B - OCTOBER 2003 - REVISED MARCH 2004 - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V-Tolerant I/Os With Device Powered-Up or Powered-Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 5 Ω Typical) - Low Input/Output Capacitance Minimizes Loading (C<sub>io(OFF)</sub> = 5 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 40 μA Max) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0 to 5-V Signaling Levels (For Example: 0.8-V, 1.2-V, 1.5-V, 1.8-V, 2.5-V, 3.3-V, 5-V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V/2.5-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, Memory Interleaving, Bus Isolation - Ideal for Low-Power Portable Equipment # DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) | 10E | 1 | $\bigcup_{24}$ | v <sub>cc</sub> | |-------|----|----------------|-----------------| | 1B1 [ | 2 | 23 | 2B5 | | 1A1 [ | 3 | 22 | 2A5 | | 1A2 [ | 4 | 21 | 2A4 | | 1B2 [ | 5 | 20 | 2B4 | | 1B3 [ | 6 | 19 | 2B3 | | 1A3[ | 7 | 18 | 2A3 | | 1A4 [ | 8 | 17 | 2A2 | | 1B4 [ | 9 | 16 | 2B2 | | 1B5 [ | 10 | 15 | 2B1 | | 1A5 [ | 11 | 14 | 2A1 | | GND [ | 12 | 13 | 20E | | | | | | ### description/ordering information #### ORDERING INFORMATION | TA | PACKAGE <sup>†</sup> | | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |---------------|----------------------|---------------|--------------------------|---------------------| | | 0010 PW | Tube | SN74CB3T3384DW | ODOTO004 | | | SOIC – DW | Tape and reel | SN74CB3T3384DWR | CB3T3384 | | 400C to 850C | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3T3384DBQR | CB3T3384 | | –40°C to 85°C | T000D BW | Tube | SN74CB3T3384PW | 140004 | | | TSSOP – PW | Tape and reel | SN74CB3T3384PWR | KS384 | | | TVSOP – DGV | Tape and reel | SN74CB3T3384DGVRGE | PREVIEW | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. SCDS159B - OCTOBER 2003 - REVISED MARCH 2004 ### description/ordering information (continued) The SN74CB3T3384 is a high-speed TTL-compatible FET bus switch with low ON-state resistance ( $r_{on}$ ), allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The SN74CB3T3384 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). NOTE A: If the input high voltage ( $V_{IH}$ ) level is greater than or equal to $V_{CC} - 1$ V, and less than or equal to 5.5 V, the output high voltage ( $V_{OH}$ ) level will be equal to approximately the $V_{CC}$ voltage level. Figure 1. Typical DC-Voltage-Translation Characteristics The SN74CB3T3384 is organized as two 5-bit bus switches with separate ouput-enable $(1\overline{OE}, 2\overline{OE})$ inputs. It can be used as two 5-bit bus switches or as one 10-bit bus switch. When $\overline{OE}$ is low, the associated 5-bit bus switch is ON, and the A port is connected to the B port, allowing bidirectional data flow between ports. When $\overline{OE}$ is high, the associated 5-bit bus switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. FUNCTION TABLE (each 5-bit bus switch) | INPUT<br>OE | INPUT/OUTPUT<br>A | FUNCTION | |-------------|-------------------|-----------------| | L | В | A port = B port | | Н | Z | Disconnect | SCDS159B - OCTOBER 2003 - REVISED MARCH 2004 ## logic diagram (positive logic) ### simplified schematic, each FET switch (SW) ‡EN is the internal enable signal applied to the switch. SCDS159B - OCTOBER 2003 - REVISED MARCH 2004 ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> (see Note 1) | | 0.5 V to 7 V | |--------------------------------------------------------------------|---------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 a | and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, | and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | –50 mA | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | ±128 mA | | Continuous current through V <sub>CC</sub> or GND termin | nals | ±100 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 5): | : DBQ package | 61°C/W | | | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stg</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. V<sub>I</sub> and V<sub>O</sub> are used to denote specific conditions for V<sub>I/O</sub>. - 4. II and IO are used to denote specific conditions for II/O. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ## recommended operating conditions (see Note 6) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------|------------------|-----|-----|------| | Vcc | Supply voltage | | 2.3 | 3.6 | V | | ., | VCC | = 2.3 V to 2.7 V | 1.7 | 5.5 | | | VIH | High-level control input voltage | = 2.7 V to 3.6 V | 2 | 5.5 | V | | | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | = 2.3 V to 2.7 V | 0 | 0.7 | | | VIL | Low-level control input voltage | = 2.7 V to 3.6 V | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS159B - OCTOBER 2003 - REVISED MARCH 2004 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAF | RAMETER | TEST CONDITIO | NS | MIN | TYP <sup>†</sup> | MAX | UNIT | |------------------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----|------------------|------|------| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | -1.2 | V | | Vон | | See Figures 3 and 4 | | | | | | | I <sub>IN</sub> | Control inputs | V <sub>CC</sub> = 3.6 V,<br>V <sub>IN</sub> = 3.6 V to 5.5 V or GND | | | | ±10 | μΑ | | | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ | | | ±20 | | | lį | | Switch ON, | $V_I = 0.7 \text{ V}$ to $V_{CC} - 0.7 \text{ V}$ | | | -40 | μΑ | | | | V <sub>IN</sub> = GND | $V_1 = 0 \text{ to } 0.7 \text{ V}$ | | | ±5 | | | l <sub>OZ</sub> ‡ | | $\begin{split} &V_{CC}=3.6 \text{ V},\\ &V_{O}=0 \text{ to } 5.5 \text{ V},\\ &V_{I}=0,\\ &\text{Switch OFF,}\\ &V_{IN}=V_{CC} \end{split}$ | | | | ±10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0,$<br>$V_{O} = 0$ to 5.5 V,<br>$V_{I} = 0$ | | | | 10 | μΑ | | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ | | $V_I = V_{CC}$ or GND | | | 40 | ^ | | | ICC | | Switch ON or OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | 40 | | μΑ | | ΔICC§ | Control inputs | $V_{CC}$ = 3 V to 3.6 V,<br>One input at $V_{CC}$ – 0.6 V,<br>Other inputs at $V_{CC}$ or GND | | | | 300 | μΑ | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 3 | | pF | | C <sub>io(OFF)</sub> | | $V_{CC} = 3.3 \text{ V},$<br>$V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or GND},$<br>Switch OFF,<br>$V_{IN} = V_{CC}$ | | | 5 | | pF | | C <sub>io(ON)</sub> | | V <sub>CC</sub> = 3.3 V,<br>Switch ON, | V <sub>I/O</sub> = 5.5 V or 3.3 V | | 4 | | pF | | $V_{IN} = GND$ | | | $V_{I/O} = GND$ | 12 | | | μ | | | | V <sub>CC</sub> = 2.3 V,<br>TYP at V <sub>CC</sub> = 2.5 V, | I <sub>O</sub> = 24 mA | | 5 | 8 | | | $r_{on}\P$ | | $V_{I} = 0$ $I_{O} = 16 \text{ mA}$ | $I_O = 16 \text{ mA}$ | | 5 | 8 | Ω | | 511 | | V <sub>CC</sub> = 3 V, | I <sub>O</sub> = 64 mA | | 5 | 7 | | | | | V <sub>I</sub> = 0 | I <sub>O</sub> = 32 mA | | 5 | 7 | | $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC}$ = 3.3 V (unless otherwise noted), $T_A$ = 25°C. <sup>‡</sup> For I/O ports, the parameter IOZ includes the input leakage current. <sup>§</sup> This is the increase in supply current for each input that is at the specified TTL voltage level, rather than VCC or GND. <sup>¶</sup> Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## SN74CB3T3384 10-BIT FET BUS SWITCH # 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS159B - OCTOBER 2003 - REVISED MARCH 2004 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 3.3 V<br>± 0.3 V | | UNIT | |-------------------|---------|----------------|------------------------------------|------|------------------------------------|------|------| | | (INPUT) | (001P01) | MIN | MAX | MIN | MAX | | | t <sub>pd</sub> † | A or B | B or A | | 0.15 | | 0.25 | ns | | <sup>t</sup> en | ŌĒ | A or B | 1 | 10.5 | 1 | 7.5 | ns | | <sup>t</sup> dis | ŌĒ | A or B | 1 | 6.5 | 1 | 8 | ns | <sup>†</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS159B - OCTOBER 2003 - REVISED MARCH 2004 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|-------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------|----------------|----------------|----------------------------------| | tPLZ/tPZL | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | 2×V <sub>CC</sub><br>2×V <sub>CC</sub> | <b>500</b> Ω<br><b>500</b> Ω | GND<br>GND | 30 pF<br>50 pF | 0.15 V<br>0.3 V | | tPHZ/tPZH | $\begin{array}{c} \textbf{2.5 V} \pm \textbf{0.2 V} \\ \textbf{3.3 V} \pm \textbf{0.3 V} \end{array}$ | Open<br>Open | <b>500</b> Ω<br><b>500</b> Ω | 3.6 V<br>5.5 V | 30 pF<br>50 pF | 0.15 V<br>0.3 V | NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_Q = 50 \Omega$ , $t_f \leq$ 2.5 ns. $t_f \leq$ 2.5 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. tpzL and tpzH are the same as ten. Figure 2. Test Circuit and Voltage Waveforms SCDS159B - OCTOBER 2003 - REVISED MARCH 2004 ### **TYPICAL CHARACTERISTICS** Figure 3. Data Output Voltage vs Data Input Voltage ## **TYPICAL CHARACTERISTICS (continued)** ## **OUTPUT VOLTAGE HIGH** Figure 4. V<sub>OH</sub> Values ## DGV (R-PDSO-G\*\*) #### **24 PINS SHOWN** #### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 # DW (R-PDSO-G24) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. ## DBQ (R-PDSO-G\*\*) #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MO-137. ## PW (R-PDSO-G\*\*) #### 14 PINS SHOWN ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | e | |-----------------| | d | | trol | | | | work | | | | | | | | | | d<br>trol<br>wo | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2004, Texas Instruments Incorporated