### SN74CB3T3383 10-BIT FET BUS-EXCHANGE SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS158A - OCTOBER 2003 - REVISED DECEMBER 2004 - Output Voltage Translation Tracks V<sub>CC</sub> - Supports Mixed-Mode Signal Operation On All Data I/O Ports - 5-V Input Down To 3.3-V Output Level Shift With 3.3-V V<sub>CC</sub> - 5-V/3.3-V Input Down To 2.5-V Output Level Shift With 2.5-V V<sub>CC</sub> - 5-V-Tolerant I/Os With Device Powered Up or Powered Down - Bidirectional Data Flow, With Near-Zero Propagation Delay - Low ON-State Resistance (r<sub>on</sub>) Characteristics (r<sub>on</sub> = 5 Ω Typical) - Low Input/Output Capacitance Minimizes Loading (C<sub>io(OFF)</sub> = 8 pF Typical) - Data and Control Inputs Provide Undershoot Clamp Diodes - Low Power Consumption (I<sub>CC</sub> = 20 μA Max) - V<sub>CC</sub> Operating Range From 2.3 V to 3.6 V - Data I/Os Support 0- to 5-V Signaling Levels (0.8 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V, 3.3 V, 5 V) - Control Inputs Can Be Driven by TTL or 5-V/3.3-V CMOS Outputs - I<sub>off</sub> Supports Partial-Power-Down Mode Operation - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Performance Tested Per JESD 22 - 2000-V Human-Body Model (A114-B, Class II) - 1000-V Charged-Device Model (C101) - Supports Digital Applications: Level Translation, Memory Interleaving, Bus Isolation - Ideal for Low-Power Portable Equipment # DBQ, DGV, DW, OR PW PACKAGE (TOP VIEW) | BE [ | 1 | U | 24 | v <sub>cc</sub> | |-------|----|---|----|-----------------| | 1B1 [ | 2 | | 23 | 5B2 | | 1A1 [ | 3 | | 22 | 5A2 | | 1A2 [ | 4 | | 21 | 5A1 | | 1B2 [ | 5 | | 20 | 5B1 | | 2B1 [ | 6 | | 19 | 4B2 | | 2A1 [ | 7 | | 18 | 4A2 | | 2A2 [ | 8 | | 17 | ] 4A1 | | 2B2 [ | 9 | | 16 | 4B1 | | 3B1 [ | 10 | | 15 | 3B2 | | 3A1 [ | 11 | | 14 | 3A2 | | GND [ | 12 | | 13 | ВХ | | | | | | | ### description/ordering information #### ORDERING INFORMATION | TA | PACKAGE | <u></u> † | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | | |---------------|-------------------|---------------|--------------------------|---------------------|--| | | 2010 8144 | Tube | SN74CB3T3383DW | ODOTOGO | | | | SOIC – DW | Tape and reel | SN74CB3T3383DWR | CB3T3383 | | | -40°C to 85°C | SSOP (QSOP) – DBQ | Tape and reel | SN74CB3T3383DBQR | CB3T3383 | | | -40°C to 85°C | | | SN74CB3T3383PW | 1/0000 | | | | TSSOP – PW | Tape and reel | SN74CB3T3383PWR | KS383 | | | | TVSOP - DGV | Tape and reel | SN74CB3T3383DGVR | KS383 | | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. ### 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS158A - OCTOBER 2003 - REVISED DECEMBER 2004 ### description/ordering information (continued) The SN74CB3T3383 is a high-speed TTL-compatible FET bus-exchange switch with low ON-state resistance $(r_{on})$ , allowing for minimal propagation delay. The device fully supports mixed-mode signal operation on all data I/O ports by providing voltage translation that tracks $V_{CC}$ . The SN74CB3T3383 supports systems using 5-V TTL, 3.3-V LVTTL, and 2.5-V CMOS switching standards, as well as user-defined switching levels (see Figure 1). NOTE A: If the input high voltage (V<sub>IH</sub>) level is greater than or equal to V<sub>CC</sub> – 1 V, and less than or equal to 5.5 V, then the output high voltage (V<sub>OH</sub>) level will be equal to approximately the V<sub>CC</sub> voltage level. Figure 1. Typical DC Voltage Translation Characteristics The SN74CB3T3383 is organized as a 10-bit bus switch or as a 5-bit bus-exchange with enable ( $\overline{\text{BE}}$ ) input. When used as a 5-bit bus-exchange, the device provides data exchanging between four signal ports. When $\overline{\text{BE}}$ is low, the bus-exchange switch is ON, and the select input (BX) controls the data path. When $\overline{\text{BE}}$ is high, the bus-exchange switch is OFF, and a high-impedance state exists between the A and B ports. This device is fully specified for partial-power-down applications using I<sub>off</sub>. The I<sub>off</sub> feature ensures that damaging current will not backflow through the device when it is powered down. The device has isolation during power off. To ensure the high-impedance state during power up or power down, $\overline{BE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. # FUNCTION TABLE (each 5-bit switch) | INP | UTS | INPUTS/0 | OUTPUTS | FUNCTION | |-----|-----|----------|---------|----------------------------------------| | BE | вх | A1 | A2 | FUNCTION | | L | L | B1 | B2 | A1 port = B1 port<br>A2 port = B2 port | | L | Н | B2 | B1 | A1 port = B2 port<br>A2 port = B1 port | | Н | Χ | Z | Z | Disconnect | ## logic diagram (positive logic) ### 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS158A - OCTOBER 2003 - REVISED DECEMBER 2004 ### simplified schematic, each FET switch (SW) <sup>†</sup> Gate Voltage ( $V_G$ ) is approximately equal to $V_{CC} + V_T$ when the switch is ON and $V_I > V_{CC} + V_T$ . ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted)§ | Supply voltage range, V <sub>CC</sub> (see Note 1) | | 0.5 V to 7 V | |--------------------------------------------------------------------|---------------|----------------| | Control input voltage range, V <sub>IN</sub> (see Notes 1 a | and 2) | 0.5 V to 7 V | | Switch I/O voltage range, V <sub>I/O</sub> (see Notes 1, 2, | and 3) | 0.5 V to 7 V | | Control input clamp current, I <sub>IK</sub> (V <sub>IN</sub> < 0) | | –50 mA | | I/O port clamp current, $I_{I/OK}$ ( $V_{I/O} < 0$ ) | | | | ON-state switch current, I <sub>I/O</sub> (see Note 4) | | | | Continuous current through V <sub>CC</sub> or GND termin | nals | ±100 mA | | Package thermal impedance, $\theta_{JA}$ (see Note 5): | : DBQ package | 61°C/W | | , ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | DGV package | 86°C/W | | | DW package | 46°C/W | | | PW package | 88°C/W | | Storage temperature range, T <sub>stg</sub> | | -65°C to 150°C | <sup>§</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - NOTES: 1. All voltages are with respect to ground unless otherwise specified. - 2. The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed. - 3. $V_I$ and $V_O$ are used to denote specific conditions for $V_{I/O}$ . - 4. I<sub>I</sub> and I<sub>O</sub> are used to denote specific conditions for I<sub>I/O</sub>. - 5. The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 6) | | | | MIN | MAX | UNIT | |------------------|----------------------------------|--------------------------------------------|-----|-----|------| | VCC | Supply voltage | | 2.3 | 3.6 | V | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | 1.7 | 5.5 | ., | | $V_{IH}$ | High-level control input voltage | V <sub>CC</sub> = 2.7 V to 3.6 V | | 5.5 | V | | ., | | V <sub>CC</sub> = 2.3 V to 2.7 V | 0 | 0.7 | ., | | $V_{IL}$ | Low-level control input voltage | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | 0 | 0.8 | V | | V <sub>I/O</sub> | Data input/output voltage | | 0 | 5.5 | V | | TA | Operating free-air temperature | | -40 | 85 | °C | NOTE 6: All unused control inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. <sup>‡</sup> EN is the internal enable signal applied to the switch. SCDS158A - OCTOBER 2003 - REVISED DECEMBER 2004 ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PAR | AMETER | TEST CONDITION | S | MIN | TYP | MAX | UNIT | | |----------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-----|-----|------|------|--| | VIK | | V <sub>CC</sub> = 3 V,<br>I <sub>I</sub> = -18 mA | | | | -1.2 | V | | | Vон | | See Figures 3 and 4 | | | | | | | | I <sub>IN</sub> ‡ | Control inputs | $V_{CC} = 3.6 \text{ V},$<br>$V_{IN}^{\ddagger} = 3.6 \text{ V to } 5.5 \text{ V or GND}$ | | | | ±10 | μΑ | | | | | V <sub>CC</sub> = 3.6 V, | $V_I = V_{CC} - 0.7 \text{ V to } 5.5 \text{ V}$ | | | ±20 | | | | lį | | Switch ON, | $V_I = 0.7 \text{ V to } V_{CC} - 0.7 \text{ V}$ | | | -40 | μΑ | | | | | $V_{IN} = V_{CC}$ or GND | V <sub>I</sub> = 0 to 0.7 V | | | ±5 | | | | l <sub>OZ</sub> § | | $\begin{split} &V_{CC}=3.6 \text{ V},\\ &V_{O}=0 \text{ to } 5.5 \text{ V},\\ &V_{I}=0,\\ &\text{Switch OFF,}\\ &V_{IN}=V_{CC} \text{ or GND} \end{split}$ | | | | ±10 | μΑ | | | l <sub>off</sub> | | $V_{CC} = 0,$<br>$V_{O} = 0 \text{ to } 5.5 \text{ V},$<br>$V_{I} = 0,$ | | | | 10 | μΑ | | | | | $V_{CC} = 3.6 \text{ V},$ $I_{I/O} = 0,$ | | | | 20 | • | | | ICC | | Switch ON or OFF,<br>V <sub>IN</sub> = V <sub>CC</sub> or GND | V <sub>I</sub> = 5.5 V | | | 20 | μΑ | | | ΔICC¶ | Control inputs | $V_{CC} = 3 \text{ V to } 3.6 \text{ V,}$ One input at $V_{CC} - 0.6 \text{ V,}$ Other inputs at $V_{CC}$ or GND | | | | 300 | μΑ | | | C <sub>in</sub> | Control inputs | $V_{CC} = 3.3 \text{ V},$<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 4 | | pF | | | C <sub>io(OFF)</sub> | | $V_{CC} = 3.3 \text{ V},$<br>$V_{I/O} = 5.5 \text{ V}, 3.3 \text{ V}, \text{ or GND},$<br>Switch OFF,<br>$V_{IN} = V_{CC} \text{ or GND}$ | | | 8 | | pF | | | C:-(ON) | | V <sub>CC</sub> = 3.3 V,<br>Switch ON. | V <sub>I/O</sub> = 5.5 V or 3.3 V | | 7 | | pF | | | C <sub>io(ON)</sub> | | V <sub>IN</sub> = V <sub>CC</sub> or GND | $V_{I/O} = GND$ | | 21 | | ρı | | | | | V <sub>CC</sub> = 2.3 V,<br>TYP at V <sub>CC</sub> = 2.5 V, | I <sub>O</sub> = 24 mA | | 5 | 9 | | | | ron# | | V <sub>I</sub> = 0 | I <sub>O</sub> = 16 mA | | 5 | 9 | 9 Ω | | | OH | | V <sub>CC</sub> = 3 V, | I <sub>O</sub> = 64 mA | | 5 | 8 | ] | | | | | V <sub>I</sub> = 0 | $I_O = 32 \text{ mA}$ | | 5 | 8 | | | <sup>†</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ (unless otherwise noted), $T_A = 25^{\circ}\text{C}$ . ‡ $V_{IN}$ and $I_{IN}$ refer to control inputs. $V_{I}$ , $V_{O}$ , $I_{I}$ , and $I_{O}$ refer to data pins. § For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. This is the increase in supply current for each input that is at the specified TTL voltage level, rather than V<sub>CC</sub> or GND. <sup>#</sup> Measured by the voltage drop between A and B terminals at the indicated current through the switch. ON-state resistance is determined by the lower of the voltages of the two (A or B) terminals. ## SN74CB3T3383 10-BIT FET BUS-EXCHANGE SWITCH 2.5-V/3.3-V LOW-VOLTAGE BUS SWITCH WITH 5-V-TOLERANT LEVEL SHIFTER SCDS158A - OCTOBER 2003 - REVISED DECEMBER 2004 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2) | PARAMETER | FROM | TO | V <sub>CC</sub> = | 2.5 V<br>2 V | V <sub>CC</sub> = | UNIT | | |------------------|---------|----------|-------------------|--------------|-------------------|------|----| | | (INPUT) | (OUTPUT) | MIN | MAX | MIN | MAX | | | <sub>tpd</sub> † | A or B | B or A | | 0.15 | | 0.25 | | | tpd(s) | BX | A or B | 1 | 15 | 1 | 10 | ns | | t <sub>en</sub> | BE | A or B | 1 | 13.5 | 1 | 9 | ns | | t <sub>dis</sub> | BE | A or B | 1 | 7 | 1 | 8.5 | ns | <sup>†</sup>The propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). SCDS158A - OCTOBER 2003 - REVISED DECEMBER 2004 #### PARAMETER MEASUREMENT INFORMATION | TEST | VCC | S1 | RL | VI | CL | $v_{\!\scriptscriptstyle\Delta}$ | |-----------|-------------------|-------------------|--------------|--------------|-------|----------------------------------| | tpd(s) | 2.5 V $\pm$ 0.2 V | Open | <b>500</b> Ω | 3.6 V or GND | 30 pF | | | (-) | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V or GND | 50 pF | | | tpLZ/tpZL | 2.5 V $\pm$ 0.2 V | 2×VCC | 500 Ω | GND | 30 pF | 0.15 V | | 'PLZ''PZL | 3.3 V $\pm$ 0.3 V | 2×V <sub>CC</sub> | 500 Ω | GND | 50 pF | 0.3 V | | tpHZ/tpZH | 2.5 V $\pm$ 0.2 V | Open | 500 Ω | 3.6 V | 30 pF | 0.15 V | | 'PHZ/'PZH | 3.3 V $\pm$ 0.3 V | Open | 500 Ω | 5.5 V | 50 pF | 0.3 V | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{O} = 50 \Omega$ , $t_{f} \leq$ 2.5 ns. $t_{f} \leq$ 2.5 ns. - D. The outputs are measured one at a time, with one transition per measurement. - E. tpl 7 and tpHZ are the same as tdis. - F. tpzL and tpzH are the same as ten. - G. tpLH and tpHL are the same as tpd(s). The tpd propagation delay is the calculated RC time constant of the typical ON-state resistance of the switch and the specified load capacitance, when driven by an ideal voltage source (zero output impedance). - H. All parameters and waveforms are not applicable to all devices. Figure 2. Test Circuit and Voltage Waveforms ### **TYPICAL CHARACTERISTICS** Figure 3. Data Output Voltage vs Data Input Voltage ### **TYPICAL CHARACTERISTICS (continued)** # OUTPUT VOLTAGE HIGH vs Figure 4. V<sub>OH</sub> Values ### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |-------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------| | 74CB3T3383DBQRE4 | ACTIVE | SSOP/<br>QSOP | DBQ | 24 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | 74CB3T3383DBQRG4 | ACTIVE | SSOP/<br>QSOP | DBQ | 24 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | 74CB3T3383DGVRE4 | ACTIVE | TVSOP | DGV | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 74CB3T3383DGVRG4 | ACTIVE | TVSOP | DGV | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383DBQR | ACTIVE | SSOP/<br>QSOP | DBQ | 24 | 2500 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | SN74CB3T3383DGVR | ACTIVE | TVSOP | DGV | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383DWE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383DWG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383DWR | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383DWRE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383DWRG4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383PW | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383PWE4 | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383PWG4 | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383PWR | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383PWRE4 | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74CB3T3383PWRG4 | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | <sup>&</sup>lt;sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. **LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and <sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. ### PACKAGE OPTION ADDENDUM 24-May-2007 package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. 4-Jan-2008 ### TAPE AND REEL BOX INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE | Device | Package | Pins | Site | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>(mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|---------|------|---------|--------------------------|-----------------------|---------|---------|---------|------------|-----------|------------------| | SN74CB3T3383DBQR | DBQ | 24 | SITE 41 | 330 | 16 | 6.5 | 9.0 | 2.1 | 8 | 16 | Q1 | | SN74CB3T3383DGVR | DGV | 24 | SITE 41 | 330 | 12 | 7.0 | 5.6 | 1.6 | 8 | 12 | Q1 | | SN74CB3T3383DWR | DW | 24 | SITE 60 | 330 | 24 | 10.75 | 15.7 | 2.7 | 12 | 24 | Q1 | | SN74CB3T3383PWR | PW | 24 | SITE 41 | 330 | 16 | 6.95 | 8.3 | 1.6 | 8 | 16 | Q1 | | Device | Package | Pins | Site | Length (mm) | Width (mm) | Height (mm) | |------------------|---------|------|---------|-------------|------------|-------------| | SN74CB3T3383DBQR | DBQ | 24 | SITE 41 | 346.0 | 346.0 | 33.0 | | SN74CB3T3383DGVR | DGV | 24 | SITE 41 | 346.0 | 346.0 | 29.0 | | SN74CB3T3383DWR | DW | 24 | SITE 60 | 346.0 | 346.0 | 41.0 | | SN74CB3T3383PWR | PW | 24 | SITE 41 | 346.0 | 346.0 | 33.0 | ### DGV (R-PDSO-G\*\*) ### 24 PINS SHOWN ### **PLASTIC SMALL-OUTLINE** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15 per side. D. Falls within JEDEC: 24/48 Pins – MO-153 14/16/20/56 Pins – MO-194 # DW (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. # DBQ (R-PDSO-G24) ## PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15) per side. - D. Falls within JEDEC MO-137 variation AE. ### PW (R-PDSO-G\*\*) ### 14 PINS SHOWN ### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153