SCES018L-AUGUST 1995-REVISED SEPTEMBER 2004 #### **FEATURES** - Member of the Texas Instruments Widebus™ Family - Operates From 1.65 V to 3.6 V - Max t<sub>pd</sub> of 4.8 ns at 3.3 V - ±24-mA Output Drive at 3.3 V - B-Port Outputs Have Equivalent 26-Ω Series Resistors, So No External Resistors Are Required - Bus Hold on Data Inputs Eliminates the Need for External Pullup/Pulldown Resistors - Latch-Up Performance Exceeds 250 mA Per JESD 17 - ESD Protection Exceeds JESD 22 - 2000-V Human-Body Model (A114-A) - 200-V Machine Model (A115-A) #### DESCRIPTION/ORDERING INFORMATION This 12-bit to 24-bit registered bus exchanger is designed for 1.65-V to 3.6-V $\rm V_{\rm CC}$ operation. The SN74ALVCH162268 is used for applications in which data must be transferred from a narrow high-speed bus to a wide, lower-frequency bus. The device provides synchronous data exchange between the two ports. Data is stored in the internal registers on the low-to-high transition of the clock (CLK) input when the appropriate clock-enable (CLKEN) inputs are low. The select (SEL) line is synchronous with CLK and selects 1B or 2B input data for the A outputs. ## DGG OR DL PACKAGE (TOP VIEW) For data transfer in the A-to-B direction, a two-stage pipeline is provided in the A-to-1B path, with a single storage register in the A-to-2B path. Proper control of these inputs allows two sequential 12-bit words to be presented synchronously as a 24-bit word on the B port. Data flow is controlled by the active-low output enables (OEA, OEB). These control terminals are registered, so bus direction changes are synchronous with CLK. The B outputs, which are designed to sink up to 12 mA, include equivalent 26- $\Omega$ resistors to reduce overshoot and undershoot. #### ORDERING INFORMATION | T <sub>A</sub> | PACKAGE <sup>(1)</sup> | | ORDERABLE PART NUMBER | TOP-SIDE MARKING | | |----------------|------------------------|---------------|-----------------------|------------------|--| | | SSOP - DL | Tube | SN74ALVCH162268DL | ALVCH162268 | | | | 330F - DL | Tape and reel | SN74ALVCH162268DLR | ALVCH102200 | | | -40°C to 85°C | TSSOP - DGG | Tape and reel | SN74ALVCH162268GR | ALVCH162268 | | | | VFBGA - GQL | Tana and real | SN74ALVCH162268KR | - VH2268 | | | | VFBGA - ZQL (Pb-free) | Tape and reel | 74ALVCH162268ZQLR | | | (1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus is a trademark of Texas Instruments. SCES018L-AUGUST 1995-REVISED SEPTEMBER 2004 ### **DESCRIPTION/ORDERING INFORMATION (CONTINUED)** To ensure the high-impedance state during power up or power down, a clock pulse should be applied as soon as possible, and $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Due to $\overline{OE}$ being routed through a register, the active state of the outputs cannot be determined prior to the arrival of the first clock pulse. Active bus-hold circuitry holds unused or undriven inputs at a valid logic state. Use of pullup or pulldown resistors with the bus-hold circuitry is not recommended. # GQL OR ZQL PACKAGE (TOP VIEW) #### **TERMINAL ASSIGNMENTS** | | 1 | 2 | 3 | 4 | 5 | 6 | |---|-----|---------|----------|-----------------|---------|------| | Α | 2B3 | CLKEN1B | OEA | OEB | CLKENA2 | 2B4 | | В | 2B1 | 2B2 | GND | GND | 2B5 | 2B6 | | С | A2 | A1 | $V_{CC}$ | V <sub>CC</sub> | 2B7 | 2B8 | | D | A4 | А3 | GND | GND | 2B9 | 2B10 | | Е | A6 | A5 | | | 2B11 | 2B12 | | F | A7 | A8 | | | 1B11 | 1B12 | | G | A9 | A10 | GND | GND | 1B9 | 1B10 | | Н | A11 | A12 | $V_{CC}$ | $V_{CC}$ | 1B7 | 1B8 | | J | 1B1 | 1B2 | GND | GND | 1B5 | 1B6 | | K | 1B3 | CLKEN2B | SEL | CLK | CLKENA1 | 1B4 | SCES018L-AUGUST 1995-REVISED SEPTEMBER 2004 #### **FUNCTION TABLES** #### **OUTPUT ENABLE** | ı | NPUTS | 3 | OUTPUTS | | | | |-------------|-------|---|---------|--------|--|--| | CLK OEA OEB | | | Α | 1B, 2B | | | | <b>↑</b> | Н | Н | Z | Z | | | | $\uparrow$ | Н | L | Z | Active | | | | $\uparrow$ | L | Н | Active | Z | | | | $\uparrow$ | L | L | Active | Active | | | ### A-TO-B STORAGE ( $\overline{OEB} = L$ ) | | INPUTS | OUTPUTS | | | | |---------|----------------|------------|---|--------------------------------|--------------------------------| | CLKENA1 | <b>CLKENA2</b> | CLK | Α | 1B | 2B | | Н | Н | Х | Х | 1B <sub>0</sub> <sup>(1)</sup> | 2B <sub>0</sub> <sup>(1)</sup> | | L | L | $\uparrow$ | L | L <sup>(2)</sup> | Χ | | L | L | $\uparrow$ | Н | H <sup>(2)</sup> | Χ | | X | L | $\uparrow$ | L | X | L | | X | L | $\uparrow$ | Н | X | Н | - (1) Output level before the indicated steady-state input conditions were established - (2) Two CLK edges are needed to propagate data. ## B-TO-A STORAGE $(\overline{OEA} = L)$ | | INPUTS | | | | | | | |---------|---------|------------|-----|----|----|-------------------------------|--| | CLKEN1B | CLKEN2B | CLK | SEL | 1B | 2B | Α | | | Н | Χ | Х | Н | Χ | X | A <sub>0</sub> <sup>(1)</sup> | | | X | Н | X | L | Χ | X | A <sub>0</sub> <sup>(1)</sup> | | | L | L | $\uparrow$ | Н | L | X | L | | | L | L | $\uparrow$ | Н | Н | X | Н | | | X | L | $\uparrow$ | L | Χ | L | L | | | Χ | L | 1 | L | Χ | Н | Н | | (1) Output level before the indicated steady-state input conditions were established ### **LOGIC DIAGRAM (POSITIVE LOGIC)** Pin numbers shown are for the DGG and DL packages. SCES018L-AUGUST 1995-REVISED SEPTEMBER 2004 ## ABSOLUTE MAXIMUM RATINGS(1) over operating free-air temperature range (unless otherwise noted) | | | | MIN | MAX | UNIT | |------------------|--------------------------------------------------------|-----------------------------|------|-----------------------|------| | V <sub>CC</sub> | Supply voltage range | | -0.5 | 4.6 | V | | | land to alternative | Except I/O ports (2) | | 4.6 | | | V <sub>I</sub> | Input voltage range | I/O ports <sup>(2)(3)</sup> | -0.5 | V <sub>CC</sub> + 0.5 | V | | Vo | Output voltage range <sup>(2)(3)</sup> | | -0.5 | V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp current | V <sub>I</sub> < 0 | | -50 | mA | | I <sub>OK</sub> | Output clamp current | V <sub>O</sub> < 0 | | -50 | mA | | Io | Continuous output current | | | ±50 | mA | | | Continuous current through each V <sub>CC</sub> or GND | | | ±100 | mA | | | | DGG package | | 64 | | | $\theta_{JA}$ | Package thermal impedance <sup>(4)</sup> | DL package | | 56 | °C/W | | | | GQL/ZQL package | | 42 | | | T <sub>stg</sub> | Storage temperature range | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. 2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed. (3) This value is limited to 4.6 V, maximum. <sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. ### **RECOMMENDED OPERATING CONDITIONS**(1) | | | | MIN | MAX | UNIT | | |-----------------|------------------------------------|--------------------------------------------|----------------------|----------------------|------|--| | $V_{CC}$ | Supply voltage | | 1.65 | 3.6 | V | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | $0.65 \times V_{CC}$ | | | | | $V_{IH}$ | High-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.7 | | V | | | | | V <sub>CC</sub> = 2.7 V to 3.6 V | 2 | | | | | | | V <sub>CC</sub> = 1.65 V to 1.95 V | | $0.35 \times V_{CC}$ | | | | $V_{IL}$ | Low-level input voltage | $V_{CC} = 2.3 \text{ V to } 2.7 \text{ V}$ | | 0.7 | V | | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | | 0.8 | | | | VI | Input voltage | | 0 | $V_{CC}$ | V | | | Vo | Output voltage | | 0 | V <sub>CC</sub> | V | | | | | V <sub>CC</sub> = 1.65 V | | -4 | | | | | High lovel output current (A port) | V <sub>CC</sub> = 2.3 V | | -12 | | | | | High-level output current (A port) | V <sub>CC</sub> = 2.7 V | | -12 | mA | | | | | V <sub>CC</sub> = 3 V | | -24 | | | | I <sub>OH</sub> | | V <sub>CC</sub> = 1.65 V | | -2 | | | | | High-level output current (B port) | V <sub>CC</sub> = 2.3 V | | -6 | | | | | | V <sub>CC</sub> = 2.7 V | | -8 | | | | | | V <sub>CC</sub> = 3 V | | -12 | | | | | | V <sub>CC</sub> = 1.65 V | | 4 | | | | | Low lovel output ourrent (A nort) | V <sub>CC</sub> = 2.3 V | | 12 | | | | | Low-level output current (A port) | V <sub>CC</sub> = 2.7 V | | 12<br>24 | | | | | | V <sub>CC</sub> = 3 V | | | | | | I <sub>OL</sub> | | V <sub>CC</sub> = 1.65 V | | 2 | mA | | | | Low lovel output ourrent (P. nort) | V <sub>CC</sub> = 2.3 V | 6 | | | | | | Low-level output current (B port) | V <sub>CC</sub> = 2.7 V | | | 1 | | | | | V <sub>CC</sub> = 3 V | | 12 | | | | Δt/Δν | Input transition rise or fall rate | | | 10 | ns/V | | | T <sub>A</sub> | Operating free-air temperature | | -40 | 85 | °C | | <sup>(1)</sup> All unused control inputs of the device must be held at $V_{CC}$ or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. SCES018L-AUGUST 1995-REVISED SEPTEMBER 2004 #### **ELECTRICAL CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) | P | ARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | | |----------------------|----------------|------------------------------------------------------------------------------|-----------------|-----------------------|--------------------|------|------|--| | | | I <sub>OH</sub> = -100 μA | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | | | | | | I <sub>OH</sub> = -4 mA | 1.65 V | 1.2 | | | | | | | | I <sub>OH</sub> = -6 mA | 2.3 V | 2 | | | | | | | A port | | 2.3 V | 1.7 | | | | | | | | I <sub>OH</sub> = -12 mA | 2.7 V | 2.2 | | | | | | | | | 3 V | 2.4 | | | | | | ., | | I <sub>OH</sub> = -24 mA | 3 V | 2 | | | ., | | | $V_{OH}$ | | I <sub>OH</sub> = -100 μA | 1.65 V to 3.6 V | V <sub>CC</sub> - 0.2 | | | V | | | | | I <sub>OH</sub> = -2 mA | 1.65 V | 1.2 | | | | | | | | I <sub>OH</sub> = -4 mA | 2.3 V | 1.9 | | | | | | | B port | | 2.3 V | 1.7 | | | | | | | | I <sub>OH</sub> = -6 mA | 3 V | 2.4 | | | | | | | | I <sub>OH</sub> = -8 mA | 2.7 V | 2 | | | | | | | | I <sub>OH</sub> = -12 mA | 3 V | 2 | | | | | | | | I <sub>OL</sub> = 100 μA | 1.65 V to 3.6 V | | | 0.2 | | | | | | I <sub>OL</sub> = 4 mA | 1.65 V | | | 0.45 | | | | | | I <sub>OL</sub> = 6 mA | 2.3 V | | | 0.4 | | | | | A port | | 2.3 V | | | 0.7 | | | | | | I <sub>OL</sub> = 12 mA | 2.7 V | | | 0.4 | | | | | | I <sub>OL</sub> = 24 mA | 3 V | | | 0.55 | | | | $V_{OL}$ | | I <sub>OL</sub> = 100 μA | 1.65 V to 3.6 V | | | 0.2 | V | | | | B port | I <sub>OL</sub> = 2 mA | 1.65 V | | | 0.45 | | | | | | I <sub>OL</sub> = 4 mA | 2.3 V | | | 0.4 | | | | | | | 2.3 V | | | 0.55 | | | | | | I <sub>OL</sub> = 6 mA | 3 V | | | 0.55 | | | | | | I <sub>OL</sub> = 8 mA | 2.7 V | | | 0.6 | | | | | | I <sub>OL</sub> = 12 mA | 3 V | | | 0.8 | | | | I <sub>I</sub> | l | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.6 V | | | ±5 | μΑ | | | | | V <sub>I</sub> = 0.58 V | | 25 | | | | | | | | V <sub>I</sub> = 1.07 V | 1.65 V | -25 | | | | | | | | V <sub>I</sub> = 0.7 V | | 45 | | | | | | I <sub>I(hold)</sub> | | V <sub>I</sub> = 1.7 V | 2.3 V | -45 | | | μΑ | | | ( / | | V <sub>I</sub> = 0.8 V | - 11 | 75 | | | | | | | | V <sub>I</sub> = 2 V | 3 V | -75 | | | | | | | | V <sub>I</sub> = 0 to 3.6 V <sup>(2)</sup> | 3.6 V | | | ±500 | † | | | I <sub>OZ</sub> (3) | | V <sub>O</sub> = V <sub>CC</sub> or GND | 3.6 V | | | ±10 | μΑ | | | I <sub>CC</sub> | | $V_1 = V_{CC}$ or GND, $I_0 = 0$ | 3.6 V | | | 40 | μA | | | $\Delta I_{CC}$ | | One input at V <sub>CC</sub> - 0.6 V, Other inputs at V <sub>CC</sub> or GND | 3 V to 3.6 V | | | 750 | μA | | | C <sub>i</sub> | Control inputs | V <sub>I</sub> = V <sub>CC</sub> or GND | 3.3 V | | 3.5 | | pF | | | C <sub>io</sub> | A or B ports | $V_O = V_{CC}$ or GND | 3.3 V | | 9 | | pF | | <sup>(1)</sup> All typical values are at $V_{CC} = 3.3 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . (2) This is the bus-hold maximum dynamic current. It is the minimum overdrive current required to switch the input from one state to <sup>(3)</sup> For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. #### **TIMING REQUIREMENTS** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | | | | V <sub>CC</sub> = 1<br>± 0.2 | | | | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | | UNIT | | |--------------------|---------------------|--------------------------------|------------------------------|-----|-----|-----|------------------------------|-----|------|--| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | f <sub>clock</sub> | Clock frequency | | | 120 | | 125 | | 150 | MHz | | | $t_{w}$ | Pulse duration, CLK | high or low | 3.3 | | 3.3 | | 3.3 | | ns | | | | | A data before CLK↑ | 4.5 | | 4 | | 3.4 | | | | | | | B data before CLK↑ | 0.8 | | 1.2 | | 1 | | ns | | | | Setup time | SEL before CLK↑ | 1.4 | | 1.6 | | 1.3 | | | | | t <sub>su</sub> | | CLKENA1 or CLKENA2 before CLK↑ | 3.6 | | 3.4 | | 2.8 | | | | | | | CLKEN1B or CLKEN2B before CLK↑ | 3.2 | | 3 | | 2.5 | | | | | | | OE before CLK↑ | 4.2 | | 3.9 | | 3.2 | | | | | | | A data after CLK↑ | 0 | | 0 | | 0.2 | | | | | | | B data after CLK↑ | 1.3 | | 1.2 | | 1.3 | | | | | | Hold time | SEL after CLK↑ | 1 | | 1 | | 1 | | 20 | | | t <sub>h</sub> | Hold time | CLKENA1 or CLKENA2 after CLK↑ | 0.1 | | 0.1 | | 0.4 | | ns | | | | | CLKEN1B or CLKEN2B after CLK↑ | 0.1 | | 0 | | 0.5 | | | | | | | OE after CLK↑ | 0 | | 0 | | 0.2 | | | | #### **SWITCHING CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM<br>(INPUT) | | | V <sub>CC</sub> = 2.5 V<br>± 0.2 V | | V <sub>CC</sub> = 2.7 V | | $V_{CC}$ = 3.3 V $\pm$ 0.3 V | | UNIT | |------------------|---------------------|---------|-----|------------------------------------|-----|-------------------------|-----|------------------------------|-----|------| | | (INPUT) (OUTPUT) TY | TYP | MIN | MAX | MIN | MAX | MIN | MAX | | | | f <sub>max</sub> | | | | 120 | | 125 | | 150 | | MHz | | | | В | 8 | 1.6 | 6.1 | | 5.9 | 1.8 | 5.4 | | | 4 | CLK | A (1B) | 8 | 1.6 | 5.8 | | 5.4 | 1.7 | 4.8 | ns | | t <sub>pd</sub> | | A (2B) | 8 | 1.6 | 5.8 | | 5.3 | 1.8 | 4.8 | 115 | | | | A (SEL) | 11 | 2.5 | 7.3 | | 6.5 | 2.4 | 5.8 | | | | CLK | В | 12 | 2.7 | 7.2 | | 6.8 | 2.6 | 6.1 | | | t <sub>en</sub> | | Α | 9 | 2 | 6.2 | | 5.6 | 1.8 | 5.1 | ns | | | CLK | В | 10 | 2.8 | 7.2 | | 6.1 | 2.5 | 5.9 | no | | t <sub>dis</sub> | | Α | 9 | 2 | 6.5 | | 5.4 | 2.1 | 5 | ns | #### **OPERATING CHARACTERISTICS** $T_A = 25^{\circ}C$ | | PARAMETER | | TEST CONDITIONS | V <sub>CC</sub> = 2.5 V<br>TYP | V <sub>CC</sub> = 3.3 V<br>TYP | UNIT | |-------------------|-------------------------------|------------------|------------------------------------|--------------------------------|--------------------------------|------| | _ | Power dissipation capacitance | Outputs enabled | C <sub>L</sub> = 50 pF, f = 10 MHz | 87 | 120 | pF | | C <sub>pd</sub> P | Power dissipation capacitance | Outputs disabled | C <sub>L</sub> = 50 pr, τ = 10 MH2 | 80.5 | 118 | рг | #### PARAMETER MEASUREMENT INFORMATION | TEST | S1 | |------------------------------------|-------------------| | t <sub>pd</sub> | Open | | t <sub>PLZ</sub> /t <sub>PZL</sub> | V <sub>LOAD</sub> | | t <sub>PHZ</sub> /t <sub>PZH</sub> | GND | LOAD CIRCUIT | V | IN | PUT | V | v | | В | v | | |-------------------|-----------------|--------------------------------|--------------------|-------------------|-------|----------------|-----------------------------------|--| | V <sub>CC</sub> | VI | t <sub>r</sub> /t <sub>f</sub> | V <sub>M</sub> | V <sub>LOAD</sub> | CL | R <sub>L</sub> | $V_{\!\scriptscriptstyle \Delta}$ | | | 1.8 V ± 0.15 V | V <sub>CC</sub> | ≤ <b>2</b> ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | <b>1 k</b> Ω | 0.15 V | | | 2.5 V $\pm$ 0.2 V | V <sub>CC</sub> | ≤2 ns | V <sub>CC</sub> /2 | 2×V <sub>CC</sub> | 30 pF | 500 Ω | 0.15 V | | | 2.7 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | | 3.3 V $\pm$ 0.3 V | 2.7 V | ≤2.5 ns | 1.5 V | 6 V | 50 pF | 500 Ω | 0.3 V | | NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_{\Omega} = 50 \Omega$ . - D. The outputs are measured one at a time, with one transition per measurement. - E. $t_{PLZ}$ and $t_{PHZ}$ are the same as $t_{dis}$ . - F. t<sub>PZL</sub> and t<sub>PZH</sub> are the same as t<sub>en</sub>. - G. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . - H. All parameters and waveforms are not applicable to all devices. Figure 1. Load Circuit and Voltage Waveforms com 27-Sep-2007 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |---------------------|-----------------------|----------------------------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | 74ALVCH162268DLG4 | ACTIVE | SSOP | DL | 56 | 20 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 74ALVCH162268DLRG4 | ACTIVE | SSOP | DL | 56 | 1000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 74ALVCH162268GRE4 | ACTIVE | TSSOP | DGG | 56 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 74ALVCH162268GRG4 | ACTIVE | TSSOP | DGG | 56 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | 74ALVCH162268ZQLR | ACTIVE | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQL | 56 | 1000 | Green (RoHS & no Sb/Br) | SNAGCU | Level-1-260C-UNLIM | | SN74ALVCH162268DGGR | OBSOLETE | TSSOP | DGG | 56 | | TBD | Call TI | Call TI | | SN74ALVCH162268DL | ACTIVE | SSOP | DL | 56 | 20 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALVCH162268DLR | ACTIVE | SSOP | DL | 56 | 1000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALVCH162268GR | ACTIVE | TSSOP | DGG | 56 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ALVCH162268KR | NRND | BGA MI<br>CROSTA<br>R JUNI<br>OR | GQL | 56 | 1000 | TBD | SNPB | Level-1-240C-UNLIM | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check <a href="http://www.ti.com/productcontent">http://www.ti.com/productcontent</a> for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. **Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. ## **PACKAGE OPTION ADDENDUM** 27-Sep-2007 | *************************************** | | | | 21 Ocp 2001 | |-------------------------------------------------------------------|-------------------------------------------|-----------------------------------|---------------------------------|-----------------| | In no event shall TI's liability ar to Customer on an annual basi | rising out of such information exceed is. | the total purchase price of the T | I part(s) at issue in this docu | ment sold by Tl | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 11-Mar-2008 #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | 74ALVCH162268ZQLR | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQL | 56 | 1000 | 330.0 | 16.4 | 4.8 | 7.3 | 1.45 | 8.0 | 16.0 | Q1 | | SN74ALVCH162268DLR | SSOP | DL | 56 | 1000 | 330.0 | 32.4 | 11.35 | 18.67 | 3.1 | 16.0 | 32.0 | Q1 | | SN74ALVCH162268GR | TSSOP | DGG | 56 | 2000 | 330.0 | 24.4 | 8.6 | 15.6 | 1.8 | 12.0 | 24.0 | Q1 | | SN74ALVCH162268KR | BGA MI<br>CROSTA<br>R JUNI<br>OR | GQL | 56 | 1000 | 330.0 | 16.4 | 4.8 | 7.3 | 1.45 | 8.0 | 16.0 | Q1 | \*All dimensions are nominal | All difficultions are nominal | | | | | | | | |-------------------------------|-------------------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | 74ALVCH162268ZQLR | BGA MICROSTAR<br>JUNIOR | ZQL | 56 | 1000 | 346.0 | 346.0 | 33.0 | | SN74ALVCH162268DLR | SSOP | DL | 56 | 1000 | 346.0 | 346.0 | 49.0 | | SN74ALVCH162268GR | TSSOP | DGG | 56 | 2000 | 346.0 | 346.0 | 41.0 | | SN74ALVCH162268KR | BGA MICROSTAR<br>JUNIOR | GQL | 56 | 1000 | 346.0 | 346.0 | 33.0 | ## ZQL (R-PBGA-N56) ## PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-285 variation BA-2. - D. This package is lead-free. Refer to the 56 GQL package (drawing 4200583) for tin-lead (SnPb). ## GQL (R-PBGA-N56) ## PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Falls within JEDEC MO-285 variation BA-2. - D. This package is tin-lead (SnPb). Refer to the 56 ZQL package (drawing 4204437) for lead-free. ### DGG (R-PDSO-G\*\*) ### PLASTIC SMALL-OUTLINE PACKAGE #### **48 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### DL (R-PDSO-G\*\*) #### **48 PINS SHOWN** #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). D. Falls within JEDEC MO-118 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: #### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf | Applications | | |--------------------|---------------------------| | Audio | www.ti.com/audio | | Automotive | www.ti.com/automotive | | Broadband | www.ti.com/broadband | | Digital Control | www.ti.com/digitalcontrol | | Medical | www.ti.com/medical | | Military | www.ti.com/military | | Optical Networking | www.ti.com/opticalnetwork | | Security | www.ti.com/security | | Telephony | www.ti.com/telephony | | Video & Imaging | www.ti.com/video | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated