## SN54ALS323, SN74ALS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS SDAS267A – DECEMBER 1992 – REVISED DECEMBER 1994

- Multiplexed I/O Ports Provide Improved Bit Density
- Four Modes of Operation:
  - Hold (Store)
  - Shift Right
  - Shift Left
  - Load Data
- Operate With Outputs Enabled or at High Impedance
- 3-State Outputs Drive Bus Lines Directly
- Can Be Cascaded for n-Bit Word Lengths
- Synchronous Clear
- Applications:
  - Stacked or Push-Down Registers
  - Buffer Storage
  - Accumulator Registers
- Package Options Include Plastic Small-Outline (DW) Packages, Ceramic Chip Carriers (FK), and Standard Plastic (N) and Ceramic (J) 300-mil DIPs

### description

These 8-bit universal shift/storage registers feature multiplexed input/output (I/O) ports to achieve full 8-bit data handling in a 20-pin package. Two function-select (S0, S1) inputs and two output-enable (OE1, OE2) inputs can be used to choose the modes of operation listed in the function table.

Synchronous parallel loading is accomplished by taking both S0 and S1 high. This places the 3-state outputs in the high-impedance state and permits data applied on the I/O ports to be clocked into the register. Reading out of the register can be accomplished while the outputs are enabled in any mode. Clearing occurs synchronously when the clear (CLR) input is low. Taking either OE1 or OE2 high disables the outputs but has no effect on clearing, shifting, or storing data.

The SN54ALS323 is characterized for operation over the full military temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C. The SN74ALS323 is characterized for operation from 0°C to 70°C.

| SN54ALS323 J PACKAGE<br>SN74ALS323 DW OR N PACKAGE<br>(TOP VIEW) |    |    |                  |  |  |  |  |  |  |
|------------------------------------------------------------------|----|----|------------------|--|--|--|--|--|--|
| S0                                                               | 1  | 20 | $V_{CC}$         |  |  |  |  |  |  |
| OE1                                                              | 2  | 19 | S1               |  |  |  |  |  |  |
| OE2                                                              | 3  | 18 | SL               |  |  |  |  |  |  |
| G/QG                                                             | 4  | 17 | $Q_{H'}$         |  |  |  |  |  |  |
| E/QE                                                             | 5  | 16 | H/Q <sub>H</sub> |  |  |  |  |  |  |
| C/QC                                                             | 6  | 15 | F/Q <sub>F</sub> |  |  |  |  |  |  |
| C/QC                                                             | 7  | 14 | D/Q <sub>D</sub> |  |  |  |  |  |  |
| A/QA                                                             | 8  | 13 | B/Q <sub>B</sub> |  |  |  |  |  |  |
| CLR                                                              | 9  | 12 | CLK              |  |  |  |  |  |  |
| GND                                                              | 10 | 11 | SR               |  |  |  |  |  |  |

SN54ALS323 . . . FK PACKAGE (TOP VIEW)





# SN54ALS323, SN74ALS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

| FUNCTION TABLE |             |             |             |             |             |                                    |             |             |                                    |                                    |                                    |                                    |                                    |                                    |                                    |                                    |                                    |                                    |
|----------------|-------------|-------------|-------------|-------------|-------------|------------------------------------|-------------|-------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|------------------------------------|
| MODE           | INPUTS      |             |             |             |             |                                    |             |             |                                    |                                    | I/O P                              | ORTS                               |                                    |                                    |                                    | Ουτι                               | PUTS                               |                                    |
| MODE           | CLR         | <b>S</b> 1  | S0          | OE1†        | OE2†        | CLK                                | SL          | SR          | A/QA                               | B/QB                               | C/Q <sub>C</sub>                   | d/q <sub>d</sub>                   | E/QE                               | F/Q <sub>F</sub>                   | G/Q <sub>G</sub>                   | H/Q <sub>H</sub>                   | $Q_{A'}$                           | Q <sub>H′</sub>                    |
| Clear          | L<br>L<br>L | X<br>L<br>H | L<br>X<br>H | L<br>L<br>X | L<br>L<br>X | $\uparrow \\ \uparrow \\ \uparrow$ | X<br>X<br>X | X<br>X<br>X | L<br>L<br>X                        | L<br>L<br>L                        |                                    |
| Hold           | H<br>H      | L<br>X      | L<br>X      | L<br>L      | L<br>L      | X<br>L                             | X<br>X      | X<br>X      | Q <sub>A0</sub><br>Q <sub>A0</sub> | Q <sub>B0</sub><br>Q <sub>B0</sub> | Q <sub>C0</sub><br>Q <sub>C0</sub> | Q <sub>D0</sub><br>Q <sub>D0</sub> | Q <sub>E0</sub><br>Q <sub>E0</sub> | Q <sub>F0</sub><br>Q <sub>F0</sub> | Q <sub>G0</sub><br>Q <sub>G0</sub> | Q <sub>H0</sub><br>Q <sub>H0</sub> | Q <sub>A0</sub><br>Q <sub>A0</sub> | Q <sub>H0</sub><br>Q <sub>H0</sub> |
| Shift<br>Right | H<br>H      | L<br>L      | H<br>H      | L<br>L      | L<br>L      | $\stackrel{\uparrow}{\uparrow}$    | X<br>X      | H<br>L      | H<br>L                             | Q <sub>An</sub><br>Q <sub>An</sub> | Q <sub>Bn</sub><br>Q <sub>Bn</sub> | Q <sub>Cn</sub><br>Q <sub>Cn</sub> | Q <sub>Dn</sub><br>Q <sub>Dn</sub> | Q <sub>En</sub><br>Q <sub>En</sub> | Q <sub>Fn</sub><br>Q <sub>Fn</sub> | Q <sub>Gn</sub><br>Q <sub>Gn</sub> | H<br>L                             | Q <sub>Gn</sub><br>Q <sub>Gn</sub> |
| Shift<br>Left  | H<br>H      | H<br>H      | L           | L           | L           | ↑<br>↑                             | H<br>L      | X<br>X      | Q <sub>Bn</sub><br>Q <sub>Bn</sub> | Q <sub>Cn</sub><br>Q <sub>Cn</sub> | Q <sub>Dn</sub><br>Q <sub>Dn</sub> | Q <sub>En</sub><br>Q <sub>En</sub> | Q <sub>Fn</sub><br>Q <sub>Fn</sub> | Q <sub>Gn</sub><br>Q <sub>Gn</sub> | Q <sub>Hn</sub><br>Q <sub>Hn</sub> | H<br>L                             | Q <sub>Bn</sub><br>Q <sub>Bn</sub> | H<br>L                             |
| Load           | н           | Н           | Н           | Х           | Х           | Ŷ                                  | Х           | Х           | а                                  | b                                  | С                                  | d                                  | е                                  | f                                  | g                                  | h                                  | а                                  | h                                  |

NOTE: a . . . h = the level of the steady-state inputs A through H, respectively. This data is loaded into the flip-flops while the flip-flop outputs are isolated from the I/O terminals.

<sup>†</sup> When one or both output-enable inputs are high, the eight I/O terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.

## logic symbol<sup>‡</sup>



<sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



## SN54ALS323, SN74ALS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS SDAS267A – DECEMBER 1982 – REVISED DECEMBER 1994

logic diagram (positive logic)



<sup>†</sup> I/O ports not shown: B/Q<sub>B</sub> (13), C/Q<sub>C</sub> (6), D/Q<sub>D</sub> (14), E/Q<sub>E</sub> (5), F/Q<sub>F</sub> (15), and G/Q<sub>G</sub> (4).

## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)<sup>‡</sup>

| Supply voltage, V <sub>CC</sub>                      |                  |
|------------------------------------------------------|------------------|
| Input voltage, V <sub>I</sub> : All inputs           |                  |
| I/O ports                                            |                  |
| Operating free-air temperature range, TA: SN54ALS323 | . −55°C to 125°C |
| SN74ALS323                                           | 0°C to 70°C      |
| Storage temperature range                            | . −65°C to 150°C |

<sup>‡</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



# SN54ALS323, SN74ALS323 **8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS** WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994

### recommended operating conditions

|                 |                                                    |                                    | SI  | SN54ALS323 |      |     | SN74ALS323 |      |      |  |
|-----------------|----------------------------------------------------|------------------------------------|-----|------------|------|-----|------------|------|------|--|
|                 |                                                    |                                    | MIN | NOM        | MAX  | MIN | NOM        | MAX  | UNIT |  |
| V <sub>CC</sub> | Supply voltage                                     |                                    | 4.5 | 5          | 5.5  | 4.5 | 5          | 5.5  | V    |  |
| VIH             | High-level input voltage                           |                                    | 2   |            |      | 2   |            |      | V    |  |
| VIL             | Low-level input voltage                            |                                    |     |            | 0.7  |     |            | 0.8  | V    |  |
| 1               | Lich lovel output ourrest                          | $Q_{A'}$ or $Q_{H'}$               |     |            | -0.4 |     |            | -0.4 | A    |  |
| ЮН              | High-level output current                          | Q <sub>A</sub> thru Q <sub>H</sub> |     |            | -1   |     |            | -2.6 | mA   |  |
| la.             | Low-level output current   QA' or QH'   QA thru QH |                                    |     |            | 4    |     |            | 8    | A    |  |
| IOL             |                                                    |                                    |     |            | 12   |     |            | 24   | mA   |  |
| T <sub>A</sub>  | Operating free-air temperature                     | )                                  | -55 |            | 125  | 0   |            | 70   | °C   |  |

# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

|      | ADAMETED                           | TEOT OG                           | NDITIONO                   | SN                 | 54ALS3           | 23   | SN                 | LINUT |      |      |
|------|------------------------------------|-----------------------------------|----------------------------|--------------------|------------------|------|--------------------|-------|------|------|
| P    | PARAMETER                          | TEST CONDITIONS                   |                            |                    | TYP <sup>†</sup> | MAX  | MIN                | TYP†  | MAX  | UNIT |
| VIK  |                                    | V <sub>CC</sub> = 4.5 V,          | lj = – 18 mA               |                    |                  | -1.5 |                    |       | -1.5 | V    |
|      | Any output                         | V <sub>CC</sub> = 4.5 V to 5.5 V, | I <sub>OH</sub> = - 0.4 mA | V <sub>CC</sub> -2 |                  |      | V <sub>CC</sub> -2 | 2     |      |      |
| VOH  |                                    |                                   | I <sub>OH</sub> = - 1 mA   | 2.4                | 3.3              |      |                    |       |      | V    |
|      | Q <sub>A</sub> thru Q <sub>H</sub> | $V_{CC} = 4.5 V$                  | I <sub>OH</sub> = - 2.6 mA |                    |                  |      | 2.4                | 3.2   |      |      |
|      | 0                                  |                                   | $I_{OL} = 4 \text{ mA}$    |                    | 0.25             | 0.4  |                    | 0.25  | 0.4  |      |
| V.   | $Q_{A'}$ or $Q_{H'}$               | $V_{CC} = 4.5 V$                  | I <sub>OL</sub> = 8 mA     |                    |                  |      |                    | 0.35  | 0.5  | V    |
| VOL  |                                    |                                   | I <sub>OL</sub> = 12 mA    |                    | 0.25             | 0.4  |                    | 0.25  | 0.4  | v    |
|      | Q <sub>A</sub> thru Q <sub>H</sub> | $V_{CC} = 4.5 V$                  | I <sub>OL</sub> = 24 mA    |                    |                  |      |                    | 0.35  | 0.5  |      |
| 1.   | A thru H                           |                                   | VI = 5.5 V                 |                    |                  | 0.1  |                    |       | 0.1  | A    |
| 1    | Any others                         | V <sub>CC</sub> = 5.5 V           | V <sub>I</sub> = 7 V       |                    |                  | 0.1  |                    |       | 0.1  | mA   |
| IIH‡ |                                    | V <sub>CC</sub> = 5.5 V,          | VI = 2.7 V                 |                    |                  | 20   |                    |       | 20   | μΑ   |
|      | S0, S1, SR, SL                     |                                   | N/ 0.4.\/                  |                    |                  | -0.2 |                    |       | -0.2 |      |
| 1∣∟‡ | Any others                         | V <sub>CC</sub> = 5.5 V,          | $V_{I} = 0.4 V$            |                    |                  | -0.1 |                    |       | -0.1 | mA   |
|      | Q <sub>A'</sub> or Q <sub>H'</sub> |                                   | N 0.05 M                   | -15                |                  | -70  | -15                |       | -70  |      |
| IOS§ | Q <sub>A</sub> thru Q <sub>H</sub> | V <sub>CC</sub> = 5.5 V,          | V <sub>O</sub> = 2.25 V    | -20                |                  | -112 | -30                |       | -112 | mA   |
|      |                                    |                                   | Outputs high               |                    | 15               | 28   |                    | 15    | 28   |      |
| ICC  |                                    | V <sub>CC</sub> = 5.5 V           | Outputs low                |                    | 22               | 38   |                    | 22    | 38   | mA   |
|      |                                    |                                   | Outputs disabled           |                    | 23               | 40   |                    | 23    | 40   |      |

<sup>†</sup> All typical values are at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C. <sup>‡</sup> For I/O ports (Q<sub>A</sub> thru Q<sub>H</sub>), the parameters I<sub>IH</sub> and I<sub>IL</sub> include the off-state output current.

\$ The output conditions have been chosen to produce a current that closely approximates one half of the true short-circuit output current, IOS.



## SN54ALS323, SN74ALS323 8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS SDAS267A – DECEMBER 1982 – REVISED DECEMBER 1994

# timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted)

|                 |                                                         |                         |      |  | SN54A | LS323 | SN74A | LS323 | UNIT |
|-----------------|---------------------------------------------------------|-------------------------|------|--|-------|-------|-------|-------|------|
|                 |                                                         |                         |      |  | MIN   | MAX   | MIN   | MAX   | UNIT |
| fclock          | Clock frequency (at 50% duty cycle)                     |                         |      |  | 0     | 17    | 0     | 17    | MHz  |
| tw              | Pulse duration                                          | CLK high or low         |      |  | 22    |       | 16.5  |       | ns   |
|                 |                                                         | S0 or S1                |      |  | 25    |       | 20    |       |      |
|                 | Setur time before CLK <sup>↑</sup>                      | Carial at parallel data | High |  | 18    |       | 16    |       |      |
| t <sub>su</sub> | Setup time before CLK↑                                  | Serial or parallel data | 15   |  | 6     |       | ns    |       |      |
|                 |                                                         | CLR active              |      |  | 25    |       | 20    |       |      |
|                 | Inactive-state setup time before CLK $\uparrow\uparrow$ | CLR                     |      |  | 18    |       | 16    |       |      |
| ÷.              | Hold time often OLK                                     | S0 or S1                | 0    |  | 0     |       |       |       |      |
| th              | Hold time after CLK↑                                    | Serial or parallel data |      |  | 0     |       | 0     |       | ns   |

<sup>†</sup> Inactive-state setup time is also referred to as recovery time.

#### switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT) | ТО<br>(OUTPUT)                     | CL<br>R1<br>R2 | V <sub>CC</sub> = 4.5 V to 5.5 V,<br>C <sub>L</sub> = 50 pF,<br>R1 = 500 Ω,<br>R2 = 500 Ω,<br>T <sub>A</sub> = MIN to MAX <sup>‡</sup> |       |       |     |  |  |
|------------------|-----------------|------------------------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-----|--|--|
|                  |                 |                                    | SN54A          | LS323                                                                                                                                  | SN74A | LS323 |     |  |  |
|                  |                 |                                    | MIN            | MAX                                                                                                                                    | MIN   | MAX   |     |  |  |
| fmax             |                 |                                    | 17             |                                                                                                                                        | 17    |       | MHz |  |  |
| <sup>t</sup> PLH | CLK             | Q <sub>A</sub> thru Q <sub>H</sub> | 2              | 19                                                                                                                                     | 4     | 13    | ns  |  |  |
| <sup>t</sup> PHL | ULK             |                                    | 4              | 25                                                                                                                                     | 7     | 19    | 113 |  |  |
| <sup>t</sup> PLH | CLK             |                                    | 2              | 21                                                                                                                                     | 5     | 15    | ns  |  |  |
| <sup>t</sup> PHL | OER             | $Q_{A'}$ or $Q_{H'}$               | 4              | 25                                                                                                                                     | 8     | 18    | 115 |  |  |
| <sup>t</sup> PZH | OE1, OE2        | Q <sub>A</sub> thru Q <sub>H</sub> | 5              | 22                                                                                                                                     | 6     | 16    | ns  |  |  |
| <sup>t</sup> PZL | 061, 062        |                                    | 6              | 27                                                                                                                                     | 8     | 22    | 115 |  |  |
| <sup>t</sup> PZH | S0, S1          | O a thru O a                       | 5              | 27                                                                                                                                     | 7     | 17    | ns  |  |  |
| <sup>t</sup> PZL | 50, 51          | Q <sub>A</sub> thru Q <sub>H</sub> | 6              | 27                                                                                                                                     | 8     | 22    | 115 |  |  |
| <sup>t</sup> PHZ | OE1, OE2        | O thru Ou                          | 1              | 15                                                                                                                                     | 1     | 8     | ns  |  |  |
| t <sub>PLZ</sub> | UE1, UE2        | Q <sub>A</sub> thru Q <sub>H</sub> | 4              | 38                                                                                                                                     | 5     | 15    | 115 |  |  |
| <sup>t</sup> PHZ | S0, S1          | Q <sub>A</sub> thru Q <sub>H</sub> | 1              | 16                                                                                                                                     | 1     | 12    | ns  |  |  |
| <sup>t</sup> PLZ | 50, 51          |                                    | 4              | 34                                                                                                                                     | 8     | 25    | 115 |  |  |

<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



# SN54ALS323, SN74ALS323 **8-BIT UNIVERSAL SHIFT/STORAGE REGISTERS** WITH SYNCHRONOUS CLEAR AND 3-STATE OUTPUTS

SDAS267A - DECEMBER 1982 - REVISED DECEMBER 1994





NOTES: A. CL includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz, t<sub>r</sub> = t<sub>f</sub> = 2 ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

#### Figure 1. Load Circuits and Voltage Waveforms



9-Oct-2007

# **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 83021022A        | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type           |
| 8302102RA        | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                       | A42 SNPB         | N / A for Pkg Type           |
| 8302102SA        | ACTIVE                | CFP             | W                  | 20   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| SN54ALS323J      | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                       | A42 SNPB         | N / A for Pkg Type           |
| SN74ALS323DW     | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS323DWE4   | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS323DWG4   | ACTIVE                | SOIC            | DW                 | 20   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS323DWR    | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS323DWRE4  | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS323DWRG4  | ACTIVE                | SOIC            | DW                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS323N      | ACTIVE                | PDIP            | Ν                  | 20   | 20             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74ALS323N3     | OBSOLETE              | PDIP            | Ν                  | 20   |                | TBD                       | Call TI          | Call TI                      |
| SN74ALS323NE4    | ACTIVE                | PDIP            | Ν                  | 20   | 20             | Pb-Free<br>(RoHS)         | CU NIPDAU        | N / A for Pkg Type           |
| SN74ALS323NSR    | ACTIVE                | SO              | NS                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS323NSRE4  | ACTIVE                | SO              | NS                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS323NSRG4  | ACTIVE                | SO              | NS                 | 20   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-1-260C-UNLIM           |
| SNJ54ALS323FK    | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type           |
| SNJ54ALS323J     | ACTIVE                | CDIP            | J                  | 20   | 1              | TBD                       | A42 SNPB         | N / A for Pkg Type           |
| SNJ54ALS323W     | ACTIVE                | CFP             | W                  | 20   | 1              | TBD                       | A42              | N / A for Pkg Type           |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)





<sup>(3)</sup> MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

Texas **FRUMENTS** www.ti.com

۴A

# **TAPE AND REEL INFORMATION**





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |      |                    |      |      |                          |                          |         |         |         |            |           |                  |
|----------------------------|------|--------------------|------|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------|
| Device                     | •    | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| SN74ALS323DWR              | SOIC | DW                 | 20   | 2000 | 330.0                    | 24.4                     | 10.8    | 13.0    | 2.7     | 12.0       | 24.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

11-Mar-2008



\*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| SN74ALS323DWR | SOIC         | DW              | 20   | 2000 | 346.0       | 346.0      | 41.0        |

MLCC006B - OCTOBER 1996

## FK (S-CQCC-N\*\*)

#### LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. The terminals are gold plated.
- E. Falls within JEDEC MS-004



# MECHANICAL DATA

## PLASTIC SMALL-OUTLINE PACKAGE

#### 0,51 0,35 ⊕0,25⊛ 1,27 8 14 0,15 NOM 5,60 8,20 5,00 7,40 $\bigcirc$ Gage Plane ₽ 0,25 7 1 1,05 0,55 0-10 Δ 0,15 0,05 Seating Plane — 2,00 MAX 0,10PINS \*\* 14 16 20 24 DIM 10,50 10,50 12,90 15,30 A MAX A MIN 9,90 9,90 12,30 14,70 4040062/C 03/03

NOTES: A. All linear dimensions are in millimeters.

NS (R-PDSO-G\*\*)

**14-PINS SHOWN** 

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

W (R-GDFP-F20)

CERAMIC DUAL FLATPACK



- NOTES: A. All linear dimensions are in inches (millimeters).
  - B. This drawing is subject to change without notice.
  - C. This package can be hermetically sealed with a ceramic lid using glass frit.
  - D. Index point is provided on cap for terminal identification only.
  - E. Falls within Mil-Std 1835 GDFP2-F20



DW (R-PDSO-G20)

PLASTIC SMALL-OUTLINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

B. This drawing is subject to change without notice.

C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).

D. Falls within JEDEC MS-013 variation AC.



# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications.

TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use.

TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products                    |                        | Applications       |                           |
|-----------------------------|------------------------|--------------------|---------------------------|
| Amplifiers                  | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters             | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                         | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Clocks and Timers           | www.ti.com/clocks      | Digital Control    | www.ti.com/digitalcontrol |
| Interface                   | interface.ti.com       | Medical            | www.ti.com/medical        |
| Logic                       | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt                  | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers            | microcontroller.ti.com | Security           | www.ti.com/security       |
| RFID                        | www.ti-rfid.com        | Telephony          | www.ti.com/telephony      |
| RF/IF and ZigBee® Solutions | www.ti.com/lprf        | Video & Imaging    | www.ti.com/video          |
|                             |                        | Wireless           | www.ti.com/wireless       |

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated