- 'ALS174 and 'AS174 Contain Six Flip-Flops With Single-Rail Outputs - 'ALS175 and 'AS175B Contain Four Flip-Flops With Double-Rail Outputs - **Buffered Clock and Direct-Clear Inputs** - Buffer/Storage Registers - Shift Registers - Pattern Generators **Applications Include:** **Fully Buffered Outputs for Maximum Isolation From External Disturbances** ('AS Only) SN54ALS175...JORWPACKAGE SN54AS175B...J PACKAGE SN74ALS175, SN74AS175B . . . D, N, OR NS PACKAGE (TOP VIEW) SN54ALS174...J OR W PACKAGE SN54AS174...J PACKAGE SN74ALS174, SN74AS174...D, N, OR NS PACKAGE (TOP VIEW) SN54ALS174, SN54AS174 . . . FK PACKAGE (TOP VIEW) NC - No internal connection #### SN54ALS175...FK PACKAGE (TOP VIEW) #### description These positive-edge-triggered flip-flops utilize TTL circuitry to implement D-type flip-flop logic. All have a direct-clear (CLR) input. The 'ALS175 and 'AS175B feature complementary outputs from each flip-flop. Information at the data (D) inputs meeting the setup-time requirements is transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a particular voltage level and is not directly related to the transition time of the positive-going pulse. When the clock (CLK) input is at either the high or low level, the D-input signal has no effect at the output. These circuits are fully compatible for use with most TTL circuits. Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. #### **ORDERING INFORMATION** | TA | PACKA | GE† | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-----------|---------------|---------------------------|---------------------| | | | | SN74ALS174N | SN74ALS174N | | | PDIP – N | Tube | SN74AS174N | SN74AS174N | | | FDIF - N | Tube | SN74ALS175N | SN74ALS175N | | | | | SN74AS175BN | SN74AS175BN | | | | Tube | SN74ALS174D | ALS174 | | | | Tape and reel | SN74ALS174DR | ALS174 | | | | Tube | SN74AS174D | AS174 | | 0°C to 70°C | SOIC - D | Tape and reel | SN74AS174DR | A5174 | | 0.0 10 70.0 | SOIC | Tube | SN74ALS175D | A1 C475 | | | | Tape and reel | SN74ALS175DR | ALS175 | | | | Tube | SN74AS175BD | AS175B | | | | Tape and reel | SN74AS175BDR | A5175B | | | | | SN74ALS174NSR | ALS174 | | | 000 110 | Tana and saal | SN74AS174NSR | 74AS174 | | | SOP – NS | Tape and reel | SN74ALS175NSR | ALS175 | | | | | SN74AS175BNSR | 74AS175B | | | | | SNJ54ALS174J | SNJ54ALS174J | | | CDIP – J | Tube | SNJ54AS174J | SNJ54AS174J | | | CDIP – J | Tube | SNJ54ALS175J | SNJ54ALS175J | | | | | SNJ54AS175BJ | SNJ54AS175BJ | | –55°C to 125°C | CFP – W | Tubo | SNJ54ALS174W | SNJ54ALS174W | | | CFP - W | Tube | SNJ54ALS175W | SNJ54ALS175W | | | | | SNJ54ALS174FK | SNJ54ALS174FK | | | LCCC – FK | Tube | SNJ54AS174FK <sup>‡</sup> | SNJ54AS174FK | | | | | SNJ54ALS175FK | SNJ54ALS175FK | <sup>†</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. ## FUNCTION TABLE (each flip-flop) | | INPUTS | OUTPUTS | | | | |-----|------------|---------|-------|------------------|--| | CLR | CLK | D | Q | Θ | | | L | Х | Х | L | Н | | | Н | $\uparrow$ | Н | Н | L | | | Н | $\uparrow$ | L | L | Н | | | Н | L | Χ | $Q_0$ | $\overline{Q}_0$ | | <sup>§ &#</sup>x27;ALS175 and 'AS175B only <sup>‡</sup> This orderable is not recommended for new designs. ### logic diagrams (positive logic) Pin numbers shown are for the D, J, N, NS, and W packages. # absolute maximum ratings over operating free-air temperature range, SN54/74ALS174, SN54/74ALS175 (unless otherwise noted)<sup>†</sup> | Supply voltage, V <sub>CC</sub> | | 7 V | |---------------------------------------------------------|------------|----------------| | Input voltage, V <sub>I</sub> | | 7 V | | Package thermal impedance, θ <sub>JA</sub> (see Note 1) | | | | | N package | 67°C/W | | | NS package | 64°C/W | | Storage temperature range, T <sub>stq</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. ### recommended operating conditions (see Note 2) | | | SN54ALS174<br>SN54ALS175 | | | SN74ALS174<br>SN74ALS175 | | | UNIT | |-----|--------------------------------|--------------------------|-----|------|--------------------------|-----|------|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | | | VCC | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | 0.8 | | | 0.8 | V | | ЮН | High-level output current | | | -0.4 | | | -0.4 | mA | | loL | Low-level output current | | | 4 | | | 8 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. ## SN54ALS174, SN54ALS175, SN54AS174, SN54AS175B SN74ALS174, SN74ALS175, SN74AS174, SN74AS175B HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR SDAS207E - APRIL 1982 - REVISED MAY 2002 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | SN54ALS174<br>SN54ALS175 | | | | 74ALS17<br>74ALS17 | | UNIT | |-----------------|------------|---------------------------------------------|----------------------------|--------------------------|------------------|-------|--------------------|--------------------|------|------| | | | | | MIN | TYP <sup>†</sup> | MAX | MIN | TYP <sup>†</sup> | MAX | | | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.5 | | | -1.5 | V | | Vон | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -0.4 \text{ mA}$ | V <sub>CC</sub> -2 | | | V <sub>CC</sub> -2 | | | V | | V | | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 4 mA | | 0.25 | 0.4 | | 0.25 | 0.4 | ٧ | | VOL | | VCC = 4.5 V | $I_{OL} = 8 \text{ mA}$ | | | | | 0.35 | 0.5 | | | Ц | | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lіН | | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | 1 | All others | V00 - 5 5 V | VI = 0.4 V | | | -0.1 | | | -0.1 | mA | | l IIL | CLK | V <sub>CC</sub> = 5.5 V, | V = 0.4 V | | | -0.15 | | | | IIIA | | lo <sup>‡</sup> | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -20 | | -112 | -30 | | -112 | mA | | laa | 'ALS174 | V00 - 5 5 V | See Note 3 | | 11 | 19 | | 11 | 19 | m ^ | | Icc | 'ALS175 | V <sub>CC</sub> = 5.5 V, | See Note 3 | | 8 | 14 | | 9 | 14 | mA | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . # timing requirements over recommended operating free-air temperature range (unless otherwise noted) | | | | | SN54ALS174<br>SN54ALS175 | | SN74ALS174<br>SN74ALS175 | | |-----------------|----------------------------|--------------|------|--------------------------|-----|--------------------------|-----| | | | | MIN | MAX | MIN | MAX | | | fclock | Clock frequency | | | 40 | | 50 | MHz | | | Pulse duration | CLR low | 15 | | 10 | | | | t <sub>W</sub> | | CLK high | 12.5 | | 10 | | ns | | | | CLK low | 12.5 | | 10 | | | | | Octor than before OLKA | Data | 15 | | 10 | | no | | t <sub>su</sub> | Setup time before CLK↑ | CLR inactive | 8 | | 6 | | ns | | th | Hold time, data after CLK↑ | | 0 | | 0 | | ns | ### switching characteristics (see Figure 1) | PARAMETER | FROM | то | C <sub>I</sub> | = 50 pF<br>= 500 £ | | , | UNIT | |------------------|----------------|--------------------------|--------------------------|--------------------|--------------------------|-----|------| | | (INPUT) | (OUTPUT) | SN54ALS174<br>SN54ALS175 | | SN74ALS174<br>SN74ALS175 | | | | | | | MIN | MAX | MIN | MAX | | | f <sub>max</sub> | | | 40 | | 50 | | MHz | | t <sub>PLH</sub> | <del>OLD</del> | Any Q | 3 | 20 | 5 | 18 | ns | | <sup>t</sup> PHL | CLR | (or Q, 'ALS175) | 5 | 30 | 8 | 23 | 115 | | t <sub>PLH</sub> | CLK | Any Q<br>(or Q, 'ALS175) | 3 | 20 | 3 | 15 | ns | | <sup>t</sup> PHL | OLK | (or Q, 'ALS175) | 5 | 24 | 5 | 17 | 115 | <sup>§</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>&</sup>lt;sup>‡</sup> The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, I<sub>OS</sub>. NOTE 3: I<sub>CC</sub> is measured with D inputs and CLR grounded, and CLK at 4.5 V. # absolute maximum ratings over operating free-air temperature range, SN54/74AS174, SN54/74AS175B (unless otherwise noted)<sup>†</sup> | Supply voltage, V <sub>CC</sub> | | 7 V | |---------------------------------|--------------------|--------| | | | | | | Note 1): D package | | | , | N package | 67°C/W | | | NS package | 64°C/W | | Storage temperature range, Tota | | | #### recommended operating conditions (see Note 2) | | | SN54AS174<br>SN54AS175B | | | SN74AS174<br>SN74AS175B | | | UNIT | |-----|--------------------------------|-------------------------|-----|-----|-------------------------|-----|-----|------| | | | MIN | NOM | MAX | MIN | NOM | MAX | | | Vcc | Supply voltage | 4.5 | 5 | 5.5 | 4.5 | 5 | 5.5 | V | | VIH | High-level input voltage | 2 | | | 2 | | | V | | VIL | Low-level input voltage | | | 0.8 | | | 0.8 | V | | ІОН | High-level output current | | | -2 | | | -2 | mA | | loL | Low-level output current | | | 20 | | | 20 | mA | | TA | Operating free-air temperature | -55 | | 125 | 0 | | 70 | °C | NOTE 2: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | | | SN54AS174<br>SN54AS175B | | | SN74AS174<br>SN74AS175B | | | |------------------|---------|---------------------------------------------|--------------------------|--------------------|-------------------------|------|--------------------|-------------------------|------|------| | | | | | MIN | TYP‡ | MAX | MIN | TYP‡ | MAX | | | ٧ıK | | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | -1.2 | | | -1.2 | V | | Vон | | $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V},$ | $I_{OH} = -2 \text{ mA}$ | V <sub>CC</sub> -2 | | | V <sub>CC</sub> -2 | | | V | | VOL | | V <sub>CC</sub> = 4.5 V, | $I_{OL} = 20 \text{ mA}$ | | 0.35 | 0.5 | | 0.35 | 0.5 | ٧ | | П | | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = 7 V | | | 0.1 | | | 0.1 | mA | | lн | | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 2.7 V | | | 20 | | | 20 | μΑ | | Ι <sub>Ι</sub> L | | $V_{CC} = 5.5 \text{ V},$ | $V_{I} = 0.4 V$ | | | -0.5 | | | -0.5 | mA | | IO§ | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.25 V | -30 | | -112 | -30 | | -112 | mA | | laa | 'AS174 | V <sub>CC</sub> = 5.5 V, | Soo Noto 4 | | 30 | 45 | | 30 | 45 | mA | | Icc | 'AS175B | ] vCC = 3.5 v, | See Note 4 | | 22.5 | 34 | | 22.5 | 34 | IIIA | <sup>‡</sup> All typical values are at $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ . <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: The package thermal impedance is calculated in accordance with JESD 51-7. <sup>§</sup> The output conditions have been chosen to produce a current that closely approximates one-half of the true short-circuit output current, IOS. NOTE 4: ICC is measured with D inputs, CLR, and CLK grounded. ## SN54ALS174, SN54ALS175, SN54AS174, SN54AS175B SN74ALS174, SN74ALS175, SN74AS174, SN74AS175B HEX/QUADRUPLE D-TYPE FLIP-FLOPS WITH CLEAR SDAS207E - APRIL 1982 - REVISED MAY 2002 # timing requirements over recommended operating free-air temperature range (unless otherwise noted) | | | | | SN54AS174<br>SN54AS175B | | SN74AS174<br>SN74AS175B | | | |-------------------|----------------------------|--------------|--------------|-------------------------|-----|-------------------------|-----|-----| | | | | | MIN | MAX | MIN | MAX | | | fclock* | Clock frequency | | | | 100 | | 100 | MHz | | . + | | CLR low | | 5.5 | | 5 | | | | | Pulse duration | CLK high | CLK high | | | 4 | | | | t <sub>W</sub> * | | CLK low | 'AS174 | 6 | | 6 | | ns | | | | CLK low | 'AS175B | 5 | | 5 | | | | | | Data | 'AS174 | 4 | | 4 | | | | t <sub>su</sub> * | Setup time before CLK↑ | Data | 'AS175B | 3 | | 3 | | ns | | | | CLR inactive | CLR inactive | | | 6 | | | | t <sub>h</sub> * | Hold time, data after CLK↑ | _ | | 1 | | 1 | | ns | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data, but is not production tested. ### switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | C <sub>I</sub> | CC = 4.5<br>_ = 50 pF<br>_ = 500 £<br>_ = MIN t | 2, | <i>!</i> , | UNIT | |--------------------|-----------------|----------------|----------------|-------------------------------------------------|-----------|------------|------| | | , , | , , , | SN54AS174 | | SN74AS174 | | | | | | | MIN | MAX | MIN | MAX | | | f <sub>max</sub> * | | | 100 | | 100 | | MHz | | t <sub>PHL</sub> | CLR | Any Q | 5 | 15 | 5 | 14 | ns | | t <sub>PLH</sub> | CLK | Any Q | 3.5 | 9.5 | 3.5 | 8 | ns | | t <sub>PHL</sub> | OLK | Ally Q | 4.5 | 11.5 | 4.5 | 10 | 113 | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data, but is not production tested. ## switching characteristics (see Figure 1) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | $V_{CC}$ = 4.5 V to 5.5 V,<br>$C_L$ = 50 pF,<br>$R_L$ = 500 $\Omega$ ,<br>$T_A$ = MIN to MAX† | | | | UNIT | |--------------------|-----------------|----------------------------------|-----------------------------------------------------------------------------------------------|-----|------------|-----|------| | | | | SN54AS175B | | SN74AS175B | | | | | | | MIN | MAX | MIN | MAX | | | f <sub>max</sub> * | | | 100 | | 100 | | MHz | | t <sub>PLH</sub> | CLR | Any Q or $\overline{\mathbb{Q}}$ | 4 | 10 | 4 | 9 | ns | | <sup>t</sup> PHL | | | 4.5 | 15 | 4.5 | 13 | | | <sup>t</sup> PLH | CLK | Any Q or $\overline{\mathbb{Q}}$ | 3 | 8.5 | 3 | 7.5 | ns | | <sup>t</sup> PHL | | | 3 | 11 | 3 | 10 | | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter is based on characterization data, but is not production tested. <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. #### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. When measuring propagation delay items of 3-state outputs, switch S1 is open. - D. All input pulses have the following characteristics: PRR $\leq$ 1 MHz, $t_f = t_f = 2$ ns, duty cycle = 50%. - E. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuits and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated