SDAS099C - JUNE 1986 - REVISED MAY 1996

| <ul><li>Applications:</li><li>Dual 2-Line to 4-Line Decoder</li></ul>                                                                  | D OR N PACKAGE<br>(TOP VIEW)                        |            |  |  |  |
|----------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|------------|--|--|--|
| <ul> <li>Dual 1-Line to 4-Line Demultiplexer</li> <li>3-Line to 8-Line Decoder</li> </ul>                                              | 1C 1 16                                             | h vec      |  |  |  |
| - 1-Line to 8-Line Demultiplexer                                                                                                       | 1 <u>G</u>                                          | 2 <u>C</u> |  |  |  |
| <ul> <li>Individual Strobes Simplify Cascading for<br/>Decoding or Demultiplexing Larger Words</li> </ul>                              | B 3 14<br>1Y3 4 13                                  | Ā A        |  |  |  |
| <ul> <li>Package Options Include Plastic</li> <li>Small-Outline (D) Packages and Standard</li> <li>Plastic (N) 300-mil DIPs</li> </ul> | 1Y2   5 12<br>1Y1   6 11<br>1Y0   7 10<br>GND   8 9 | 2Y2        |  |  |  |
|                                                                                                                                        | 51 <b>15 4</b> 0 s                                  | P ~ 10     |  |  |  |

## description

One of the main applications of the SN74ALS156 is as a dual 1-line to 4-line decoder/demultiplexer with individual strobes  $(\overline{G})$  and common binary-address inputs in a single 16-pin package. When both sections are enabled, the common binary-address inputs sequentially select and route associated input data to the appropriate output of each section. The individual strobes permit enabling or disabling each of the 4-bit sections, as desired.

Data applied to input 1C is inverted at its outputs and data applied at input  $2\overline{C}$  is not inverted through its outputs. The inverter following the 1C data input permits use of the SN74ALS156 as a 3-line to 8-line demultiplexer without external gating. All inputs are clamped with high-performance Schottky diodes to suppress line ringing and simplify system design.

The SN74ALS156 is characterized for operation from 0°C to 70°C.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.



#### **Function Tables**

#### 2-LINE TO 4-LINE DECODER OR **1-LINE TO 4-LINE DEMULTIPLEXER**

|     | OUTPUTS |                |      |     |      |      |     |
|-----|---------|----------------|------|-----|------|------|-----|
| SEL | ECT     | STROBE         | DATA |     | 0011 | -013 |     |
| В   | Α       | 1 <del>G</del> | 1C   | 1Y0 | 1Y1  | 1Y2  | 1Y3 |
| Х   | Χ       | Н              | Х    | Н   | Н    | Н    | Н   |
| L   | L       | L              | Н    | L   | Н    | Н    | Н   |
| L   | Н       | L              | Н    | Н   | L    | Н    | Н   |
| Н   | L       | L              | Н    | Н   | Н    | L    | Н   |
| Н   | Н       | L              | Н    | Н   | Н    | Н    | L   |
| Х   | Χ       | Х              | L    | Н   | Н    | Н    | Н   |

#### 2-LINE TO 4-LINE DECODER OR **1-LINE TO 4-LINE DEMULTIPLEXER**

|     | I   | NPUTS            | OUTPUTS |     |      |      |     |
|-----|-----|------------------|---------|-----|------|------|-----|
| SEL | ECT | STROBE           | DATA    |     | 0011 | -013 |     |
| В   | Α   | 2 <mark>G</mark> | 2C      | 2Y0 | 2Y1  | 2Y2  | 2Y3 |
| Х   | Х   | Н                | Х       | Н   | Н    | Н    | Н   |
| L   | L   | L                | L       | L   | Н    | Н    | Н   |
| L   | Н   | L                | L       | Н   | L    | Н    | Н   |
| Н   | L   | L                | L       | Н   | Н    | L    | Н   |
| Н   | Н   | L                | L       | Н   | Н    | Н    | L   |
| Х   | Χ   | Х                | Н       | Н   | Н    | Н    | Н   |

#### 3-LINE TO 8-LINE DECODER OR 1-LINE TO 8-LINE DEMULTIPLEXER

| INPUTS |        |   | OUTPUTS      |     |     |     |     |     |     |     |     |
|--------|--------|---|--------------|-----|-----|-----|-----|-----|-----|-----|-----|
|        | SELECT |   | STROBE<br>OR | 0   | 1   | 2   | 3   | 4   | 5   | 6   | 7   |
| ct     | В      | Α | DATA<br>G‡   | 2Y0 | 2Y1 | 2Y2 | 2Y3 | 1Y0 | 1Y1 | 1Y2 | 1Y3 |
| Х      | Х      | Х | Н            | Н   | Н   | Н   | Н   | Н   | Н   | Н   | Н   |
| L      | L      | L | L            | L   | Н   | Н   | Н   | L   | Н   | Н   | н   |
| L      | L      | Н | L            | Н   | L   | Н   | Н   | Н   | L   | Н   | н   |
| L      | Н      | L | L            | Н   | Н   | L   | Н   | Н   | Н   | Н   | н   |
| L      | Н      | Н | L            | Н   | Н   | Н   | L   | Н   | Н   | Н   | н   |
| Н      | L      | L | L            | Н   | Н   | Н   | Н   | L   | Н   | Н   | н   |
| Н      | L      | Н | L            | Н   | Н   | Н   | Н   | Н   | L   | Н   | н   |
| Н      | Н      | L | L            | Н   | Н   | L   | Н   | Н   | Н   | L   | н   |
| Н      | Н      | Н | L            | Н   | Н   | Н   | L   | Н   | Н   | Н   | L   |

†  $\underline{C}$  = inputs 1 $\underline{C}$  and 2 $\underline{\overline{C}}$  connected together ‡  $\overline{G}$  = inputs 1 $\overline{G}$  and 2 $\overline{G}$  connected together



# logic symbols<sup>†</sup> (alternatives)

#### 2-LINE TO 4-LINE DECODER X/Y 7 1Y0 0 α ♀ 6 1G 1Y1 1 $\alpha$ $\diamondsuit$ ΕN 1 5 1C 1Y2 **2** α ◊ 4 1Y3 13 3 α ◊ 9 3 0 β ♀ 2Y0 В 2 10 1 β ☆ 2Y1 14 11 & 2G 2 β ◊ 2Y2 15 ΕN 12 2<u>C</u> 3 β ☆ 2Y3

#### 1-LINE TO 4-LINE DEMULTIPLEXER 13 Α 0 3 G 3 В 1 **DMUX** 0 🗘 1Y0 6 2 G4 1 🕸 1Y1 1G 5 1C 4 1Y2 2 ♦ 4 3 ☆ 1Y3 9 2Y0 10 14 2Y1 2G 15 11 2<u>C</u> 2Y2 12 2Y3

# 3-LINE TO 8-LINE DECODER



#### 1-LINE TO 8-LINE DEMULTIPLEXER



† These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

SDAS099C - JUNE 1986 - REVISED MAY 1996

## logic diagram (positive logic)



# absolute maximum ratings over operating free-air temperature range (unless otherwise noted)†

| Supply voltage, V <sub>CC</sub>                      | 7 V        |
|------------------------------------------------------|------------|
| Input voltage, V <sub>I</sub>                        | 7 V        |
| Operating free-air temperature range, T <sub>A</sub> | °C to 70°C |
| Storage temperature range, T <sub>stq</sub> 65°      | C to 150°C |

<sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# recommended operating conditions

|     |                                | MIN | NOM | MAX | UNIT |
|-----|--------------------------------|-----|-----|-----|------|
| Vcc | Supply voltage                 | 4.5 | 5   | 5.5 | V    |
| VIH | High-level input voltage       | 2   |     |     | V    |
| VIL | Low-level input voltage        |     |     | 0.8 | V    |
| Vон | High-level output voltage      |     |     | 5.5 | V    |
| lOL | Low-level output current       |     |     | 8   | mA   |
| TA  | Operating free-air temperature | 0   |     | 70  | °C   |



# electrical characteristics over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST COND                 | MIN                     | TYP <sup>†</sup> | MAX  | UNIT |    |
|-----------------|---------------------------|-------------------------|------------------|------|------|----|
| VIK             | $V_{CC} = 4.5 V,$         | I <sub>I</sub> = –18 mA |                  |      | -1.5 | V  |
| Vol             | V00 = 45 V                | I <sub>OL</sub> = 4 mA  |                  | 0.25 | 0.4  | V  |
| VOL             | V <sub>CC</sub> = 4.5 V   | $I_{OL} = 8 \text{ mA}$ |                  | 0.35 | 0.5  | V  |
| IOH             | $V_{CC} = 4.5 \text{ V},$ | V <sub>OH</sub> = 5.5 V |                  |      | 0.1  | mA |
| lį              | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 7 V    |                  |      | 0.1  | mA |
| lін             | $V_{CC} = 5.5 \text{ V},$ | V <sub>I</sub> = 2.7 V  |                  |      | 20   | μΑ |
| I <sub>IL</sub> | $V_{CC} = 5.5 V,$         | V <sub>I</sub> = 0.4 V  |                  |      | -0.1 | μΑ |
| ICCL            | V <sub>CC</sub> = 5.5 V   |                         |                  | 5    | 9    | mA |

<sup>†</sup> All typical values are at  $V_{CC} = 5 \text{ V}$ ,  $T_A = 25^{\circ}\text{C}$ .

# switching characteristics (see Figure 1)

| PARAMETER        | FROM<br>(INPUT)                 | TO<br>(OUTPUT) | V <sub>CC</sub> = 4.5<br>C <sub>L</sub> = 50 pl<br>R <sub>L</sub> = 500 g<br>T <sub>A</sub> = MIN t | UNIT |     |
|------------------|---------------------------------|----------------|-----------------------------------------------------------------------------------------------------|------|-----|
|                  |                                 |                | MIN                                                                                                 | MAX  |     |
| <sup>t</sup> PLH | A, B                            | 1Y, 2Y         | 7                                                                                                   | 55   | ns  |
| <sup>t</sup> PHL |                                 | 11, 21         | 6                                                                                                   | 25   |     |
| t <sub>PLH</sub> | 40                              | 1Y             | 7                                                                                                   | 50   | ns  |
| t <sub>PHL</sub> | 1C                              | 11             | 6                                                                                                   | 23   |     |
| <sup>t</sup> PLH | 1 <del></del> G                 | 1Y             | 7                                                                                                   | 38   | ns  |
| <sup>t</sup> PHL | 16                              | 1 1            | 6                                                                                                   | 22   | 115 |
| tPLH             | 2 <del>C</del> , 2 <del>G</del> | 2Y             | 7                                                                                                   | 38   | nc  |
| <sup>t</sup> PHL | 20, 29                          | Ζ1             | 6                                                                                                   | 22   | ns  |

<sup>‡</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions.



### PARAMETER MEASUREMENT INFORMATION SERIES 54ALS/74ALS AND 54AS/74AS DEVICES



NOTES: A.  $C_L$  includes probe and jig capacitance.

- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. When measuring propagation delay items of 3-state outputs, switch S1 is open.
- D. All input pulses have the following characteristics: PRR  $\leq$  1 MHz,  $t_{\Gamma} = t_{f} = 2$  ns, duty cycle = 50%.
- E. The outputs are measured one at a time with one transition per measurement.

Figure 1. Load Circuits and Voltage Waveforms







.com 12-Jan-2006

#### **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|-------------------------|------------------|------------------------------|
| SN74ALS156D      | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS156DE4    | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS156DR     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS156DRE4   | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM           |
| SN74ALS156N      | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | N / A for Pkg Type           |
| SN74ALS156NE4    | ACTIVE                | PDIP            | N                  | 16   | 25             | Pb-Free<br>(RoHS)       | CU NIPDAU        | N / A for Pkg Type           |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDSO-G16)

# PLASTIC SMALL-OUTLINE PACKAGE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 (0,15) per end.
- Body width does not include interlead flash. Interlead flash shall not exceed .017 (0,43) per side.
- E. Reference JEDEC MS-012 variation AC.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment.

TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed.

TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards.

TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation.

Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Following are URLs where you can obtain information on other Texas Instruments products and application solutions:

| Products           |                        | Applications       |                           |
|--------------------|------------------------|--------------------|---------------------------|
| Amplifiers         | amplifier.ti.com       | Audio              | www.ti.com/audio          |
| Data Converters    | dataconverter.ti.com   | Automotive         | www.ti.com/automotive     |
| DSP                | dsp.ti.com             | Broadband          | www.ti.com/broadband      |
| Interface          | interface.ti.com       | Digital Control    | www.ti.com/digitalcontrol |
| Logic              | logic.ti.com           | Military           | www.ti.com/military       |
| Power Mgmt         | power.ti.com           | Optical Networking | www.ti.com/opticalnetwork |
| Microcontrollers   | microcontroller.ti.com | Security           | www.ti.com/security       |
| Low Power Wireless | www.ti.com/lpw         | Telephony          | www.ti.com/telephony      |
|                    |                        | Video & Imaging    | www.ti.com/video          |
|                    |                        | Wireless           | www.ti.com/wireless       |
|                    |                        |                    |                           |

Mailing Address: Texas Instruments

Post Office Box 655303 Dallas, Texas 75265

Copyright © 2006, Texas Instruments Incorporated