- State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation - ESD Protection Exceeds 2000 V Per MIL-STD-883, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 500 mA Per JESD 17 - Typical V<sub>OLP</sub> (Output Ground Bounce) 1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C - High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>) - High-Impedance State During Power Up and Power Down - Parity-Error Flag With Parity Generator/Checker - Latch for Storage of Parity-Error Flag - Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK), Ceramic Flat (W) Package, and Plastic (NT) and Ceramic (JT) DIPs #### description The 'ABT853 8-bit to 9-bit parity transceivers are designed for communication between data buses. When data is transmitted from the A bus to the B bus, a parity bit is generated. When data is transmitted from the B bus to the A bus with its corresponding parity bit, the open-collector parity-error (ERR) output indicates whether or not an error in the B data has occurred. The output-enable (OEA and OEB) inputs can be used to disable the device so that the buses are effectively isolated. The 'ABT853 transceivers provide true data at their outputs. #### SN54ABT853...JT OR W PACKAGE SN74ABT853...DB, DW, NT, OR PW PACKAGE (TOP VIEW) # SN54ABT853...FK PACKAGE (TOP VIEW) NC - No internal connection A 9-bit parity generator/checker generates a parity-odd (PARITY) output and monitors the parity of the I/O ports with the ERR flag. The parity-error output can be passed, sampled, stored, or cleared from the latch using the latch-enable (LE) and clear (CLR) control inputs. When both OEA and OEB are low, data is transferred from the A bus to the B bus and inverted parity is generated. Inverted parity is a forced error condition that gives the designer more system diagnostic capability. When $V_{CC}$ is between 0 and 2.1 V, the device is in the high-impedance state during power up or power down. However, to ensure the high-impedance state above 2.1 V, $\overline{OE}$ should be tied to $V_{CC}$ through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC-IIB is a trademark of Texas Instruments Incorporated. # description (continued) The SN54ABT853 is characterized for operation over the full military temperature range of -55°C to 125°C. The SN74ABT853 is characterized for operation from -40°C to 85°C. #### **FUNCTION TABLE** | | | | INPUT | 3 | | | OUTPU | TS AND I/O | s | | |-----|-----|-------------|-------------|-------------------------------------------------------------------------------|---------------|----|-------|------------|-------------------|----------------------------------------------| | OEB | OEA | CLR | LE | $\begin{array}{c} \textbf{Ai} \\ \Sigma \textbf{OF} \textbf{H} \end{array}$ | Bi†<br>Σ OF H | Α | В | PARITY | ERR‡ | FUNCTION | | L | Н | Х | Х | Odd<br>Even | NA | NA | Α | L<br>H | NA | A data to B bus and generate parity | | Н | L | Х | L | NA | Odd<br>Even | В | NA | NA | H<br>L | B data to A bus and check parity | | Н | L | Н | Н | NA | Х | Х | NA | NA | NC | Store error flag | | Х | Χ | L | Н | Χ | Х | Х | NA | NA | Н | Clear error flag register | | н | Н | H<br>L<br>X | H<br>H<br>L | X<br>X<br>L Odd<br>H Even | Х | Z | Z | Z | NC<br>H<br>H<br>L | Isolation <sup>§</sup><br>(parity check) | | L | L | Х | Х | Odd<br>Even | NA | NA | А | H<br>L | NA | A data to B bus and generate inverted parity | NA = not applicable, NC = no change, X = don't care # logic symbol¶ $<sup>\</sup>P$ This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DB, DW, JT, NT, PW, and W packages. <sup>†</sup> Summation of high-level inputs includes PARITY along with Bi inputs. <sup>‡</sup> Output states shown assume ERR was previously high. <sup>§</sup> In this mode, ERR (when clocked) shows inverted parity of the A bus. # logic diagram (positive logic) Pin numbers shown are for the DB, DW, JT, NT, PW, and W packages. #### **ERROR-FLAG FUNCTION TABLE** | INPU | JTS | INTERNAL OUTPUT TO DEVICE PRESTATE | | OUTPUT<br>ERR | FUNCTION | |------|-----|------------------------------------|------------------------------|---------------|----------| | CLR | LE | POINT P | POINT P ERR <sub>N-1</sub> † | | | | _ · | - | L | Х | L | Pass | | | L | Н | ^ | Н | Fass | | | | L | Χ | L | | | Н | L | Х | L | L | Sample | | | | Н | Н | Н | | | L | Н | Х | Χ | Н | Clear | | Н | Н | Х | L | L | Store | | | П | ^ | Н | Н | Store | <sup>†</sup>The state of ERR before changes at CLR, LE, or point P # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | | 0.5 V to 7 V | |---------------------------------------------------------------|--------------------------|----------------| | Input voltage range, V <sub>I</sub> : Except I/O ports (see I | Note 1) | –0.5 V to 7 V | | Voltage range applied to any output in the high | or power-off state, VO . | | | Current into any output in the low state, IO: SN | 54ABT853 | 96 mA | | | | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | | –18 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | | –50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2) | : DB package | 104°C/W | | • | DW package | 81°C/W | | | N package | 67°C/W | | | PW package | 120°C/W | | Storage temperature range, T <sub>stg</sub> | | –65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The package thermal impedance is calculated in accordance with JESD 51, except for through-hole packages, which use a trace length of zero. # SN54ABT853, SN74ABT853 8-BIT TO 9-BIT PARITY BUS TRANSCEIVERS SCBS198F - FEBRUARY 1991 - REVISED OCTOBER 1997 # recommended operating conditions (see Note 3) | | | | SN54A | BT853 | SN74A | BT853 | UNIT | |---------------------|------------------------------------|-----------------|-------|-------|-------|-------|------| | | | | MIN | MAX | MIN | MAX | UNIT | | Vcc | Supply voltage | | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level input voltage | | 2 | | 2 | | V | | V <sub>IL</sub> | Low-level input voltage | | | 0.8 | | 0.8 | V | | VI | Input voltage | | | | | VCC | V | | Vон | High-level output voltage | ERR | | 5.5 | | 5.5 | V | | IOH | High-level output current | Except ERR | | -24 | | -32 | mA | | lOL | Low-level output current | | | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | Outputs enabled | | 10 | | 10 | ns/V | | Δt/ΔV <sub>CC</sub> | Power-up ramp rate | | 200 | | 200 | · | μs/V | | TA | Operating free-air temperature | | -55 | 125 | -40 | 85 | °C | NOTE 3: Unused pins (input or I/O) must be held high or low to prevent them from floating. ### electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DAF | DAMETER | TEST CON | DITIONS | Т | A = 25° | С | SN54A | BT853 | SN74A | BT853 | UNIT | |--------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|-----------------------------------------|-----|---------|-------|-------|-------|-------|-------|------| | PAR | RAMETER | TEST CON | DITIONS | MIN | TYP† | MAX | MIN | MAX | MIN | MAX | UNII | | VIK | | $V_{CC} = 4.5 \text{ V},$ | I <sub>I</sub> = -18 mA | | | -1.2 | | -1.2 | | -1.2 | V | | | | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -3 \text{ mA}$ | 2.5 | | | 2.5 | | 2.5 | | | | \/a | All outputs | $V_{CC} = 5 V$ , | $I_{OH} = -3 \text{ mA}$ | 3 | | | 3 | | 3 | | V | | VOH | except ERR | V <sub>CC</sub> = 4.5 V | $I_{OH} = -24 \text{ mA}$ | 2 | | | 2 | | | | v | | | | VCC = 4.5 V | $I_{OH} = -32 \text{ mA}$ | 2* | | | | | 2 | | | | VOL | | V <sub>CC</sub> = 4.5 V | $I_{OL} = 24 \text{ mA}$ | | | 0.55 | | 0.55 | | | V | | VOL | | VCC = 4.5 V | I <sub>OL</sub> = 64 mA | | | 0.55* | | | | 0.55 | V | | V <sub>hys</sub> | | | | | 100 | | | | | | mV | | IOH | ERR | $V_{CC} = 4.5 \text{ V},$ | V <sub>OH</sub> = 5.5 V | | | 50 | | 50 | | 50 | μΑ | | 1. | Control inputs | V <sub>CC</sub> = 5.5 V, | V <sub>I</sub> = V <sub>CC</sub> or GND | | | ±1 | | ±1 | | ±1 | μΑ | | li . | A or B ports | VCC = 3.5 V, | 1 = 100 01 014D | | | ±100 | | ±100 | | ±100 | μΑ | | lozpu <sup>‡</sup> | $V_{CC} = 0 \text{ to } 2.1 \text{ V},$<br>$V_{O} = 0.5 \text{ V to } 2.7 \text{ V}, \overline{OE}$ | | = X | | | ±50 | | ±50 | | ±50 | μА | | lozpd‡ | $V_{CC} = 2.1 \text{ V to } 0,$<br>$V_{O} = 0.5 \text{ V to } 2.7 \text{ V}, \overline{OE} = X$ | | = X | | | ±50 | | ±50 | | ±50 | μА | | IOZH <sup>§</sup> | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.7 V | | | 10 | | 10 | | 10 | μΑ | | loz <sub>L</sub> § | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 0.5 V | | | -10 | | -10 | | -10 | μΑ | | l <sub>off</sub> | | $V_{CC} = 0$ , | $V_I$ or $V_O \le 4.5 \text{ V}$ | | | ±100 | | | | ±100 | μΑ | | ICEX | | V <sub>CC</sub> = 5.5 V,<br>V <sub>O</sub> = 5.5 V | Outputs high | | | 50 | | 50 | | 50 | μА | | IO¶ | | V <sub>CC</sub> = 5.5 V, | V <sub>O</sub> = 2.5 V | -50 | -100 | -200# | -50 | -200# | -50 | -200# | mA | | | | V <sub>CC</sub> = 5.5 V, | Outputs high | | 1 | 250 | | 450 | | 250 | μΑ | | Icc | A or B ports | $I_{O} = 0$ , | Outputs low | | 24 | 38 | | 38 | | 38 | mA | | | | $V_I = V_{CC}$ or GND | Outputs disabled | | 0.5 | 250 | | 450 | | 250 | μΑ | | | Data issues | V <sub>CC</sub> = 5.5 V,<br>One input at 3.4 V, | Outputs enabled | | | 1.5 | | 1.5 | | 1.5 | mA | | ΔICC | Data inputs | Other inputs at VCC or GND | Outputs disabled | | | 50 | | 50 | | 50 | μА | | | Control inputs | $V_{CC}$ = 5.5 V, One input at 3.4 V,<br>Other inputs at $V_{CC}$ or GND | | | | 1.5 | | 1.5 | | 1.5 | mA | | Ci | Control inputs | V <sub>I</sub> = 2.5 V or 0.5 V | | | 4.5 | | | | | | pF | | C <sub>io</sub> | A or B ports | V <sub>O</sub> = 2.5 V or 0.5 V | | | 10.5 | | | | | | pF | <sup>\*</sup> On products compliant to MIL-PRF-38535, this parameter does not apply. <sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ . <sup>&</sup>lt;sup>‡</sup> This parameter is characterized, but not production tested. <sup>§</sup> The parameters I<sub>OZH</sub> and I<sub>OZL</sub> include the input leakage current. ¶ Not more than one output should be tested at a time, and the duration of the test should not exceed one second. <sup>#</sup>This data sheet limit can vary among suppliers. This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | | | | V <sub>CC</sub> = | = 5 V,<br>25°C | SN54A | BT853 | SN74A | BT853 | UNIT | | |-----------------|----------------|------------------------|-------------------|----------------|-------|-------|-------|-------|------|--| | | | | MIN | MAX | MIN | MAX | MIN | MAX | | | | | Pulse duration | LE high or low | 3.5 | | 3.5 | | 3.5 | | ns | | | t <sub>w</sub> | Pulse duration | CLR low | 4 | | 4 | | 4 | | 115 | | | | Setup time | B or PARITY before LE↓ | 9.4† | | 10.2 | | 9.4† | | ns | | | t <sub>su</sub> | Setup time | CLR before LE↓ | 2 | | 2 | | 2 | | 115 | | | ļ., | Hold time | B or PARITY after LE↓ | 0 | | 0 | | 0 | | no | | | th | noid title | CLR after LE↓ | 3 | | 3 | | 3 | | ns | | <sup>†</sup> This data sheet limit can vary among suppliers. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO<br>(OUTPUT) | V <sub>0</sub> | CC = 5 V,<br>A = 25°C | SN54A | BT853 | SN74A | BT853 | UNIT | | |------------------|-------------|------------------|----------------|-----------------------|-------|-------|-------|-------|------|--| | | (INPUT) | (001P01) | MIN | TYP MAX | MIN | MAX | MIN | MAX | | | | <sup>t</sup> PLH | A or B | B or A | 1.2 | 4.8 | 1.2 | 6.4 | 1.2 | 5.3 | ns | | | <sup>t</sup> PHL | AOIB | BULA | 1 | 4.8† | 1 | 5.4 | 1 | 5.3† | 115 | | | <sup>t</sup> PLH | | PARITY | 2.1 | 9.5 | 2.1 | 13.3 | 2.1 | 11.2 | ns | | | <sup>t</sup> PHL | А | PARITI | 2.5 | 9.7 | 2.5 | 11 | 2.5 | 11 | 115 | | | <sup>t</sup> PLH | ŌĒ | PARITY | 1.8 | 8.5 | 1.8 | 13.6 | 1.8 | 10.5 | ns | | | <sup>t</sup> PHL | OE | PARIT | 2.3 | 8.6 | 2.3 | 11.7 | 2.3 | 10 | 115 | | | <sup>t</sup> PLH | CLR | ERR | 1 | 5.5 | 1 | 6.3 | 1 | 6.2 | ns | | | <sup>t</sup> PLH | ĪĒ | EDD | 1.8 | 5.1 | 1.8 | 6.1 | 1.8 | 6 | ne | | | <sup>t</sup> PHL | LE | ERR | 1† | 5.8 | 1† | 6.7 | 1 | 6.6 | ns | | | <sup>t</sup> PLH | B or PARITY | ERR | 2 | 10.1 | 2 | 11.8 | 2 | 11.7 | ne | | | <sup>t</sup> PHL | BULFARITI | LKK | 2.2† | 11.5 | 2.2† | 12.9 | 2.2† | 12.8 | ns | | | <sup>t</sup> PZH | <del></del> | A or B or PARITY | 1 | 5.8† | 1 | 8.8 | 1 | 6.7† | | | | tPZL | ŌĒ | AUIDUIPARIIT | 1.5† | 5.8 | 1.5† | 9.8 | 1.5† | 6.7 | ns | | | <sup>t</sup> PHZ | ŌĒ | A or B or PARITY | 1.8† | 7.3 | 1.8† | 9.5 | 1.8† | 7.9 | ne | | | <sup>t</sup> PLZ | | AUBUPARIT | 2.1† | 7.2 | 2.1† | 8.2 | 2.1† | 8.1 | ns | | $<sup>\</sup>ensuremath{^{\dagger}}$ This data sheet limit can vary among suppliers. #### PARAMETER MEASUREMENT INFORMATION NOTES: A. $\,C_L\,$ includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2.5 \text{ ns.}$ tf $\leq$ 2.5 ns. - D. The outputs are measured one at a time with one transition per measurement. Figure 1. Load Circuit and Voltage Waveforms # **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | 5962-9674601Q3A | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | 5962-9674601QKA | ACTIVE | CFP | W | 24 | 1 | TBD | A42 | N / A for Pkg Type | | 5962-9674601QLA | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 SNPB | N / A for Pkg Type | | SN74ABT853DBLE | OBSOLETE | SSOP | DB | 24 | | TBD | Call TI | Call TI | | SN74ABT853DBR | ACTIVE | SSOP | DB | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853DBRE4 | ACTIVE | SSOP | DB | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853DBRG4 | ACTIVE | SSOP | DB | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853DW | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853DWE4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853DWG4 | ACTIVE | SOIC | DW | 24 | 25 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853DWR | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853DWRE4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853DWRG4 | ACTIVE | SOIC | DW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853NSR | ACTIVE | SO | NS | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853NSRE4 | ACTIVE | SO | NS | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853NSRG4 | ACTIVE | SO | NS | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853NT | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74ABT853NTE4 | ACTIVE | PDIP | NT | 24 | 15 | Pb-Free<br>(RoHS) | CU NIPDAU | N / A for Pkg Type | | SN74ABT853PW | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853PWE4 | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853PWG4 | ACTIVE | TSSOP | PW | 24 | 60 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853PWLE | OBSOLETE | TSSOP | PW | 24 | | TBD | Call TI | Call TI | | SN74ABT853PWR | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853PWRE4 | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SN74ABT853PWRG4 | ACTIVE | TSSOP | PW | 24 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | SNJ54ABT853FK | ACTIVE | LCCC | FK | 28 | 1 | TBD | POST-PLATE | N / A for Pkg Type | | SNJ54ABT853JT | ACTIVE | CDIP | JT | 24 | 1 | TBD | A42 SNPB | N / A for Pkg Type | | SNJ54ABT853W | ACTIVE | CFP | W | 24 | 1 | TBD | A42 | N / A for Pkg Type | #### PACKAGE OPTION ADDENDUM 9-Oct-2007 (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Pb-Free (RoHS Exempt): This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | SN74ABT853DBR | SSOP | DB | 24 | 2000 | 330.0 | 16.4 | 8.2 | 8.8 | 2.5 | 12.0 | 16.0 | Q1 | | SN74ABT853DWR | SOIC | DW | 24 | 2000 | 330.0 | 24.4 | 10.75 | 15.7 | 2.7 | 12.0 | 24.0 | Q1 | | SN74ABT853NSR | SO | NS | 24 | 2000 | 330.0 | 24.4 | 8.2 | 15.4 | 2.5 | 12.0 | 24.0 | Q1 | | SN74ABT853PWR | TSSOP | PW | 24 | 2000 | 330.0 | 16.4 | 6.95 | 8.3 | 1.6 | 8.0 | 16.0 | Q1 | \*All dimensions are nominal | 7 til dillionononono are memilia | | | | | | | | |----------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | SN74ABT853DBR | SSOP | DB | 24 | 2000 | 346.0 | 346.0 | 33.0 | | SN74ABT853DWR | SOIC | DW | 24 | 2000 | 346.0 | 346.0 | 41.0 | | SN74ABT853NSR | SO | NS | 24 | 2000 | 346.0 | 346.0 | 41.0 | | SN74ABT853PWR | TSSOP | PW | 24 | 2000 | 346.0 | 346.0 | 33.0 | # DB (R-PDSO-G\*\*) # PLASTIC SMALL-OUTLINE #### **28 PINS SHOWN** NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-150 #### FK (S-CQCC-N\*\*) #### **28 TERMINAL SHOWN** #### **LEADLESS CERAMIC CHIP CARRIER** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a metal lid. - D. The terminals are gold plated. - E. Falls within JEDEC MS-004 # **MECHANICAL DATA** # NS (R-PDSO-G\*\*) # 14-PINS SHOWN #### PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15. # PW (R-PDSO-G\*\*) #### 14 PINS SHOWN # PLASTIC SMALL-OUTLINE PACKAGE NOTES: A. All linear dimensions are in millimeters. B. This drawing is subject to change without notice. C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. D. Falls within JEDEC MO-153 #### NT (R-PDIP-T\*\*) #### PLASTIC DUAL-IN-LINE PACKAGE #### **24 PINS SHOWN** NOTES: A. All linear dimensions are in inches (millimeters). B. This drawing is subject to change without notice. # DW (R-PDSO-G24) # PLASTIC SMALL-OUTLINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AD. #### W (R-GDFP-F24) #### **CERAMIC DUAL FLATPACK** - NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Falls within MIL-STD-1835 GDFP2-F24 and JEDEC MO-070AD - E. Index point is provided on cap for terminal identification only. #### JT (R-GDIP-T\*\*) #### 24 LEADS SHOWN #### **CERAMIC DUAL-IN-LINE** NOTES: A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. This package can be hermetically sealed with a ceramic lid using glass frit. - D. Index point is provided on cap for terminal identification. - E. Falls within MIL STD 1835 GDIP3-T24, GDIP4-T28, and JEDEC MO-058 AA, MO-058 AB #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: #### **Products Amplifiers** amplifier.ti.com Data Converters dataconverter.ti.com DSP dsp.ti.com Clocks and Timers www.ti.com/clocks Interface interface.ti.com Logic logic.ti.com Power Mgmt power.ti.com Microcontrollers microcontroller.ti.com www.ti-rfid.com RF/IF and ZigBee® Solutions www.ti.com/lprf | Applications | | |--------------------|---------------------------| | Audio | www.ti.com/audio | | Automotive | www.ti.com/automotive | | Broadband | www.ti.com/broadband | | Digital Control | www.ti.com/digitalcontrol | | Medical | www.ti.com/medical | | Military | www.ti.com/military | | Optical Networking | www.ti.com/opticalnetwork | | Security | www.ti.com/security | | Telephony | www.ti.com/telephony | | Video & Imaging | www.ti.com/video | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2008, Texas Instruments Incorporated