- State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation - ESD Protection Exceeds 2000 V Per MIL-STD-883C, Method 3015; Exceeds 200 V Using Machine Model (C = 200 pF, R = 0) - Latch-Up Performance Exceeds 500 mA Per JEDEC Standard JESD-17 - Typical V<sub>OLP</sub> (Output Ground Bounce) 1 V at V<sub>CC</sub> = 5 V, T<sub>A</sub> = 25°C - High-Drive Outputs (-32-mA I<sub>OH</sub>, 64-mA I<sub>OL</sub>) - Package Options Include Plastic Small-Outline (DW), Shrink Small-Outline (DB), and Thin Shrink Small-Outline (PW) Packages, Ceramic Chip Carriers (FK), and Plastic (NT) and Ceramic (JT) DIPs ### description These devices consist of bus transceiver circuits, D-type flip-flops, and control circuitry arranged for multiplexed transmission of data directly from the input bus or from the internal registers. Data on the A or B bus is clocked into the registers on the low-to-high transition of the appropriate clock (CLKAB or CLKBA) input. Figure 1 illustrates the four fundamental bus-management functions that can be performed with the 'ABT646. Output-enable ( $\overline{OE}$ ) and direction-control (DIR) inputs are provided to control the transceiver functions. In the transceiver mode, data present at the high-impedance port may be stored in either register or in both. SN54ABT646 . . . JT PACKAGE SN74ABT646 . . . DB, DW, NT, OR PW PACKAGE (TOP VIEW) SN54ABT646 . . . FK PACKAGE (TOP VIEW) NC - No internal connection The select-control (SAB and SBA) inputs can multiplex stored and real-time (transparent mode) data. The direction control (DIR) determines which bus will receive data when $\overline{OE}$ is low. In the isolation mode ( $\overline{OE}$ high), A data may be stored in one register and/or B data may be stored in the other register. When an output function is disabled, the input function is still enabled and may be used to store and transmit data. Only one of the two buses, A or B, may be driven at a time. To ensure the high-impedance state during power up or power down, OE should be tied to V<sub>CC</sub> through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. The SN74ABT646 is available in TI's shrink small-outline package (DB), which provides the same I/O pin count and functionality of standard small-outline packages in less than half the printed-circuit-board area. The SN54ABT646 is characterized for operation over the full military temperature range of $-55^{\circ}$ C to $125^{\circ}$ C. The SN74ABT646 is characterized for operation from $-40^{\circ}$ C to $85^{\circ}$ C. EPIC-IIB is a trademark of Texas Instruments Incorporated Figure 1. Bus-Management Functions Pin numbers shown are for DB, DW, JT, NT, and PW packages. #### **FUNCTION TABLE** | INPUTS | | | | | | DATA | A I/Os | OPERATION OR FUNCTION | | | |--------|-----|--------|------------|-----|-----|--------------------------|--------------------------|-------------------------------------|--|--| | OE | DIR | CLKAB | CLKBA | SAB | SBA | A1 THRU A8 | B1 THRU B8 | OPERATION OR FUNCTION | | | | Х | Х | 1 | Χ | Χ | Χ | Input | Unspecified <sup>†</sup> | Store A, B unspecified <sup>†</sup> | | | | Х | Χ | Χ | $\uparrow$ | Χ | Χ | Unspecified <sup>†</sup> | Input | Store B, A unspecified <sup>†</sup> | | | | Н | Х | 1 | <b>↑</b> | Х | Χ | Input | Input | Store A and B data | | | | Н | Χ | H or L | H or L | Χ | Χ | Input disabled | Input disabled | Isolation, hold storage | | | | L | L | Х | Х | Х | L | Output | Input | Real-time B data to A bus | | | | L | L | Χ | H or L | Χ | Н | Output | Input | Stored B data to A bus | | | | L | Н | Х | Х | L | Х | Input | Output | Real-time A data to B bus | | | | L | Н | H or L | Χ | Н | X | Input | Output | Stored A data to B bus | | | <sup>†</sup> The data output functions may be enabled or disabled by various signals at the $\overline{\text{OE}}$ and DIR inputs. Data input functions are always enabled; i.e., data at the bus pins will be stored on every low-to-high transition of the clock inputs. # logic symbol‡ <sup>&</sup>lt;sup>‡</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. Pin numbers shown are for the DB, DW, JT, NT, and PW packages. ## logic diagram (positive logic) Pin numbers shown are for the DB, DW, JT, NT, and PW packages. ### absolute maximum ratings over operating free-air temperature range (unless otherwise noted) | Supply voltage range, V <sub>CC</sub> | $\dots$ -0.5 V to 7 V | |--------------------------------------------------------------------------------------------|-----------------------| | Input voltage range, V <sub>I</sub> (except I/O ports) (see Note 1) | 0.5 V to 7 V | | Voltage range applied to any output in the high state or power-off state, V <sub>O</sub> | . −0.5 V to 5.5 V | | Current into any output in the low state, I <sub>O</sub> : SN54ABT646 | 96 mA | | SN74ABT646 | 128 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –18 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | −50 mA | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 2): DB package | 0.65 W | | DW package | 1.7 W | | NT package | 1.3 W | | PW package | 0.7 W | | Storage temperature range | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils, except for the NT package, which has a trace length of zero. For more information, refer to the *Package Thermal Considerations* application note in the 1994 ABT Advanced BiCMOS Technology Data Book, literature number SCBD002B. ## recommended operating conditions (see Note 3) | | | SN54A | BT646 | SN74A | UNIT | | |----------|------------------------------------|--------|-------|-------|------|------| | | | MIN | MAX | MIN | MAX | UNIT | | VCC | Supply voltage | 4.5 | 5.5 | 4.5 | 5.5 | V | | VIH | High-level input voltage | 2 | EN | 2 | | V | | $V_{IL}$ | Low-level input voltage | | 0.8 | | 0.8 | V | | VI | Input voltage | 0 < | Vcc | 0 | VCC | V | | loh | High-level output current | 40, | -24 | | -32 | mA | | IOL | Low-level output current | 700 | 48 | | 64 | mA | | Δt/Δν | Input transition rise or fall rate | )<br>V | 5 | | 5 | ns/V | | TA | Operating free-air temperature | -55 | 125 | -40 | 85 | °C | NOTE 3: Unused or floating pins (input or I/O) must be held high or low. # SN54ABT646, SN74ABT646 OCTAL BUS TRANSCEIVERS AND REGISTERS WITH 3-STATE OUTPUTS SCBS068E - JULY 1991 - REVISED JULY 1994 # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | DADAMETER | TEST CONDITIONS | | | Т | A = 25°C | ; | SN54A | BT646 | SN74A | BT646 | UNIT | |--------------------|--------------------------------------------------------------|---------------------------|------------------|-----|------------------|-------|-------|-------|-------|-------|------| | PARAMETER | | | | MIN | TYP <sup>†</sup> | MAX | MIN | MAX | MIN | MAX | UNII | | VIK | V <sub>CC</sub> = 4.5 V, | I <sub>I</sub> = -18 mA | | | | -1.2 | | -1.2 | | -1.2 | V | | | $V_{CC} = 4.5 \text{ V},$ | $I_{OH} = -3 \text{ mA}$ | | 2.5 | | | 2.5 | | 2.5 | | | | \/ | $V_{CC} = 5 V$ , | $I_{OH} = -3 \text{ mA}$ | | 3 | | | 3 | | 3 | | v | | VOH | V <sub>CC</sub> = 4.5 V | $I_{OH} = -24 \text{ mA}$ | | 2 | | | 2 | | | | V | | | VCC = 4.5 V | $I_{OH} = -32 \text{ mA}$ | | 2* | | | | | 2 | | | | Voi | V00 - 45 V | I <sub>OL</sub> = 48 mA | | | | 0.55 | | 0.55 | | | V | | VOL | V <sub>CC</sub> = 4.5 V | I <sub>OL</sub> = 64 mA | | | | 0.55* | | 4 | | 0.55 | | | II | V <sub>CC</sub> = 5.5 V, | | Control inputs | | | ±1 | | ±1 | | ±1 | μΑ | | '' | $V_I = V_{CC}$ or GND | | A or B ports | | | ±100 | | ±100 | | ±100 | μΑ | | lozh <sup>‡</sup> | $V_{CC} = 5.5 V$ , | V <sub>O</sub> = 2.7 V | | | | 10§ | 1 | 50 | | 10§ | μΑ | | I <sub>OZL</sub> ‡ | $V_{CC} = 5.5 \text{ V},$ | V <sub>O</sub> = 0.5 V | | | | -10§ | 2 | -50 | | -10§ | μΑ | | l <sub>off</sub> | $V_{CC} = 0$ , | $V_I$ or $V_O \le 4.5$ | / | | | ±100 | 20 | | | ±100 | μΑ | | ICEX | $V_{CC} = 5.5 V,$ | V <sub>O</sub> = 5.5 V | Outputs high | | | 50 | Q | 50 | | 50 | μΑ | | ΙΟ¶ | $V_{CC} = 5.5 V,$ | $V_0 = 2.5 \text{ V}$ | | -50 | -100 | -180 | -50 | -180 | -50 | -180 | mA | | | | | Outputs high | | | 250 | | 250 | | 250 | μΑ | | ICC | $V_{CC} = 5.5 \text{ V},$<br>$V_{I} = V_{CC} \text{ or GND}$ | $I_O = 0$ , | Outputs low | | | 30 | | 30 | | 30 | mA | | | v = vCC or GMD | | Outputs disabled | | | 250 | | 250 | | 250 | μΑ | | ∆l <sub>CC</sub> # | V <sub>CC</sub> = 5.5 V,<br>Other inputs at V <sub>C</sub> | One input at 3.4 | ΙV, | | | 1.5 | | 1.5 | | 1.5 | mA | | C <sub>i</sub> | V <sub>I</sub> = 2.5 V or 0.5 \ | / | Control inputs | | 7 | | | | | | pF | | C <sub>io</sub> | $V_0 = 2.5 \text{ V or } 0.5$ | V | A or B ports | | 12 | | | | | | pF | <sup>\*</sup> On products compliant to MIL-STD-883, Class B, this parameter does not apply. # timing requirements over recommended ranges of supply voltage and operating free-air temperature (unless otherwise noted) (see Figure 2) | | | V <sub>CC</sub> = | $V_{CC} = 5 \text{ V},$ $T_A = 25^{\circ}\text{C}$ | | SN54ABT646 | | SN74ABT646 | | | | |-----------------|----------------------------------------------|-------------------|----------------------------------------------------|-----|------------|----------|------------|-----|-----|--| | | | | | | MIN | MAX | MIN | MAX | | | | fclock | Clock frequency | | | 125 | 0 | 125 | 0 | 125 | MHz | | | t <sub>W</sub> | Pulse duration, CLK high or low | | | | 4 | 10,7 | 4 | | ns | | | | Catura time A on B hatara Cl KABA an Cl KBAA | High | 3.5 | | 3.5 | IIE. | 3.5 | | | | | t <sub>su</sub> | Setup time, A or B before CLKAB↑ or CLKBA↑ | | 3 | | 3. | <i>'</i> | 3 | | ns | | | th | Hold time, A or B after CLKAB↑ or CLKBA↑ | | | | 0 | | 0 | | ns | | <sup>&</sup>lt;sup>†</sup> All typical values are at $V_{CC} = 5 \text{ V}$ . <sup>&</sup>lt;sup>‡</sup>The parameters I<sub>OZH</sub> and I<sub>OZI</sub> include the input leakage current. <sup>§</sup> This data sheet limit may vary among suppliers. <sup>¶</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second. <sup>#</sup>This is the increase in supply current for each input that is at the specified TTL voltage level rather than VCC or GND. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L$ = 50 pF (unless otherwise noted) (see Figure 2) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | V <sub>CC</sub> = 5 V,<br>T <sub>A</sub> = 25°C | | | SN54ABT646 | | SN74ABT646 | | UNIT | | |------------------|-----------------|----------------|-------------------------------------------------|-----|-----|------------|-----|------------|-----|------|--| | | (INPOT) | (001701) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | | | | f <sub>max</sub> | | | 125 | | | | | 125 | | MHz | | | <sup>t</sup> PLH | CLKBA or CLKAB | A or B | 2.2 | 4 | 6.8 | | | 2.2 | 7.8 | ns | | | <sup>t</sup> PHL | CLNBA OF CLNAB | AOIB | 1.7 | 4 | 7.4 | | | 1.7 | 8.4 | 115 | | | <sup>t</sup> PLH | A or B | B or A | 1.5 | 3 | 5.9 | | 4 | 1.5 | 6.9 | ns | | | t <sub>PHL</sub> | | BOIA | 1.5 | 3.3 | 5.9 | | 14 | 1.5 | 6.9 | 113 | | | t <sub>PLH</sub> | SAB or SBA† | B or A | 1.5 | 4 | 6.1 | | 2 | 1.5 | 7.1 | ns | | | t <sub>PHL</sub> | | | 1.5 | 3.6 | 6.9 | 1 | Q | 1.5 | 7.9 | | | | <sup>t</sup> PZH | ŌĒ | A or B | 1 | 4.3 | 5.3 | 2 | | 1 | 6.3 | ns | | | t <sub>PZL</sub> | OE | | 2.1 | 5.8 | 7.4 | 30 | , | 2.1 | 8.8 | 113 | | | <sup>t</sup> PHZ | ŌĒ | A or B | 1.5 | 3.5 | 7.3 | 2 | | 1.5 | 8.3 | ns | | | t <sub>PLZ</sub> | OE | AOIB | 1.5 | 3 | 7 | | | 1.5 | 7.5 | 113 | | | <sup>t</sup> PZH | DIR | A or B | 1.2 | 4.5 | 5.7 | | | 1.2 | 6.7 | ns | | | <sup>t</sup> PZL | DIK | | 2.5 | 6.5 | 9 | | | 2.5 | 9.5 | 115 | | | <sup>t</sup> PHZ | DID | DID | A or B | 1.5 | 3.8 | 6.7 | | | 1.5 | 7.7 | | | t <sub>PLZ</sub> | DIR A or B | | 1.5 | 3.8 | 7.2 | | | 1.5 | 8.2 | ns | | <sup>†</sup> These parameters are measured with the internal output state of the storage register opposite to that of the bus input. ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50 \Omega$ , $t_f \leq 2.5$ ns. $t_f \leq 2.5$ ns. - C. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control. - D. The outputs are measured one at a time with one transition per measurement. Figure 2. Load Circuit and Voltage Waveforms #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgement, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its semiconductor products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. CERTAIN APPLICATIONS USING SEMICONDUCTOR PRODUCTS MAY INVOLVE POTENTIAL RISKS OF DEATH, PERSONAL INJURY, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE ("CRITICAL APPLICATIONS"). TI SEMICONDUCTOR PRODUCTS ARE NOT DESIGNED, AUTHORIZED, OR WARRANTED TO BE SUITABLE FOR USE IN LIFE-SUPPORT DEVICES OR SYSTEMS OR OTHER CRITICAL APPLICATIONS. INCLUSION OF TI PRODUCTS IN SUCH APPLICATIONS IS UNDERSTOOD TO BE FULLY AT THE CUSTOMER'S RISK. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, warranty or endorsement thereof. Copyright © 1998, Texas Instruments Incorporated