SCCS057B - August 1994 - Revised September 2001 ### **Features** - Ioff supports partial-power-down mode operation - Edge-rate control circuitry for significantly improved noise characteristics - Typical output skew < 250 ps</li> - ESD > 2000V - TSSOP (19.6 mil pitch) and SSOP (25-mil pitch) packages - Industrial temperature range of -40°C to +85°C - $V_{CC} = 5V \pm 10\%$ ### CY74FCT16501T Features: - 64 mA sink current, 32 mA source current - Typical $V_{OLP}$ (ground bounce) <1.0V at $V_{CC}$ = 5V, $T_A$ = 25°C #### CY74FCT162501T Features: - · Balanced 24 mA output drivers - · Reduced system switching noise - Typical $V_{OLP}$ (ground bounce) <0.6V at $V_{CC}$ = 5V, $T_A$ = 25°C ### CY74FCT162H501T Features: - · Bus hold retains last active state - Eliminates the need for external pull-up or pull-down resistors # 18-Bit Registered Transceivers ### **Functional Description** These 18-bit universal bus transceivers can be operated in transparent, latched or clock modes by combining D-type latches and D-type flip-flops. Data flow in each direction is controlled by output enable (OEAB and OEBA), latch enable (LEAB and LEBA), and clock inputs (CLKAB and CLKBA). For A-to-B data flow, the device operates in transparent mode when LEAB is HIGH. When LEAB is LOW, the A data is latched if CLKAB is held at a HIGH or LOW logic level. If LEAB is LOW, the A bus data is stored in the latch/flip-flop on the LOW-to-HIGH transition of CLKAB. OEAB performs the output enable function on the B port. Data flow from B-to-A is similar to that of A-to-B and is controlled by OEBA, LEBA, and CLKBA. This device is fully specified for partial-power-down applications using $I_{\rm off}$ . The $I_{\rm off}$ circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. The CY74FCT16501T is ideally suited for driving high-capacitance loads and low-impedance backplanes. THE CY74FCT162501T has 24-mA balanced output drivers with current limiting resistors in the outputs. This reduces the need for external terminating resistors and provides for minimal undershoot and reduced ground bounce. The CY74FCT162501T is ideal for driving transmission lines. The CY74FCT162H501T is a 24-mA balanced output part, that has "bus hold" on the data inputs. The device retains the input's last state whenever the input goes to high impedance. This eliminates the need for pull-up/down resistors and prevents floating inputs. ## **Pin Description** | Name | Description | |-------|-----------------------------------------------------------------| | OEAB | A-to-B Output Enable Input | | OEBA | B-to-A Output Enable Input (Active LOW) | | LEAB | A-to-B Latch Enable Input | | LEBA | B-to-A Latch Enable Input | | CLKAB | A-to-B Clock Input | | CLKBA | B-to-A Clock Input | | А | A-to-B Data Inputs or B-to-A Three-State Outputs <sup>[1]</sup> | | В | B-to-A Data Inputs or A-to-B Three-State Outputs <sup>[1]</sup> | ### Function Table<sup>[2, 3]</sup> | | Inputs | | | | | | | | |------|--------|-------|---|------------------|--|--|--|--| | OEAB | LEAB | CLKAB | Α | В | | | | | | L | Х | Х | Х | Z | | | | | | Н | Н | Х | L | L | | | | | | Н | Н | Х | Н | Н | | | | | | Н | L | Т | L | L | | | | | | Н | L | | Н | Н | | | | | | Н | L | L | Х | B <sup>[4]</sup> | | | | | | Н | L | Н | Х | B <sup>[5]</sup> | | | | | # Maximum Ratings<sup>[6, 7]</sup> | (Above which the useful life may be impaired. For user guidelines, not tested.) | |---------------------------------------------------------------------------------| | Storage Temperature | | Ambient Temperature with Power Applied –55°C to +125°C | | DC Input Voltage0.5V to +7.0V | | DC Output Voltage0.5V to +7.0V | | DC Output Current (Maximum Sink Current/Pin)60 to +120 mA | | Power Dissipation1.0W | | Static Discharge Voltage>2001V (per MIL-STD-883, Method 3015) | ## **Operating Range** | Range | Ambient<br>Temperature | v <sub>cc</sub> | |------------|------------------------|-----------------| | Industrial | -40°C to +85°C | 5V ± 10% | #### Notes: - On the 74FCT162H501T these pins have bus hold. A-to-B data flow is shown. B-to-A data flow is similar but uses OEBA, LEBA, and CLKBA. H = HIGH Voltage Level L = LOW Voltage Level X = Don't Care Z = High-impedance \_\_\_ = LOW-to-HIGH Transition Output level before the indicated steady-state input conditions were established. Output level before the indicated steady-state input conditions were established, provided that CLKAB was HIGH before LEAB went LOW. Operation beyond the limits set forth may impair the useful life of the device. Unless otherwise noted, these limits are over the operating free-air temperature range. Unused inputs must always be connected to an appropriate logic voltage level, preferably either V<sub>CC</sub> or ground. # **Electrical Characteristics** Over the Operating Range | Parameter | Description | | Test Cond | itions | Min. | <b>Typ.</b> <sup>[8]</sup> | Max. | Unit | |-------------------|---------------------------------------------------------|---------------------------|---------------------------------------------|----------------------|------|----------------------------|------|------| | V <sub>IH</sub> | Input HIGH Voltage | | | | 2.0 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | | | 0.8 | V | | V <sub>H</sub> | Input Hysteresis <sup>[9]</sup> | | | | | 100 | | mV | | V <sub>IK</sub> | Input Clamp Diode Voltage | | V <sub>CC</sub> =Min., I <sub>IN</sub> =- | -18 mA | | -0.7 | -1.2 | V | | I <sub>IH</sub> | Input HIGH Current | Standard | V <sub>CC</sub> =Max., V <sub>I</sub> =\ | √cc | | | ±1 | μΑ | | | | Bus Hold | | | | | ±100 | | | I <sub>IL</sub> | Input LOW Current | Standard | V <sub>CC</sub> =Max., V <sub>I</sub> =0 | GND | | | ±1 | μΑ | | | | Bus Hold | | | | | ±100 | μΑ | | I <sub>BBH</sub> | Bus Hold Sustain Current on Bus Ho | old Input <sup>[10]</sup> | V <sub>CC</sub> =Min., V <sub>I</sub> =2.0V | | -50 | | | μΑ | | I <sub>BBL</sub> | | | | V <sub>I</sub> =0.8V | +50 | | | μΑ | | I <sub>BHHO</sub> | Bus Hold Overdrive Current on Bus put <sup>[10]</sup> | Hold In- | V <sub>CC</sub> =Max., V <sub>I</sub> = | 1.5V | | | TBD | mA | | I <sub>OZH</sub> | High Impedance Output Current (Three-State Output pins) | | V <sub>CC</sub> =Max., V <sub>OU</sub> | <sub>JT</sub> =2.7V | | | ±1 | μА | | I <sub>OZL</sub> | High Impedance Output Current (Three-State Output pins) | | V <sub>CC</sub> =Max., V <sub>OU</sub> | <sub>JT</sub> =0.5V | | | ±1 | μΑ | | I <sub>OS</sub> | Short Circuit Current <sup>[11]</sup> | | V <sub>CC</sub> =Max., V <sub>OU</sub> | <sub>IT</sub> =GND | -80 | -140 | -200 | mA | | Io | Output Drive Current <sup>[11]</sup> | | V <sub>CC</sub> =Max., V <sub>OU</sub> | <sub>JT</sub> =2.5V | -50 | | -180 | mA | | I <sub>OFF</sub> | Power-Off Disable | | V <sub>CC</sub> =0V, V <sub>OUT</sub> ≤ | 4.5V <sup>[12]</sup> | | | ±1 | μΑ | ### **Output Drive Characteristics for CY74FCT16501T** | Parameter | Description | Test Conditions | Min. | Typ. <sup>[8]</sup> | Max. | Unit | |-----------------|---------------------|------------------------------------------------|------|---------------------|------|------| | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> =Min., I <sub>OH</sub> =-3 mA | 2.5 | 3.5 | | V | | | | V <sub>CC</sub> =Min., I <sub>OH</sub> =-15 mA | 2.4 | 3.5 | | | | | | V <sub>CC</sub> =Min., I <sub>OH</sub> =-32 mA | 2.0 | 3.0 | | | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> =Min., I <sub>OL</sub> =64 mA | | 0.2 | 0.55 | V | ### Output Drive Characteristics for CY74FCT162501T, CY74FCT162H501T | Parameter | Description | Test Conditions | | Typ. <sup>[8]</sup> | Max. | Unit | |------------------|-------------------------------------|---------------------------------------------------------------------------------------------------|-----|---------------------|------|------| | I <sub>ODL</sub> | Output LOW Current <sup>[11]</sup> | V <sub>CC</sub> =5V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> , V <sub>OUT</sub> =1.5V | 60 | 115 | 150 | mA | | I <sub>ODH</sub> | Output HIGH Current <sup>[11]</sup> | V <sub>CC</sub> =5V, V <sub>IN</sub> =V <sub>IH</sub> or V <sub>IL</sub> , V <sub>OUT</sub> =1.5V | -60 | -115 | -150 | mA | | V <sub>OH</sub> | Output HIGH Voltage | V <sub>CC</sub> =Min., I <sub>OH</sub> =-24 mA | 2.4 | 3.3 | | V | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> =Min., I <sub>OL</sub> =24 mA | | 0.3 | 0.55 | V | ### Notes: - Typical values are at V<sub>CC</sub>= 5.0V, T<sub>A</sub>= +25°C ambient. This parameter is specified but not tested. Pins with bus hold are described in Pin Description. Not more than one output should be shorted at a time. Duration of short should not exceed one second. The use of high-speed test apparatus and/or sample and hold techniques are preferable in order to minimize internal chip heating and more accurately reflect operational values. Otherwise prolonged shorting of a high output may raise the chip temperature well above normal and thereby cause invalid readings in other parametric tests. In any sequence of parameter tests, I<sub>OS</sub> tests should be performed last. Tested at +25°C. # **Capacitance**[9] $(T_A = +25^{\circ}C, f = 1.0 \text{ MHz})$ | Parameter | Description | Test Conditions | Typ. <sup>[8]</sup> | Max. | Unit | |------------------|--------------------|-----------------------|---------------------|------|------| | C <sub>IN</sub> | Input Capacitance | $V_{IN} = 0V$ | 4.5 | 6.0 | pF | | C <sub>OUT</sub> | Output Capacitance | V <sub>OUT</sub> = 0V | 5.5 | 8.0 | pF | # **Power Supply Characteristics** | Sym. | Parameter | Test Conditions | [13] | Min. | <b>Typ.</b> <sup>[8]</sup> | Max. | Unit | |------------------|---------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|------|----------------------------|----------------------|------------| | I <sub>CC</sub> | Quiescent Power Supply<br>Current | V <sub>CC</sub> =Max. | V <sub>IN</sub> ≤0.2V<br>V <sub>IN</sub> ≥V <sub>CC</sub> −0.2V | _ | 5 | 500 | μА | | Δl <sub>CC</sub> | Quiescent Power Supply<br>Current TTL inputs HIGH | $V_{CC} = Max., V_{IN} = 3.4V^{[14]}$ | | _ | 0.5 | 1.5 | mA | | I <sub>CCD</sub> | Dynamic Power Supply<br>Current <sup>[15]</sup> | V <sub>CC</sub> =Max., Outputs Open<br>OEAB=OEBA=V <sub>CC</sub> or GND<br>One Input Toggling,<br>50% Duty Cycle | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | _ | 75 | 120 | μΑ/<br>MHz | | I <sub>C</sub> | Total Power Supply<br>Current <sup>[16]</sup> | V <sub>CC</sub> =Max., Outputs Open<br>f <sub>0</sub> =10MHz (CLKAB) | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | _ | 0.8 | 1.7 | mA | | | | 50% Duty Cycle OEAB=OEBA=V <sub>CC</sub> LEAB = GND, One Bit Toggling f <sub>1</sub> = 5MHz, 50% Duty Cycle | V <sub>IN</sub> =3.4V or<br>V <sub>IN</sub> =GND | _ | 1.3 | 3.2 | | | | | V <sub>CC</sub> =Max., Outputs Open<br>f <sub>0</sub> = 10MHz (CLKAB) | V <sub>IN</sub> =V <sub>CC</sub> or<br>V <sub>IN</sub> =GND | _ | 3.8 | 6.5 <sup>[17]</sup> | | | | | 50% Duty Cycle OEAB=OEBA=V <sub>CC</sub> LEAB=GND Eighteen Bits Toggling f <sub>1</sub> =2.5MHz, 50% Duty Cycle | V <sub>IN</sub> =3.4V or<br>V <sub>IN</sub> =GND | _ | 8.5 | 20.8 <sup>[17]</sup> | | 13. For conditions shown as Max. or Min., use appropriate value specified under Electrical Characteristics for the applicable device type. 14. Per TTL driven input ( $V_{IN}$ =3.4V); all other inputs at $V_{CC}$ or GND. Alcc = Power Supply Current for a TTL HIGH input (V<sub>IN</sub>=3.4V) D<sub>H</sub> = Duty Cycle for TTL inputs HIGH N<sub>T</sub> = Number of TTL inputs at D<sub>H</sub> $\begin{array}{lll} \textbf{I}_{CCD} & = & \textbf{Dynamic Current caused by an input transition pair (HLH or LHL)} \\ \textbf{f}_0 & = & \textbf{Clock frequency for registered devices, otherwise zero} \\ \textbf{f}_1 & = & \textbf{Input signal frequency} \\ \end{array}$ = Number of inputs changing at f<sub>1</sub> All currents are in milliamps and all frequencies are in megahertz. 17. Values for these conditions are examples of the I<sub>CC</sub> formula. These limits are specified but not tested. # Switching Characteristics Over the Operating Range<sup>[18]</sup> | | | | CY74FCT<br>CY74FCT | | CY74FCT1<br>CY74FCT1 | 62501CT<br>62H501CT | | | |--------------------------------------|--------------------------------------------------------|------------|--------------------|------|----------------------|---------------------|------|-----------------------------| | Parameter | Description | | Min. | Max. | Min. | Max. | Unit | Fig.<br>No. <sup>[19]</sup> | | f <sub>MAX</sub> | CLKAB or CLKBA frequency <sup>[20]</sup> | | _ | 150 | _ | 150 | MHz | _ | | t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delay<br>A to B or B to A | | 1.5 | 5.1 | 1.5 | 4.6 | ns | 1,3 | | t <sub>PLH</sub> t <sub>PHL</sub> | Propagation Delay<br>LEBA to A, LEAB to B | | 1.5 | 5.6 | 1.5 | 5.3 | ns | 1,5 | | t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>CLKBA to A,<br>CLKAB to B | | 1.5 | 5.6 | 1.5 | 5.3 | ns | 1,5 | | t <sub>PZH</sub> t <sub>PZL</sub> | Output Enable Time<br>OEBA to A, OEAB to B | | 1.5 | 6.0 | 1.5 | 5.6 | ns | 1,7,8 | | t <sub>PHZ</sub> | Output Disable Time<br>OEBA to A, OEAB to B | | 1.5 | 5.6 | 1.5 | 5.2 | ns | 1,7,8 | | t <sub>SU</sub> | Set-Up Time, HIGH or LOW<br>A to CLKAB,<br>B to CLKBA | | 3.0 | _ | 3.0 | _ | ns | 4 | | t <sub>H</sub> | Hold Time HIGH or LOW<br>A to CLKAB,<br>B to CLKBA | | 0 | _ | 0 | _ | ns | 4 | | t <sub>SU</sub> | Set-Up Time, HIGH or LOW | Clock LOW | 3.0 | _ | 3.0 | _ | ns | 4 | | | A to LEAB,<br>B to LEBA | Clock HIGH | 1.5 | _ | 1.5 | _ | ns | 4 | | t <sub>H</sub> | Hold Time, HIGH or LOW, A to LEAB,<br>B to LEBA | | 1.5 | _ | 1.5 | _ | ns | 4 | | t <sub>W</sub> | LEAB or LEBA Pulse Width HIGH <sup>[20]</sup> | | 3.0 | _ | 3.0 | _ | ns | 5 | | t <sub>W</sub> | CLKAB or CLKBA Pulse Width HIGH or LOW <sup>[20]</sup> | | 3.0 | _ | 3.0 | _ | ns | 5 | | t <sub>SK(O)</sub> | Output Skew <sup>[21]</sup> | | | 0.5 | | 0.5 | ns | | Minimum limits are specified, but not tested, on propagation delays. See "Parameter Measurement Information" in the General Information section. This parameter is guaranteed but not tested. Skew between any two outputs of the same package switching in the same direction. This parameter ensured by design. # Ordering Information CY74FCT16501T | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|------------------------|-----------------|------------------------|--------------------| | 5.1 | CY74FCT16501ATPVC/PVCT | O56 | 56-Lead (300-Mil) SSOP | Industrial | # Ordering Information CY74FCT162501T | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|--------------------|-----------------|-------------------------|--------------------| | 4.6 | 74FCT162501CTPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | | | CY74FCT162501CTPVC | O56 | 56-Lead (300-Mil) SSOP | | | | 74FCT162501CTPVCT | O56 | 56-Lead (300-Mil) SSOP | | | 5.1 | 74FCT162501ATPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | | | CY74FCT162501ATPVC | O56 | 56-Lead (300-Mil) SSOP | | | | 74FCT162501ATPVCT | O56 | 56-Lead (300-Mil) SSOP | | # Ordering Information CY74FCT162H501T | Speed<br>(ns) | Ordering Code | Package<br>Name | Package Type | Operating<br>Range | |---------------|------------------------|-----------------|-------------------------|--------------------| | 4.6 | 74FCT162H501CTPACT | Z56 | 56-Lead (240-Mil) TSSOP | Industrial | | | 74FCT162H501CTPVC/PVCT | O56 | 56-Lead (300-Mil) SSOP | | # **Package Diagrams** ### 56-Lead Shrunk Small Outline Package O56 ### 56-Lead Thin Shrunk Small Outline Package Z56 ### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265