SCLS571 - FEBRUARY 2004 - Controlled Baseline - One Assembly/Test Site, One Fabrication Site - Extended Temperature Performance of -40°C to 125°C - Enhanced Diminishing Manufacturing Sources (DMS) Support - Enhanced Product Change Notification - Qualification Pedigree<sup>†</sup> - Buffered Inputs - Common 3-State Output-Enable Control - 3-State Outputs - Bus-Line Driving Capability - Typical Propagation Delay (Clock to Q): 15 ns at V<sub>CC</sub> = 5 V, C<sub>L</sub> = 15 pF, T<sub>Δ</sub> = 25°C - Fanout (Over Temperature Range) - Standard Outputs ... 10 LSTTL Loads - Bus Driver Outputs ... 15 LSTTL Loads - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - V<sub>CC</sub> Voltage = 4.5 V to 5.5 V - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub> = 0.8 V (Max), V<sub>IH</sub> = 2 V (Min) - CMOS Input Compatibility, $I_I \le 1 \mu A$ at $V_{OL}$ , $V_{OH}$ ### M OR PW PACKAGE (TOP VIEW) | OE [ | 1 | U | 20 | ] v <sub>cc</sub> | |-------|----|---|----|-------------------| | D0 [ | 2 | | 19 | ] Q0 | | D1 [ | 3 | | 18 | ] Q1 | | D2 [ | 4 | | 17 | ] Q2 | | D3 [ | 5 | | 16 | ] Q3 | | D4 [ | 6 | | 15 | ] Q4 | | D5 [ | 7 | | 14 | ] Q5 | | D6 [ | 8 | | 13 | ] Q6 | | D7 [ | 9 | | 12 | <b>Q</b> 7 | | GND [ | 10 | | 11 | ] CP | ## description/ordering information The CD74HCT574 is an octal D-type flip-flop with 3-state outputs and the capability to drive 15 LSTTL loads. The eight edge-triggered flip-flops enter data into their registers on the low-to-high transition of the clock (CP). The output enable ( $\overline{OE}$ ) controls the 3-state outputs and is independent of the register operation. When $\overline{OE}$ is high, the outputs are in the high-impedance state. ### ORDERING INFORMATION | TA | PACK | AGE‡ | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|------------|---------------|--------------------------|---------------------| | 4000 1- 40500 | SOIC - M | Tape and reel | CD74HCT574QM96EP | HCT574EP | | -40°C to 125°C | TSSOP - PW | Tape and reel | CD74HCT574QPWREP | HCT574EP | <sup>&</sup>lt;sup>‡</sup> Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at www.ti.com/sc/package. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. <sup>†</sup> Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits. # CD74HCT574-EP HIGH-SPEED CMOS LOGIC OCTAL D-TYPE FLIP-FLOP 3-STATE, POSITIVE-EDGE TRIGGERED SCLS571 - FEBRUARY 2004 ### **FUNCTION TABLE** | | OUTPUT | | | |----|--------|---|----------------| | OE | CP | D | Q | | L | 1 | Н | Н | | L | 1 | L | L | | L | L | Χ | Q <sub>0</sub> | | Н | X | Χ | Z | NOTE: H = High voltage level (steady state) L = Low voltage level (steady state) X = Don't care $\uparrow$ = Transition from low to high level $Q_0$ = Level before the indicated steady-state conditions were established Z = High-impedance state # logic diagram (positive logic) # CD74HCT574-EP HIGH-SPEED CMOS LOGIC OCTAL D-TYPE FLIP-FLOP 3-STATE, POSITIVE-EDGE TRIGGERED SCLS571 - FEBRUARY 2004 # absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> (see Note 1) | 0.5 V to 7 V | |----------------------------------------------------------------------------------------------|----------------| | Input clamp current, $I_{IK}$ ( $V_I < -0.5 \text{ V or } V_I > V_{CC} + 0.5 \text{ V}$ ) | ±20 mA | | Output clamp current, $I_{OK}$ ( $V_O < -0.5 \text{ V or } V_O > V_{CC} + 0.5 \text{ V}$ ) | | | Drain current per output, $I_O$ ( $V_O > -0.5 \text{ V}$ or $V_O < V_{CC} + 0.5 \text{ V}$ ) | ±35 mA | | Output source or sink current per output, $I_O$ ( $V_O > -0.5$ V or $V_O < V_{CC} + 0.5$ V) | ±25 mA | | Continuous current through V <sub>CC</sub> or GND, I <sub>CC</sub> | ±50 mA | | Package thermal impedance, θ <sub>JA</sub> (see Note 2): M package | 58°C/W | | PW package | 69°C/W | | Maximum junction temperature, T <sub>J</sub> | 150°C | | Lead temperature (during soldering): | | | At distance $1/16 \pm 1/32$ inch $(1,59 \pm 0,79$ mm) from case for 10 s max | 300°C | | Storage temperature range, T <sub>stg</sub> | -65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. All voltages referenced to GND unless otherwise specified. # recommended operating conditions (see Note 3) | | | MIN | MAX | UNIT | |----------------|--------------------------------------------------------------------|-----|------|------| | Vcc | Supply voltage | 4.5 | 5.5 | V | | VIH | High-level input voltage $V_{CC} = 4.5 \text{ V}$ to 5.5 V | 2 | | V | | VIL | Low-level input voltage $V_{CC} = 4.5 \text{ V to } 5.5 \text{ V}$ | | 0.8 | V | | VI | Input voltage | 0 | VCC | V | | VO | Output voltage | 0 | VCC | V | | | V <sub>CC</sub> = 2 V | 0 | 1000 | | | t <sub>t</sub> | Input transition (rise and fall) time $V_{CC} = 4.5 \text{ V}$ | 0 | 500 | ns | | | VCC = 6 V | 0 | 400 | | | TA | Operating free-air temperature | -40 | 125 | °C | NOTE 3: All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs*, literature number SCBA004. <sup>2.</sup> The package thermal impedance is calculated in accordance with JESD 51-7. # CD74HCT574-EP HIGH-SPEED CMOS LOGIC OCTAL D-TYPE FLIP-FLOP 3-STATE, POSITIVE-EDGE TRIGGERED SCLS571 - FEBRUARY 2004 ## electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | lo<br>(mA) | v <sub>cc</sub> | T <sub>A</sub> = 25°C | | | T <sub>A</sub> = - | UNIT | | |-----------------|------------------------------------|-----------------------|------------|----------------------|-----------------------|-----|------|--------------------|------|----| | | | (mA) | | MIN | TYP | MAX | MIN | MAX | | | | V | V V 22V | CMOS loads | -0.02 | 4.5 V | 4.4 | | | 4.4 | | V | | VOH | $V_I = V_{IH}$ or $V_{IL}$ | TTL loads | -6 | 4.5 V | 3.98 | | | 3.7 | | V | | .,, | V VV | CMOS loads | 0.02 | 4.5 V | | | 0.1 | | 0.1 | ., | | V <sub>OL</sub> | $V_I = V_{IH} \text{ or } V_{IL}$ | TTL loads | 6 | 4.5 V | | | 0.26 | | 0.4 | V | | lį | $V_I = V_{CC}$ or GND | | 0 | 5.5 V | | | ±0.1 | | ±1 | μΑ | | loz | $V_I = V_{IL} \text{ or } V_{IH},$ | $V_O = V_{CC}$ or GND | | 6 V | | | ±0.5 | | ±10 | μΑ | | lcc | $V_I = V_{CC}$ or GND | | 0 | 5.5 V | | | 8 | | 160 | μΑ | | ΔlCC | $V_{I} = V_{CC} - 2.1 V,$ | See Note 4 | | 4.5 V<br>to<br>5.5 V | | 100 | 360 | | 490 | μΑ | | C <sub>IN</sub> | C <sub>L</sub> = 50 pF | | | | | | 10 | | 10 | pF | | COUT | 3-state | | | | | | 20 | | 20 | pF | NOTE 4: For dual-supply systems, theoretical worst-case (V<sub>I</sub> = 2.4 V, V<sub>CC</sub> = 5.5 V) specification is 1.8 mA. ### **HCT** input loading | TYPE | INPUT | UNIT LOADS† | |------|-------|-------------| | | D0-D7 | 0.4 | | '574 | CP | 0.75 | | | OE | 0.6 | $<sup>^{\</sup>dagger}$ Unit load is $\Delta I_{CC}$ limit specified in electrical characteristics table, e.g., 360 $\mu A$ max at 25°C. ### timing requirements over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | | Vcc | T <sub>A</sub> = 25°C | | T <sub>A</sub> = -40°C<br>TO 125°C | | UNIT | |------------------|--------------------------------|-------|-----------------------|-----|------------------------------------|-----|------| | | | | MIN | MAX | MIN | MAX | | | f <sub>max</sub> | Maximum clock frequency | 4.5 V | 30 | | 20 | | MHz | | t <sub>W</sub> | Clock pulse duration | 4.5 V | 16 | | 24 | | ns | | t <sub>su</sub> | Setup time, data before clock↑ | 4.5 V | 12 | | 18 | | ns | | th | Hold time, data after clock ↑ | 4.5 V | 5 | | 5 | | ns | # CD74HCT574-EP HIGH-SPEED CMOS LOGIC OCTAL D-TYPE FLIP-FLOP 3-STATE, POSITIVE-EDGE TRIGGERED SCLS571 - FEBRUARY 2004 # switching characteristics over recommended operating free-air temperature range (unless otherwise noted) (see Figure 1) | PARAMETER | FROM | TO | LOAD | ν <sub>CC</sub> | T | λ = 25°C | ; | T <sub>A</sub> = - | | UNIT | |------------------|----------|----------|-------------------------|-----------------|-----|----------|-----|--------------------|-----|------| | | (INPUT) | (OUTPUT) | CAPACITANCE | | MIN | TYP | MAX | MIN | MAX | | | | CD. | _ | C <sub>L</sub> = 50 pF | 4.5 V | | | 33 | | 50 | | | <sup>t</sup> pd | СР | Q | C <sub>L</sub> = 15 pF | 5 V | | 15 | | | | ns | | <b>A</b> | ŌĒ | _ | C <sub>L</sub> = 50 pF | 4.5 V | | | 28 | | 42 | | | <sup>t</sup> dis | OE | Q | C <sub>L</sub> = 15 pF | 5 V | | 11 | | | | ns | | | ten OE Q | | $C_{L} = 50 \text{ pF}$ | 4.5 V | | | 30 | | 45 | | | <sup>t</sup> en | OE | Q | C <sub>L</sub> = 15 pF | 5 V | | 12 | | | | ns | | t <sub>t</sub> | | Q | C <sub>L</sub> = 50 pF | 4.5 V | | | 12 | | 18 | ns | | f <sub>max</sub> | СР | | C <sub>L</sub> = 15 pF | 5 V | | 60 | · | · | | MHz | # operating characteristics, $V_{CC} = 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , input $t_r$ , $t_f = 6 \text{ ns}$ | | PARAMETER | TYP | UNIT | |-----------------|--------------------------------------------|-----|------| | C <sub>pd</sub> | Power dissipation capacitance (see Note 5) | 47 | pF | NOTE 5: $C_{pd}$ is used to determine the dynamic power consumption ( $P_D$ ), per package. $P_D = (C_{PD} \times V_{CC}^2 \times f_I) + \Sigma (C_L \times V_{CC}^2 \times f_O)$ f<sub>I</sub> = input frequency f<sub>O</sub> = output frequency C<sub>L</sub> = output load capacitance V<sub>CC</sub> = supply voltage ### PARAMETER MEASUREMENT INFORMATION NOTES: A. C<sub>I</sub> includes probe and jig capacitance. - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control. - All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 1 MHz, $Z_O = 50 \Omega$ , $t_f \leq 6$ ns. - D. The outputs are measured one at a time, with one input transition per measurement. - E. All parameters and waveforms are not applicable to all devices. - F. tpLH and tpHL are the same as tpd. - G. tpLz and tpHz are the same as tdis. - H. tpzH and tpzL are the same as ten. Figure 1. Load Circuit and Voltage Waveforms com 18-Sep-2008 ### PACKAGING INFORMATION | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------| | CD74HCT574QM96EP | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | CD74HCT574QPWREP | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | V62/04739-01XE | ACTIVE | SOIC | DW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | | V62/04739-01YE | ACTIVE | TSSOP | PW | 20 | 2000 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-1-260C-UNLIM | <sup>(1)</sup> The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. **NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. ### OTHER QUALIFIED VERSIONS OF CD74HCT574-EP: Automotive: CD74HCT574-Q1 • Military: CD54HCT574 NOTE: Qualified Version Definitions: - Catalog TI's standard catalog product - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Military QML certified for Military and Defense Applications PACKAGE MATERIALS INFORMATION www.ti.com 5-May-2011 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE ### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CD74HCT574QM96EP | SOIC | DW | 20 | 2000 | 330.0 | 24.4 | 10.8 | 13.0 | 2.7 | 12.0 | 24.0 | Q1 | | CD74HCT574QPWREP | TSSOP | PW | 20 | 2000 | 330.0 | 16.4 | 6.95 | 7.1 | 1.6 | 8.0 | 16.0 | Q1 | www.ti.com 5-May-2011 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |------------------|--------------|-----------------|------|------|-------------|------------|-------------| | CD74HCT574QM96EP | SOIC | DW | 20 | 2000 | 346.0 | 346.0 | 41.0 | | CD74HCT574QPWREP | TSSOP | PW | 20 | 2000 | 346.0 | 346.0 | 33.0 | DW (R-PDSO-G20) # PLASTIC SMALL OUTLINE NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15). - D. Falls within JEDEC MS-013 variation AC. DW (R-PDSO-G20) PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Refer to IPC7351 for alternate board design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC—7525 - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PW (R-PDSO-G20) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. - B. This drawing is subject to change without notice. - Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side. - Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side. - E. Falls within JEDEC MO-153 # PW (R-PDSO-G20) # PLASTIC SMALL OUTLINE NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate design. - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations. - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. ### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. **Applications** TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Products** Wireless Connectivity #### Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive **Amplifiers** amplifier.ti.com Communications and Telecom www.ti.com/communications dataconverter.ti.com Computers and Peripherals www.ti.com/computers **Data Converters DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP dsp.ti.com **Energy and Lighting** www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical Logic logic.ti.com Security www.ti.com/security Power Mgmt www.ti.com/space-avionics-defense power.ti.com Space, Avionics and Defense Microcontrollers Video and Imaging microcontroller.ti.com www.ti.com/video www.ti-rfid.com **OMAP Mobile Processors** www.ti.com/omap TI E2E Community Home Page www.ti.com/wirelessconnectivity Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2012, Texas Instruments Incorporated e2e.ti.com