Data sheet acquired from Harris Semiconductor SCHS249B August 1998 - Revised July 2002 # **Octal D Flip-Flop with Reset** #### Features - Buffered Inputs - · Typical Propagation Delay - 6.5ns at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ , $C_L = 50pF$ - Exceeds 2kV ESD Protection MIL-STD-883, Method 3015 - SCR-Latchup-Resistant CMOS Process and Circuit Design - Speed of Bipolar FAST™/AS/S with Significantly Reduced Power Consumption - Balanced Propagation Delays - AC Types Feature 1.5V to 5.5V Operation and Balanced Noise Immunity at 30% of the Supply - ±24mA Output Drive Current - Fanout to 15 FAST™ ICs - Drives $50\Omega$ Transmission Lines #### **Pinout** CD54AC273, CD54ACT273 (CDIP) CD74AC273, CD74ACT273 (PDIP, SOIC) TOP VIEW ### Description The 'AC273 and 'ACT273 devices are octal D-type flip-flops with reset that utilize advanced CMOS logic technology. Information at the D input is transferred to the Q output on the positive-going edge of the clock pulse. All eight flip-flops are controlled by a common clock (CP) and a common reset ( $\overline{\text{MR}}$ ). Resetting is accomplished by a low voltage level independent of the clock. ### **Ordering Information** | PART<br>NUMBER | TEMPERATURE<br>RANGE | PACKAGE | |----------------|------------------------------------------------|------------| | CD74AC273E | 0°C to 70°C<br>-40°C to 85°C<br>-55°C to 125°C | 20 Ld PDIP | | CD54AC273F3A | -55°C to 125°C | 20 Ld CDIP | | CD74ACT273E | 0°C to 70°C<br>-40°C to 85°C<br>-55°C to 125°C | 20 Ld PDIP | | CD54ACT273F3A | -55 <sup>0</sup> C to 125 <sup>0</sup> C | 20 Ld CDIP | | CD74AC273M | 0°C to 70°C<br>-40°C to 85°C<br>-55°C to 125°C | 20 Ld SOIC | | CD74ACT273M | 0°C to 70°C<br>-40°C to 85°C<br>-55°C to 125°C | 20 Ld SOIC | #### NOTES: - 1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. - Wafer and die for this part number is available which meets all electrical specifications. Please contact your local sales office for ordering information. # Functional Diagram **TRUTH TABLE** | | OUTPUTS | | | |---------------|-------------|------------|----| | RESET<br>(MR) | CLOCK<br>CP | DATA<br>Dn | Qn | | L | Х | Х | L | | Н | <b>↑</b> | Н | Н | | Н | 1 | L | L | | Н | L | Х | Q0 | # **Absolute Maximum Ratings** | DC Supply Voltage, V <sub>CC</sub> 0.5V | to 6V | |----------------------------------------------------------------------------------------|-------| | DC Input Diode Current, I <sub>IK</sub> | | | For $V_1 < -0.5V$ or $V_1 > V_{CC} + 0.5V$ $\pm 2$ | 20mA | | DC Output Diode Current, IOK | | | For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ | 50mA | | DC Output Source or Sink Current per Output Pin, IO | | | For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ | 50mA | | DC V <sub>CC</sub> or Ground Current, I <sub>CC or</sub> I <sub>GND</sub> (Note 3) ±10 | )0mA | #### **Thermal Information** | Thermal Resistance, $\theta_{JA}$ (Typical, Note 5) | |------------------------------------------------------| | E Package | | M Package58°C/W | | Maximum Junction Temperature (Plastic Package) 150°C | | Maximum Storage Temperature Range65°C to 150°C | | Maximum Lead Temperature (Soldering 10s)300°C | # **Operating Conditions** | Temperature Range, T <sub>A</sub> | 55°C to 125°C | |-------------------------------------------------------------|-------------------------------------| | Supply Voltage Range, V <sub>CC</sub> (Note 4) | | | AC Types | 1.5V to 5.5V | | ACT Types | 4.5V to 5.5V | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> | 0V to $V_{\mbox{\footnotesize CC}}$ | | Input Rise and Fall Slew Rate, dt/dv | | | AC Types, 1.5V to 3V | 50ns (Max) | | AC Types, 3.6V to 5.5V | 20ns (Max) | | ACT Types, 4.5V to 5.5V | 10ns (Max) | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTES: - 3. For up to 4 outputs per device, add $\pm 25 \text{mA}$ for each additional output. - 4. Unless otherwise specified, all voltages are referenced to ground. - 5. The package thermal impedance is calculated in accordance with JESD 51. #### **DC Electrical Specifications** | | | TEST<br>CONDITIONS | | - 1 | | oc. | | C TO<br>°C | | C TO<br>5°C | | |---------------------------|-----------------|------------------------------------|---------------------|-----|------|------|------|------------|------|-------------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (V) | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | AC TYPES | | | | | | | | | | | | | High Level Input Voltage | V <sub>IH</sub> | - | - | 1.5 | 1.2 | - | 1.2 | - | 1.2 | - | V | | | | | | 3 | 2.1 | - | 2.1 | - | 2.1 | - | V | | | | | | 5.5 | 3.85 | - | 3.85 | - | 3.85 | - | V | | Low Level Input Voltage | V <sub>IL</sub> | - | - | 1.5 | - | 0.3 | - | 0.3 | - | 0.3 | V | | | | | | 3 | - | 0.9 | - | 0.9 | - | 0.9 | V | | | | | | 5.5 | - | 1.65 | - | 1.65 | - | 1.65 | V | | High Level Output Voltage | Voн | V <sub>IH</sub> or V <sub>IL</sub> | -0.05 | 1.5 | 1.4 | - | 1.4 | - | 1.4 | - | V | | | | | -0.05 | 3 | 2.9 | - | 2.9 | - | 2.9 | - | V | | | | | -0.05 | 4.5 | 4.4 | - | 4.4 | - | 4.4 | - | V | | | | | -4 | 3 | 2.58 | - | 2.48 | - | 2.4 | - | V | | | | | -24 | 4.5 | 3.94 | - | 3.8 | - | 3.7 | - | V | | | | | -75<br>(Note 6, 7) | 5.5 | - | - | 3.85 | - | - | - | V | | | | | -50<br>(Note 6, 7) | 5.5 | - | - | - | - | 3.85 | - | V | # DC Electrical Specifications (Continued) | | | 1 | ST<br>ITIONS | Voc | V <sub>CC</sub> 25°C | | -40°C TO<br>85°C | | -55°C TO<br>125°C | | | |---------------------------------------------------------------------------|------------------|------------------------------------|---------------------|---------------|----------------------|------|------------------|------|-------------------|------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | (v) | MIN | MAX | MIN | MAX | MIN | MAX | UNITS | | Low Level Output Voltage | $V_{OL}$ | V <sub>IH</sub> or V <sub>IL</sub> | 0.05 | 1.5 | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | 0.05 | 3 | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | 0.05 | 4.5 | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | 12 | 3 | - | 0.36 | - | 0.44 | - | 0.5 | V | | | | | 24 | 4.5 | - | 0.36 | - | 0.44 | - | 0.5 | V | | | | | 75<br>(Note 6, 7) | 5.5 | - | - | - | 1.65 | - | - | V | | | | | 50<br>(Note 6, 7) | 5.5 | - | - | - | - | - | 1.65 | V | | Input Leakage Current | lį | V <sub>CC</sub> or<br>GND | - | 5.5 | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Supply Current<br>MSI | I <sub>CC</sub> | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | 8 | - | 80 | - | 160 | μА | | ACT TYPES | | | | | | | | | | | | | High Level Input Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | 2 | - | 2 | - | V | | Low Level Input Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | 0.8 | - | 0.8 | - | 0.8 | V | | High Level Output Voltage | V <sub>OH</sub> | V <sub>IH</sub> or V <sub>IL</sub> | -0.05 | 4.5 | 4.4 | - | 4.4 | - | 4.4 | - | V | | | | | -24 | 4.5 | 3.94 | - | 3.8 | - | 3.7 | - | V | | | | | -75<br>(Note 6, 7) | 5.5 | - | - | 3.85 | - | - | - | V | | | | | -50<br>(Note 6, 7) | 5.5 | - | - | - | - | 3.85 | - | V | | Low Level Output Voltage | V <sub>OL</sub> | V <sub>IH</sub> or V <sub>IL</sub> | 0.05 | 4.5 | - | 0.1 | - | 0.1 | - | 0.1 | V | | | | | 24 | 4.5 | - | 0.36 | - | 0.44 | - | 0.5 | V | | | | | 75<br>(Note 6, 7) | 5.5 | - | - | - | 1.65 | - | - | V | | | | | 50<br>(Note 6, 7) | 5.5 | - | - | - | - | - | 1.65 | V | | Input Leakage Current | lį | V <sub>CC</sub> or<br>GND | - | 5.5 | - | ±0.1 | - | ±1 | - | ±1 | μΑ | | Quiescent Supply Current<br>MSI | I <sub>CC</sub> | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | 8 | - | 80 | - | 160 | μΑ | | Additional Supply Current per<br>Input Pin TTL Inputs High<br>1 Unit Load | Δl <sub>CC</sub> | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 2.4 | - | 2.8 | - | 3 | mA | #### NOTES: - 6. Test one output at a time for a 1-second maximum duration. Measurement is made by forcing current and measuring voltage to minimize power dissipation. - 7. Test verifies a minimum $50\Omega$ transmission-line-drive capability at $85^{o}C$ , $75\Omega$ at $125^{o}C$ . #### **ACT Input Load Table** | INPUT | UNIT LOAD | |-------|-----------| | Dn | 0.5 | | MR | 0.57 | | СР | 1 | NOTE: Unit load is $\Delta I_{CC}$ limit specified in DC Electrical Specifications Table, e.g., 2.4mA max at $25^{0}C.$ # **Prerequisite For Switching Function** | | | | -40°C | ГО 85°C | -55°C T | | | |------------------------|------------------|---------------------|-------|---------|---------|-----|-------| | PARAMETER | SYMBOL | V <sub>CC</sub> (V) | MIN | MAX | MIN | MAX | UNITS | | AC TYPES | • | | | | | | | | Data to CP Set-Up Time | t <sub>SU</sub> | 1.5 | 2 | - | 2 | - | ns | | | | 3.3<br>(Note 9) | 2 | - | 2 | - | ns | | | | 5<br>(Note 10) | 2 | - | 2 | - | ns | | Hold Time | t <sub>H</sub> | 1.5 | 2 | - | 2 | - | ns | | | | 3.3 | 2 | - | 2 | - | ns | | | | 5 | 2 | - | 2 | - | ns | | Removal Time, MR to CP | t <sub>REM</sub> | 1.5 | 2 | - | 2 | - | ns | | | | 3.3 | 2 | - | 2 | - | ns | | | | 5 | 2 | - | 2 | - | ns | | MR Pulse Width | t <sub>W</sub> | 1.5 | 55 | - | 63 | - | ns | | | | 3.3 | 6.1 | - | 7 | - | ns | | | | 5 | 4.4 | - | 5 | - | ns | | CP Pulse Width | t <sub>W</sub> | 1.5 | 55 | - | 63 | - | ns | | | | 3.3 | 6.1 | - | 7 | - | ns | | | | 5 | 4.4 | - | 5 | - | ns | | CP Frequency | f <sub>MAX</sub> | 1.5 | 9 | - | 8 | - | MHz | | | | 3.3 | 81 | - | 71 | - | MHz | | | | 5 | 114 | - | 100 | - | MHz | | ACT TYPES | • | | | | | | | | Data to CP Set-Up Time | <sup>t</sup> su | 5<br>(Note 10) | 2 | - | 2 | - | ns | | Hold Time | t <sub>H</sub> | 5 | 2 | - | 2 | - | ns | | Removal Time MR to CP | t <sub>REM</sub> | 5 | 2 | - | 2 | - | ns | | MR Pulse Width | t <sub>W</sub> | 5 | 4.4 | - | 5 | - | ns | | CP Pulse Width | t <sub>W</sub> | 5 | 5.3 | - | 6 | - | ns | | CP Frequency | f <sub>MAX</sub> | 5 | 97 | - | 85 | - | MHz | # **Switching Specifications** Input $t_r$ , $t_f$ = 3ns, $C_L$ = 50pF (Worst Case) | | | | -40°C TO 85°C | | -55 | | | | | |--------------------------------|-------------------------------------|---------------------|---------------|-----|------|-----|-----|------|-------| | PARAMETER | SYMBOL | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | AC TYPES | • | | | | | | | | | | Propagation Delay,<br>CP to Qn | t <sub>PLH</sub> , t <sub>PHL</sub> | 1.5 | - | - | 154 | - | - | 169 | ns | | | | 3.3<br>(Note 9) | 4.9 | - | 17.2 | 4.7 | - | 18.9 | ns | | | | 5<br>(Note 10) | 3.5 | - | 12.3 | 3.4 | - | 13.5 | ns | #### Switching Specifications Input $t_r$ , $t_f = 3ns$ , $C_L = 50pF$ (Worst Case) (Continued) | | | | -40°C TO 85°C | | -55 | | | | | |--------------------------------|------------------------------------------------|---------------------|---------------|-----|------|-----|-----|------|-------| | PARAMETER | SYMBOL | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Propagation Delay, | t <sub>PLH</sub> , t <sub>PHL</sub> | 1.5 | - | - | 154 | - | - | 169 | ns | | MR to Qn | | 3.3 | 4.9 | - | 17.2 | 4.7 | - | 18.9 | ns | | | | 5 | 3.5 | - | 12.3 | 3.4 | - | 13.5 | ns | | Input Capacitance | Cl | - | - | - | 10 | - | - | 10 | pF | | Power Dissipation Capacitance | C <sub>PD</sub><br>(Note 11) | - | - | 45 | - | - | 45 | - | pF | | ACT TYPES | | | | | | | | | | | Propagation Delay,<br>CP to Qn | t <sub>PLH</sub> , t <sub>PHL</sub> | 5<br>(Note 10) | 3.5 | - | 12.3 | 3.4 | - | 13.5 | ns | | Propagation Delay, MR to Qn | <sup>t</sup> PLH <sup>,</sup> <sup>t</sup> PHL | 5 | 3.5 | - | 12.3 | 3.4 | - | 13.5 | ns | | Input Capacitance | Cl | - | - | - | 10 | - | - | 10 | pF | | Power Dissipation Capacitance | C <sub>PD</sub><br>(Note 11) | - | - | 45 | - | - | 45 | - | pF | #### NOTES: - 8. Limits tested 100%. - 9. 3.3V Min is at 3.6V, Max is at 3V. - 10. 5V Min is at 5.5V, Max is at 4.5V. 11. $C_{PD}$ is used to determine the dynamic power consumption per flip-flop. AC: $P_D = C_{PD} \ V_{CC}^2 f_i = \sum (C_L \ V_{CC}^2 f_0)$ ACT: $P_D = C_{PD} \ V_{CC}^2 f_i + \sum (C_L \ V_{CC}^2 f_0) + V_{CC} \ \Delta I_{CC}$ where $f_i$ = input frequency, $f_0$ = output frequency, $C_L$ = output load capacitance, $V_{CC}$ = supply voltage. > INPUT LEVEL > > $\overline{\mathsf{MR}}$ GND - INPUT - - СР FIGURE 1. PROPAGATION DELAY TIMES AND CLOCK **PULSE WIDTH** FIGURE 2. PREREQUISITE AND PROPAGATION DELAY TIMES FOR MASTER RESET t<sub>REM</sub> FIGURE 3. PREREQUISITE FOR CLOCK NOTE: For AC Series Only: When $V_{\mbox{\footnotesize{CC}}}$ = 1.5V, $R_L$ = 1k $\!\Omega.$ | | AC | ACT | |------------------------------------------|---------------------|---------------------| | Input Level | V <sub>CC</sub> | 3V | | Input Switching Voltage, V <sub>S</sub> | 0.5 V <sub>CC</sub> | 1.5V | | Output Switching Voltage, V <sub>S</sub> | 0.5 V <sub>CC</sub> | 0.5 V <sub>CC</sub> | FIGURE 4. PROPAGATION DELAY TIMES #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third—party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2002, Texas Instruments Incorporated