# Ultra Low Power Harvester Power Management IC with Boost Charger, and Nano-Powered Buck Converter Check for Samples: bq25570 #### **FEATURES** - Ultra Low Power DC/DC Boost Charger - Cold-start Voltage: VIN ≥ 330 mV - Continuous Energy Harvesting From VIN as low as 120 mV - Input Voltage Regulation Prevents Collapsing High Impedance Input Sources - Full Operating Quiescent Current of 488 nA (typical) - Ship Mode with < 5 nA From Battery - Energy Storage - Energy can be Stored to Re-chargeable Liion Batteries, Thin-film Batteries, Supercapacitors, or Conventional Capacitors - Battery Charging and Protection - Internally Set Undervoltage Level - User Programmable Overvoltage Levels - Battery Good Output Flag - Programmable Threshold and Hysteresis - Warn Attached Microcontrollers of Pending Loss of Power - Can be Used to Enable or Disable System Loads - Programmable Step Down Regulated Output (Buck) - High Efficiency up to 98% - Supports Peak Output Current up to 110 mA (typical) - Programmable Maximum Power Point Tracking (MPPT) - Provides Optimal Energy Extraction From a Variety of Energy Harvesters including Solar Panels, Thermal and Piezo Electric Generators ## **APPLICATIONS** - Energy Harvesting - Solar Charger - Thermal Electric Generator (TEG) Harvesting - Wireless Sensor Networks (WSN) - Low Power Wireless Monitoring - Environmental Monitoring - Bridge and Structural Health Monitoring (SHM) - Smart Building Controls - Portable and Wearable Health Devices - Entertainment System Remote Controls #### **DESCRIPTION** The bq25570 is a highly integrated energy harvesting Nano-Power management solution that is well suited for meeting the special needs of ultra low power applications. The product is specifically designed to efficiently acquire and manage the microwatts ( $\mu$ W) to milliwatts (mW) of power generated from a variety of DC sources like photovoltaic (solar) or thermal electric generators. The bq25570 is the first device of its kind to implement a highly efficient boost converter/charger with a nano-powered buck converter targeted toward products and systems, such as wireless sensor networks (WSN) which have stringent power and operational demands. The design of the bq25570 starts with a dc/dc boost converter/charger that requires only microwatts of power to begin operating. Once started, the boost converter/charger can effectively extract power from low voltage output harvesters such as thermoelectric generators (TEGs) or single or dual cell solar panels. The boost converter can be started with VIN as low as 330 mV, and once started, can continue to harvest energy down to VIN = 100 mV Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. ## **DESCRIPTION CONTINUED** The bq25570 also implements a programmable maximum power point tracking sampling network to optimize the transfer of power into the device. The fraction of open circuit voltage that is sampled and held can be controlled by pulling VOC\_SAMP high or low (80% or 50% respectively) or by using external resistors. This sampled voltage is maintained via internal sampling circuitry and held with an external capacitor (CREF) on the VREF\_SAMP pin. For example, solar cells typically operate with a maximum power point (MPP) of 80% of their open circuit voltage. Connecting VOC\_SAMP to VSTOR sets the MPPT threshold to 80% and results in the IC regulating the voltage on the solar cell to ensure that the VIN\_DC voltage does not fail below the voltage on CREF which equals 80% of the solar panel's open circuit voltage. Alternatively, an external reference voltage can be provided by a MCU to produce a more complex MPPT algorithm. In addition to the boost charging front end, the bq25570 provides the system with an externally programmable regulated supply via the buck converter. The regulated output has been optimized to provide high efficiency across low output currents (< 10 $\mu$ A) to high currents (~110 mA). The bq25570 is designed with the flexibility to support a variety of energy storage elements. The availability of the sources from which harvesters extract their energy can often be sporadic or time-varying. Systems will typically need some type of energy storage element, such as a re-chargeable battery, super capacitor, or conventional capacitor. The storage element will make certain constant power is available when needed for the systems. The storage element also allows the system to handle any peak currents that can not directly come from the input source. To prevent damage to a customer's storage element, both maximum and minimum voltages are monitored against the internally set under-voltage (UV) and user programmable over-voltage (OV) levels. To further assist users in the strict management of their energy budgets, the bq25570 toggles the battery good (VBAT\_OK) flag to signal an attached microprocessor when the voltage on an energy storage battery or capacitor has dropped below a pre-set critical level. This should trigger the reduction of load currents to prevent the system from entering an under voltage condition. There is also independent enable signals to allow the system to control when to run the regulated output or even put the whole IC into an ultra-low quiescent current sleep state. All the capabilities of bq25570 are packed into a small foot-print 20-lead 3.5mm x 3.5 mm QFN package (RGR). Submit Documentation Feedback ## TYPICAL APPLICATION SCHEMATIC ## **ORDERING INFORMATION** | PART NO. | PACKAGE | ORDERING NUMBER<br>(TAPE AND REEL) <sup>(1)</sup> | PACKAGE<br>MARKING | QUANTITY | |----------|---------|---------------------------------------------------|--------------------|----------| | h =05570 | OEN DOD | bq25570RGRR | B5570 | 3000 | | bq25570 | QFN RGR | bq25570RGRT | B5570 | 250 | (1) The RGR package is available in tape on reel. Add R suffix to order quantities of 3000 parts per reel, T suffix for 250 parts per reel. ## **ABSOLUTE MAXIMUM RATINGS**(1) over operating free-air temperature range (unless otherwise noted) | | | VAL | UE | LINIT | |------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-------| | | | MIN | MAX | UNIT | | Input voltage | VIN_DC, VOC_SAMP, VREF_SAMP, VBAT_OV, VRDIV, OK_HYST, OK_PROG, VBAT_OK, VBAT, VSTOR, LBOOST, EN, VOUT_EN, VOUT_SET, LBUCK, VOUT <sup>(2)</sup> | -0.3 | 5.5 | V | | Peak Input Power, PIN_PK | | | 400 | mW | | Operating junction temperate | ure range, T <sub>J</sub> | -40 | 125 | °C | | Storage temperature range, | T <sub>STG</sub> | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability. ## THERMAL INFORMATION | | THERMAL METRIC <sup>(1)(2)</sup> | bq25570 | LINUTO | |------------------|----------------------------------------------|---------------|--------| | | THERMAL METRIC | RGR (20 PINS) | UNITS | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 34.6 | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 49.0 | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 12.5 | 9000 | | ΨЈТ | Junction-to-top characterization parameter | 0.5 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 12.6 | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 1.0 | | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. ## RECOMMENDED OPERATING CONDITIONS | | | MIN | NOM | MAX | UNIT | |----------------------------------------------------------|----------------------------------------------------------------------------------|------|-----|-----|------| | VIN(DC) | DC input voltage into VIN_DC <sup>(1)</sup> | 0.12 | | 4.0 | V | | VBAT, VOUT | Voltage range (2) | 2.0 | | 5.5 | V | | CIN | Capacitance on VIN_DC pin | 4.7 | | | μF | | CSTOR | Capacitance on VSTOR pin | 4.7 | | | μF | | COUT | Capacitance on VOUT pin | 10 | 22 | | μF | | CBAT | Capacitance or battery with at least the same equivalent capacitance on VBAT pin | 100 | | | μF | | CREF | Capacitance on VREF_SAMP that stores the samped VIN reference | 9 | 10 | 11 | nF | | R <sub>OC1</sub> + R <sub>OC2</sub> | Total resistance for setting for MPPT reference if needed | 18 | 20 | 22 | МΩ | | R <sub>OK 1</sub> + R <sub>OK 2</sub> + R <sub>OK3</sub> | Total resistance for setting VBAT_OK threshold voltage. | 11 | 13 | 15 | МΩ | | R <sub>OUT1</sub> + R <sub>OUT2</sub> | Total resistance for setting VOUT threshold voltage. | 11 | 13 | 15 | МΩ | | R <sub>OV1</sub> + R <sub>OV2</sub> | Total resistance for setting VBAT_OV voltage. | 11 | 13 | 15 | МΩ | | L1 | Inductance on LBOOST pin | 22 | | | μΗ | | L2 | Inductance on LBUCK pin | 4.7 | 10 | | μΗ | | T <sub>A</sub> | Operating free air ambient temperature | -40 | | 85 | °C | | T <sub>J</sub> | Operating junction temperature | -40 | | 105 | °C | <sup>(1)</sup> Maximum input power ≤ 400 mW. Cold start has been completed Submit Documentation Feedback <sup>(2)</sup> All voltage values are with respect to V<sub>SS</sub>/ground terminal. <sup>(2)</sup> For thermal estimates of this device based on PCB copper area, see the TI PCB Thermal Calculator. <sup>2)</sup> VBAT\_OV setting must be higher than VIN\_DC ## **ELECTRICAL CHARACTERISTICS** Over recommended temperature range, typical values are at $T_A$ = 25°C. Unless otherwise noted, specifications apply for conditions of VSTOR = 4.2 V, VOUT = 1.8 V. External components, CIN = 4.7 $\mu$ F, L1 = 22 $\mu$ H, CSTOR= 4.7 $\mu$ F, L2 = 10 $\mu$ H, COUT = 22 $\mu$ F | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------|-------|------|------|------| | BOOST CHARGER | | | | | | | | VIN(DC) | DC input voltage into VIN_DC | Cold-start completed | 120 | | 4000 | mV | | I-CHG(CBC_LIM) | Cycle-by-cycle current limit of charger | 0.5V < V <sub>IN</sub> < 4.0 V; VSTOR<br>= 4.2 V | | 230 | 285 | mA | | PIN | Input power range for normal charging | VBAT_OV > VSTOR > VSTOR_CHGEN | 0.005 | | 400 | mW | | VIN(CS) | Minimum input voltage for cold start circuit to start charging VSTOR | VBAT < VBAT_UV; VSTOR<br>= 0 V; 0°C < T <sub>A</sub> < 85°C | | 330 | 400 | mV | | VSTOR_CHGEN | Voltage on VSTOR when cold start operation ends and normal charger operation commences | | 1.6 | 1.73 | 1.9 | V | | PIN(CS) | Minimum cold-start input power for VSTOR to reach VSTOR <sub>(CHGEN)</sub> and allow normal charging to commence | VSTOR < VSTOR <sub>(CHGEN)</sub> | | 5 | | μW | | t <sub>BAT_</sub> HOT_PLUG | Time for which switch between VSTOR and VBAT closes when battery is hot plugged into VBAT | Battery resistance = 300 $\Omega$ , Battery voltage = 3.3V | | 50 | | ms | | QUIESCENT CURR | ENTS | | | | | | | | EN = 0, VOUT_EN = 1 - Full operating mode | VIN_DC = 0V; VSTOR = 2.1V; T <sub>J</sub> = 25°C | | 488 | 700 | nA | | | | VIN_DC = 0V; VSTOR = 2.1V; -40°C < T <sub>J</sub> < 85°C | | | 900 | | | | EN = 0, VOUT_EN = 0 - Partial standby mode | VIN_DC = 0V; VSTOR = 2.1V; T <sub>J</sub> = 25°C | | 445 | 615 | | | IQ | | VIN_DC = 0V; VSTOR = 2.1V; -40°C < T <sub>J</sub> < 85°C | | | 815 | | | | | VBAT = 2.1 V; T <sub>J</sub> = 25°C;<br>VSTOR = VIN_DC = 0 V | | 1 | 5 | | | | $\overline{\text{EN}}$ = 1, VOUT_EN = x - Ship mode | VBAT = 2.1 V; -40°C < T <sub>J</sub> < 85°C; VSTOR = VIN_DC = 0 V | | | 30 | | | MOSFET RESISTA | NCES | | | | | | | RDS(ON)-BAT | ON resistance of switch between VBAT and VSTOR | VBAT = 4.2 V | | 0.95 | 1.50 | Ω | | | Charger low side switch ON resistance | VDAT 40V | | 0.70 | 0.90 | | | DDQ(QNI), QUIQ | Charger high side switch ON resistance | VBAT = 4.2 V | | 2.30 | 3.00 | • | | RDS(ON)_CHG | Charger low side switch ON resistance | | | 0.80 | 1.00 | Ω | | | Charger high side switch ON resistance | VBAT = 2.1 V | | 3.70 | 4.80 | | | | Buck low side switch ON resistance | | | 0.80 | 1.00 | Ω | | RDS(ON)_BUCK | Buck high side switch ON resistance | VBAT = 4.2 V | | 1.60 | 2.00 | | | | Buck low side switch ON resistance | | | 1.00 | 1.20 | | | | Buck high side switch ON resistance | VBAT = 2.1 V | | 2.40 | 2.90 | | | f <sub>SW_CHG</sub> | Maximum charger switching frequency | | | 1.0 | | MHz | | f <sub>SW_BUCK</sub> | Maximum buck switching frequency | | | 500 | | kHz | | T <sub>TEMP_SD</sub> | Junction temperature when charging is discontinued | VBAT_OV > VSTOR > 1.8V | | 125 | | С | ## **ELECTRICAL CHARACTERISTICS (continued)** Over recommended temperature range, typical values are at $T_A$ = 25°C. Unless otherwise noted, specifications apply for conditions of VSTOR = 4.2 V, VOUT = 1.8 V. External components, CIN = 4.7 $\mu$ F, L1 = 22 $\mu$ H, CSTOR= 4.7 $\mu$ F, L2 = 10 $\mu$ H, COUT = 22 $\mu$ F | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|-------------------------------------------------------------------------------------|---------------------------------------|------------------|------|--------------------------|------| | BATTERY MANAGE | MENT | | | | | | | VBAT_OV | Programmable voltage range for overvoltage threshold | VBAT increasing | 2.2 | | 5.5 | V | | VBAT_OV_HYST | Battery over-voltage hysteresis (internal) | VBAT decreasing;<br>VBAT_OV = 5.25V | | 24 | 55 | mV | | VBAT_UV | Under-voltage threshold | VBAT decreasing | 1.91 | 1.95 | 2.0 | V | | VBAT_UV_HYST | Battery under-voltage hysteresis (internal) | VBAT increasing | | 15 | 32 | mV | | VBAT_OK_HYST | Programmable voltage range of digital signal indicating VSTOR (=VBAT) is OK | VBAT increasing | VBAT_UV | | VBAT_OV | V | | VBAT_OK_PROG | Programmable voltage range of digital signal indicating VSTOR (=VBAT) is OK | VBAT decreasing | VBAT_UV | | VBAT_OK<br>_HYST -<br>50 | mV | | VBAT_ACCURACY | Overall Accuracy for threshold values VBAT_OV, VBAT_OK | Selected resistors are 0.1% tolerance | -2 | | 2 | % | | VBAT_OK(H) | VBAT_OK (High) threshold voltage | Load = 10 μA | | | VSTOR -<br>200 | mV | | VBAT_OK(L) | VBAT_OK (Low) threshold voltage | Load = 10 μA | | | 100 | mV | | ENABLE THRESHO | LDS | | | | | • | | EN(H) | Voltage for $\overline{\text{EN}}$ high setting. Relative to VBAT. | VBAT = 4.2V | VBAT –<br>0.2 | | | V | | <del>EN</del> (L) | Voltage for EN low setting | VBAT = 4.2V | | | 0.3 | V | | VOUT_EN(H) | Voltage for VOUT_EN High setting. Relative to VSTOR. | VSTOR = 4.2V | VSTOR -<br>0.2 | | | V | | VOUT_EN(L) | Voltage for VOUT_EN Low setting. | VSTOR = 4.2V | | | 0.3 | V | | BIAS and MPPT CO | NTROL STAGE | | | | | | | VOC_SAMPLE | Time period between two MPPT samples | | | 16 | | S | | VOC_STLG | Settling time for MPPT sample measurement of VIN_DC open circuit voltage | Device not switching | | 256 | | ms | | VIN_REG | Regulation of VIN_DC during charging | 0.5 V < VIN < 4 V; IIN(DC)<br>= 10 mA | | | 10% | | | MPPT_80 | Voltage on VOC_SAMP to set MPPT threshold to 0.80 of open circuit voltage of VIN_DC | | VSTOR –<br>0.015 | | | V | | MPPT_50 | Voltage on VOC_SAMP to set MPPT threshold to 0.50 of open circuit voltage of VIN_DC | | | | 15 | mV | | VBIAS | Internal reference for the programmable voltage thresholds | VSTOR ≥ VSTOR_CHGEN | 1.205 | 1.21 | 1.217 | V | Submit Documentation Feedback ## **ELECTRICAL CHARACTERISTICS** Over recommended ambient temperature range, typical values are at $T_A$ = 25°C. Unless otherwise noted, specifications apply for conditions of $V_{STOR}$ = 4.2 V, $V_{OUT}$ = 1.8 V. External components, $C_{IN}$ = 4.7 $\mu$ F, L1 = 22 $\mu$ H, $C_{STOR}$ = 4.7 $\mu$ F, L2 = 10 $\mu$ H, $C_{OUT}$ = 22 $\mu$ F | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-------------------------------------------------------------------------------|-----------------------------------------------------------|-----|-------|-------------------------------|------| | BUCK CONVERTER | ₹ | | | | | | | | Output regulation (excluding resistor tolerance error) | IOUT = 10 mA;<br>1.3 V < VOUT < 3.3 V | -2 | | 2 | % | | | Output line regulation | IOUT = 10 mA;<br>VSTOR = 2.1 V to 5.5 V,<br>COUT = 22 µF | | 0.09 | | %/V | | VOUT | Output load regulation | IOUT = 100 μA to 95 mA,<br>VSTOR = 3.6 V, COUT =<br>22 μF | | -0.01 | | %/mA | | | Output ripple | VSTOR = 4.2V, IOUT = 1<br>mA,<br>COUT = 22 µF | | 30 | | mVpp | | | Programmable voltage range for output voltage threshold | | 1.3 | | VSTOR<br>- 0.2 <sup>(1)</sup> | ٧ | | IOUT | Output Current | VSTOR = 3.3V; VOUT = 1.8 V | 93 | 110 | | mA | | t <sub>START-STBY</sub> | Startup time with EN low and VOUT_EN transition to high (Standby Mode) | COUT = 22 μF | | 250 | | μs | | tstart-ship | Startup time with VOUT_EN high and EN transition from high to low (Ship Mode) | COUT = 22 μF | | 100 | | ms | | I-BUCK(CBC-LIM) | Cycle-by-cycle current limit of buck converter | 2.4 V < VSTOR < 5.5 V;<br>1.3 V < VOUT < 3.3 V | 160 | 185 | 205 | mA | <sup>(1)</sup> The dropout voltage can be computed as the maximum output current times the buck high side resistance. ## **DEVICE INFORMATION** Figure 1. bq25570 3.5mm x 3.5mm QFN-20 Package ## **PIN FUNCTIONS** | | PIN | 1/0 TVDE | DECODIFICAL | |-----|-----------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NO. | NAME | I/O TYPE | DESCRIPTION | | 1 | VSS | Input | Power ground for the boost converter. | | 2 | VIN_DC | Input | DC voltage input from energy harvesting source. Connect at least a 4.7 µF capacitor as close as possible between this pin and pin 1. | | 3 | VOC_SAMP | Input | Sampling pin for MPPT network. Connect to VSTOR to sample at 80% of input soure open circuit voltage. Connect to GND for 50% or connect to the mid-point of external resistor divider between VIN_DC and GND. | | 4 | VREF_SAMP | Input | Sample and hold circuit output for the reference set by the MPPT per VOC_SAMP. Connect a 0.01 µF capacitor from this pin to GND. | | 5 | ĒN | linput | Active low digital programming input for enabling/disabling the IC. Connect to GND to enable the IC. | | 6 | VOUT_EN | Input | Active high digital programming input for enabling/disabling the buck converter. Connect to VSTOR to enable the buck converter. | | 7 | VBAT_OV | Input | Connect to the mid-point of external resistor divider between VRDIV and GND for setting the VBAT overvoltage threshold. | | 8 | VRDIV | Output | Connect high side of resistor divider networks to this biasing voltage. | | 9 | NC | Input | Connect to ground using the IC's PowerPad. | | 10 | OK_HYST | Input | Connect to the mid-point of external resistor divider between VRDIV and GND for setting the VBAT_OK hystersis threshold. | | 11 | OK_PROG | Input | Connect to the mid-point of external resistor divider between VRDIV and GND for setting the VBAT_OK threshold. | | 12 | VOUT_SET | Input | Connect to the mid-point of external resistor divider between VRDIV and GND for setting the VOUT regulation set point. | | 13 | VBAT_OK | Output | Digital output for battery good indicator. Internally referenced to the VSTOR voltage. | | 14 | VOUT | Output | Buck converter output. Connect at least 22 $\mu F$ output capacitor between this pin and pin 15 (VSS). | | 15 | VSS | Supply | Power ground for the buck converter and analog/signal ground for the resistor dividers and VREF_SAMP capacitor. | | 16 | LBUCK | I/O | Inductor connection for the buck converter switching node. Connect at least a 4.7 µH inductor between this pin and pin 14 (VOUT). | Submit Documentation Feedback ## **PIN FUNCTIONS (continued)** | | PIN | VO TVDE | DESCRIPTION | | |-----|--------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | NO. | NAME | I/O TYPE | DESCRIPTION | | | 17 | NC | Input | Connect to ground using the IC's PowerPad. | | | 18 | VBAT | I/O | Connect a rechargeable storage element with at least 100uF of equivalent capacitance between this pin and either VSS pin. | | | 19 | VSTOR | Output | Connection for the output of the boost converter/charger. Connect at least a 4.7 $\mu$ F capacitor in parallel with a 0.1 $\mu$ F capacitor as close as possible to between this pin and pin 1 (VSS). | | | 20 | LBOOST | I/O | Inductor connection for the boost converter switching node. Connect a 22 µH inductor between this pin and pin 2 (VIN_DC). | | #### TYPICAL APPLICATION CIRCUITS $VBAT\_OV = 3.11 \ V, \ VBAT\_OK = 2.39 \ V, \ VBAT\_OK\_HYST = 2.80 \ V, \ VOUT=1.80V, \ MPPT \ (V_{OC}) = 80\%$ $L1 = 22 \ \mu H, \ L2 = 10 \ \mu H, \ CIN = CSTOR = 4.7 \ \mu F, \ CBYP=0.1 \ \mu F, \ CREF = 10 \ nF, \ COUT = 22 \ \mu F$ $R_{OK1} = 5.62 \ M\Omega, \ R_{OK2} = 5.49 \ M\Omega, \ R_{OK3} = 1.87 \ M\Omega, \ R_{OV1} = 7.5 \ M\Omega, \ R_{OV2} = 5.36 \ M\Omega,$ $R_{OUT1} = 8.66 \ M\Omega, \ R_{OUT2} = 4.22 \ M\Omega$ Figure 2. Typical Solar Application Circuit $VBAT\_OV = 4.18V, \ VBAT\_OK = 3.5\ V, \ VBAT\_OK\_HYST = 3.7\ V, \ VOUT=2.5V, \ MPPT\ (V_{OC}) = 50\%$ $L1 = 22\ \mu H, \ L2 = 10\ \mu H, \ CIN = CSTOR = 4.7\ \mu F, \ CBYP=0.1\ \mu F, \ CREF = 10\ nF, \ COUT = 22\ \mu F$ $R_{OK1} = 4.22\ M\Omega, \ R_{OK2} = 8.06\ M\Omega, \ R_{OK3} = 0.698\ M\Omega, \ R_{OV1} = 6.04\ M\Omega, \ R_{OV2} = 7.87\ M\Omega,$ $R_{OUT1} = 6.19\ M\Omega, \ R_{OUT2} = 6.65\ M\Omega$ (1) See the Capacitor Selection section for guidance on sizing C<sub>STOR</sub> Figure 3. Typical TEG Application Circuit Copyright © 2013, Texas Instruments Incorporated Submit Documentation Feedback $VBAT\_OV = 3.31 \ V, \ VBAT\_OK = 2.82 \ V, \ VBAT\_OK\_HYST = 3.12 \ V, \ VOUT = 1.30V, \ MPPT \ (V_{OC}) = 40\%$ $L1 = 22 \ \mu H, \ L2 = 10 \ \mu H, \ CIN = CSTOR = 4.7 \ \mu F, \ CBYP=0.1 \ \mu F, \ CREF = 10 \ nF, \ COUT = 22 \ \mu F$ $R_{OK1} = 4.99 \ M\Omega, \ R_{OK2} = 6.65 \ M\Omega, \ R_{OK3} = 1.24 \ M\Omega, \ R_{OV1} = 6.98 \ M\Omega, \ R_{OV2} = 5.76 \ M\Omega$ $R_{OUT1} = 12.1 \ M\Omega, \ R_{OUT2} = 0.909 \ M\Omega, \ R_{OC1} = 8.06 \ M\Omega, \ R_{OC2} = 12 \ M\Omega$ (1) See the Capacitor Selection section for guidance on sizing $C_{\mbox{\scriptsize STOR}}$ Figure 4. Typical Externally Set MPPT Application Circuit $VBAT\_OV = 3.11~V,~VBAT\_OK = 2.39~V,~VBAT\_OK\_HYST = 2.80~V,~VOUT = 1.80V,~MPPT~(V_{OC}) = 80\%$ $L1 = 22~\mu H,~L2 = 10~\mu H,~CIN = CSTOR = 4.7~\mu F,~CBYP = 0.1~\mu F,~CREF = 10~nF,~COUT = 22~\mu F$ $R_{OV1} = 7.5~M\Omega,~R_{OV2} = 5.36~M\Omega$ $R_{OUT1}$ = 8.66 M $\Omega$ , $R_{OUT2}$ = 4.22 M $\Omega$ , Figure 5. Typical VBAT\_OK Disabled Application Circuit Copyright © 2013, Texas Instruments Incorporated Submit Documentation Feedback ## HIGH-LEVEL FUNCTIONAL BLOCK DIAGRAM Figure 6. High-Level Functional Diagram ## **TYPICAL CHARACTERISTICS** ## **Table of Graphs** | Unless otherwise noted, gra<br>CSTOR = 4.7µF, L2 = | phs were taken using <mark>Figure 2</mark> with CIN = 4<br>= Toko 10 μH DFE252012C, COUT = 22μF, V | .7µF, L1 = Coilcraft 22µH LPS4018,<br>BAT_OV=4.2V, VOUT=1.8V | FIGURE | |-----------------------------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------------------------------------------|-----------| | | | IN= 10 μA | Figure 7 | | | vs. Input Voltage | IN= 100 μA | Figure 8 | | | | IIN = 10 mA | Figure 9 | | Charger Efficiency (η) <sup>(1)</sup> | | VIN = 2.0 V | Figure 10 | | | | VIN = 1.0 V | Figure 11 | | | vs. Input Current | VIN = 0.5 V | Figure 12 | | | | VIN = 0.2 V | Figure 13 | | VCTOD Ovices and Comment | VCTOD Voltage | EN = 1, VOUT_EN = X (Ship Mode) | Figure 14 | | VSTOR Quiescent Current | vs. VSTOR Voltage | EN = 0, VOUT_EN = 0 (Standby Mode) | Figure 15 | | VBAT Quiescent Current | vs. VBAT Voltage | EN = 0, VOUT_EN = 1 (Active Mode) | Figure 16 | | Decel Efficiency (a) | | vs. Output Current | Figure 17 | | Buck Efficiency (η) | | vs. Input Voltage | Figure 18 | | | | vs. Output Current | Figure 19 | | Normalized Buck Output Voltage | | vs. Input Voltage | Figure 20 | | | | vs. Temperature | Figure 21 | | Buck Maximum Output Current vs. Input Voltage | VOUT = 1.8V - 100mV | | Figure 22 | | 5 1 M : 0 % I: 5 | | vs. Output Current | Figure 23 | | Buck Major Switching Frequency | | vs. Input Voltage | Figure 24 | | | | vs.Output Current | Figure 25 | | Buck Output Ripple | | vs. Input Voltage | Figure 26 | | Startup by taking EN low (from ship mode) | VBAT = 3.4-V charged Li coin cell; VIN_DC = 1.0 V power supply; MPPT=50%; ZIN = 100Ω | ROUT = open | Figure 27 | | Startup by taking EN low (from ship mode), including VOUT | VBAT = 3.4-V charged Li coin cell; VIN_DC = 1.0 V power supply; MPPT=50%; ZIN = 100Ω | ROUT = 90 Ω | Figure 28 | | Startup by taking VOUT_EN high (from Standby mode) | VBAT = 3.2-V charged Li coin cell; VIN_DC = 2.0 V power supply; MPPT=50%; ZIN = 100Ω | ROUT = 90 Ω | Figure 29 | | MPPT Operation | VBAT = 3.2-V charged Li coin cell; VIN_DC = 2.0 V power supply; ZIN = $100\Omega$ | VOC_SAMP = VSTOR to GND to VSTOR | Figure 30 | | 100mA Load Transient on VOUT | VBAT = 3.9-V charged 0.5F super cap;<br>VIN_DC = 2.0 V power supply;<br>MPPT=50%; ZIN=100Ω | ROUT = open to 18 Ω to open | Figure 31 | | 50mA Load Transient on VOUT | | ROUT = open to 36 Ω to open | Figure 32 | | Charger Operational Waveform during 50mA Load Transient | VBAT = 3.2-V charged Li coin cell; VIN_DC = 2.0 V power supply; MPPT=50%; ZIN = | POLIT - 26 O | Figure 33 | | Buck Operational Waveform during 50mA Load Transient | 100Ω | ROUT = 36 Ω | Figure 34 | | VRDIV Waveform | VOTOR A SVENOUT A SV | | Figure 35 | | /RDIV Waveform - Zoom | VSTOR = 4.2V; VOUT = 1.8V | | Figure 36 | | VBAT_OK Operation | VSTOR ramped from 0 V to 4.2 V to 0 V | | Figure 37 | | Charging a Super Cap on VBAT | VIN_DC = sourcemeter with compliance = | VBAT = 120 mF super capacitor | Figure 38 | | Charging a Super Cap on VOUT | 1.2 V and ISC = 1.0 mA | VOUT = 120 mF super capacitor | Figure 39 | <sup>(1)</sup> See SLUA691 for an explanation on how to take these measurements. Because the MPPT feature cannot be disabled on the bq25570, these measurements need to be taken in the middle of the 16 s sampling period. Figure 7. Charger Efficiency vs Input Voltage Figure 9. Charger Efficiency vs Input Voltage Figure 11. Charger Efficiency vs Input Current Figure 8. Charger Efficiency vs Input Voltage Figure 10. Charger Efficiency vs Input Current Figure 12. Charger Efficiency vs Input Current Figure 13. Charger Efficiency vs Input Current Figure 15. VSTOR Quiescent Current vs VSTOR Voltage: Active Mode Figure 17. Buck Efficiency vs Output Current Figure 14. VSTOR Quiescent Current vs VSTOR Voltage: Standby Mode Figure 16. VBAT Quiescent Current vs VBAT Voltage: Ship Mode Figure 18. Buck Efficiency vs Input Voltage Figure 19. Normalized Buck Output Voltage vs Input Voltage Figure 21. Normalized Buck Output Voltage vs Temperature Figure 23. Buck Major Switching Frequency vs Output Current Figure 20. Normalized Buck Output Voltage vs Output Current Figure 22. Buck Maximum Output Current vs Input Voltage Figure 24. Buck Major Switching Frequency vs Input Voltage Submit Documentation Feedback Figure 25. Buck Output Voltage Ripple vs Output Current Figure 27. Startup by taking EN low (from Ship mode) Figure 28. Startup by taking EN low (from Ship mode), including VOUT Figure 29. Startup by taking VOUT\_EN high (from Standby mode) Figure 30. MPPT Operation Figure 35. VRDIV Waveform Figure 36. VRDIV Waveform - Zoom Figure 37. VBAT\_OK Operation Figure 38. Charging a Super Cap on VBAT Figure 39. Charging a Super Cap on VOUT #### **DETAILED DESCRIPTION** ## **Boost Charger Overview** The bq25570 includes both an ultra low quiescent current, efficient synchronous boost converter/charger and buck converter. The boost converter is intended to be powered from a high impedance DC source, such as a solar panel, TEG or piezoelectric module; therefore, it regulates its input voltage (VIN\_DC) in order to prevent the input source from collapsing. The boost converter monitors its output voltage (VSTOR) and stops switching when VSTOR reaches a resistor programmable threshold level. The buck converter is powered from VSTOR. Both converters are based on a switching regulator architecture which maximizes efficiency while minimizing start-up and operation power. Both use pulse frequency modulation (PFM) to maintain efficiency, even under light load conditions. In addition, the boost converter implements battery protection features so that either rechargeable batteries or capacitors can be used as energy storage elements at the storage element output (VBAT). Figure 6 is a high-level functional block diagram which highlights most of the major functional blocks inside the bq25570. #### **Enable Controls** There are two enable pins for the bq25570 in order to maximize the flexibility of control for the system. $\overline{EN}$ high voltage is relative to VBAT and VOUT\_EN is relative to VSTOR. When taken high (relative to VBAT), the $\overline{EN}$ pin shuts down the IC completely including the boost converter, battery management circuitry and buck converter. It also turns off the PFET that connects VBAT to VSTOR. This mode can be described as ship mode, because it will put the IC in the lowest leakage state and provide a long storage period without discharging the battery attached to VBAT. If it is not desired to control $\overline{EN}$ , it is recommended that this pin be tied to VSS, or system ground. When $\overline{EN}$ is low, VOUT\_EN is used to enable and disable the buck converter. The table below summarizes the functionailty. **Table 1. Enable Functionality Table** | EN PIN | VOUT_EN<br>PIN | FUNCTIONAL STATE | |--------|----------------|-------------------------------------------------------------------------------------| | 0 | 0 | Partial standby mode. Buck switching converter is off, but VBAT_OK indication is on | | 0 | 1 | Buck mode and VBAT_OK enabled | | 1 | х | Full standby mode. Switching converter and VBAT_OK indication is off (ship mode) | #### **Startup Operation** The bq25570 has two circuits for boosting the input voltage, a low-power cold-start circuit, drawing power excluxively from VIN DC when ≥ VIN(CS), and the high efficiency main boost converter, with the bias rails drawing power from VSTOR when ≥ VSTOR\_CHGEN and the power stage drawing power from VIN DC when ≥ VIN(DC) minimum. When $\overline{EN} = 0$ and VSTOR $\leq$ VSTOR\_CHGEN, there are two options for charging the VSTOR capacitor capacitor, CSTOR, to VSTOR\_CHGEN for the main boost converter to turn on. The first option is to allow the cold start circuit to charge VSTOR to VSTOR\_CHGEN. Due to the body diode of the PFET connecting VSTOR and VBAT, the cold start circuit must charge both the capacitor on CSTOR and the storage element connected to VBAT up to VSTOR CHGEN. When a rechargeable battery with an open protector is attached, the charge time is typically short due to the minimum charge needed to close the FET. When large, discharged super capacitors are attached, the charge time can be signficant. The second option is to connect a storage element, charged above VSTOR\_CHGEN, to VBAT. Assuming the voltages on VSTOR and VBAT are both below 100mV, when a charged storage element is attached (i.e. hot-plugged) to VBAT, the IC turns on the internal PFET between the VSTOR and VBAT pins for t<sub>BAT HOT PLUG</sub> in order to charge CSTOR to VSTOR CHGEN. If a system load tied to VSTOR prevents the storage element from charging VSTOR within t<sub>BAT HOT PLUG</sub>, it is recommended to add an external PFET between the system load and VSTOR. An inverted VBĀT\_ŌK signal can be used to drive the gate of this system-isolating PFET. Once the VSTOR pin voltage reaches the internal under voltage threshold (VBAT\_UV), the internal PFET stays on and the main boost converter / charger begins to charge the storage element if there is sufficient power available at the VIN\_DC pin, as explained below. If VSTOR does not reach VBAT\_UV within 50ms, then the PFET turns off and the cold-start boost converter turns on, also as explained below. ## Boost Charger Cold-Start Operation (VSTOR < VSTOR\_CHGEN and VIN\_DC > VIN(CS) ) If the attached storage element does not charge CSTOR above VSTOR\_CHGEN, VIN\_DC $\geq$ VIN(CS) and $\overline{EN} = 0$ , the cold-start circuit turns on. The cold-start circuit is essentially an unregulated boost converter with lower efficiency compared to the main boost converter. The energy harvester must supply sufficient power for the IC to exit cold start. See the Energy Harvester Selection applications section for guidance. When the CSTOR voltage reaches VSTOR\_CHGEN, the main boost regulator starts up. The VSTOR voltage from the main boost regulator is compared against the battery undervoltage threshold (VBAT\_UV). When the VBAT\_UV threshold is reached, the PMOS switch between VSTOR and VBAT turns on, which allows the energy storage element attached to VBAT to charge up. Cold start is not as efficient as the main boost regulator. If there is not sufficient power available, it is possible that the cold start circuit continuously runs and the VSTOR output does not increase above VSTOR\_CHGEN for the main boost conveter to start up. The battery management thresholds are explained later is this section. See the Energy Harvester Selection applications section for guidance on minimum input power requirements. #### Main Boost Converter / Charger Operation (VSTOR > VSTOR\_CHGEN and VIN\_DC > VIN(DC) ) The main boost converter charges the storage element attached at VBAT with the energy available from the high impedance input source. For the first 32 ms (typical) after the main converter is turned ON (assuming EN is low), the charger is disabled to let the input rise to its open-circuit voltage. This is needed to get the reference voltage which will be used for the remainder of the charger operation till the next MPPT sampling cycle turns ON. The boost converter employs pulse frequency modulation (PFM) mode of control to regulate the voltage at VIN\_DC close to the desired reference voltage. The reference voltage is set by the MPPT control scheme as described in the next section. Input voltage regulation is obtained by transferring charge from the input to VSTOR only when the input voltage is higher than the voltage on pin VREF\_SAMP. The current through the inductor is controlled through internal current sense circuitry. The peak current in the inductor is dithered internally to pre-determined levels in order to maintain high efficiency of the converter across a wide input current range. The converter transfers up to a maximum of 100 mA average input current (200mA typical peak inductor current). The boost converter is disabled when the voltage on VSTOR reaches the OV condition to protect the battery connected at VBAT from overcharging. In order for the battery to charge to VBAT\_OV, the input power must exceed the power needed for the load on VSTOR. See the Energy Harvester Selection applications section for guidance on minimum input power requirements. #### **Maximum Power Point Tracking** Maximum power point tracking (MPPT) is implemented in order to maximize the power extracted from an energy harvester source. MPPT is performed by periodically sampling a ratio of the open-circuit voltage of the energy harvester and using that as the reference voltage (VREF\_SAMP) to the boost converter. Internally, the boost converter indirectly modulates the impedance of the energy transfer circuitry by regulating the input voltage (VIN\_DC) to the sampled reference voltage (VREF\_SAMP). A new reference voltage is obtained every 16 s (typical) by periodically disabling the charger for 256 ms (typical) and sampling a ratio of the open-circuit voltage. For solar harvesters, the maximum power point is typically 70%-80% and for thermoelectric harvesters, the MPPT is typically 50%. Tying VOC\_SAMP to VSTOR internally sets the MPPT regulation point to 80%. Tying VOC\_SAMP to GND internally sets the MPPT regulation point to 50%. If need, the exact ratio for MPPT can be optimized to meet the needs of the input source being used by connecting external resistors R<sub>OC1</sub> and R<sub>OC2</sub> between VRDIV and GND with mid-point at VOC\_SAMP. The reference voltage is set by the following expression: $$VREF\_SAMP = VIN\_DC(OpenCircuit) \left( \frac{R_{OC1}}{R_{OC1} + R_{OC2}} \right)$$ (1) ## **Storage Element / Battery Management** In this section the battery management functionality of the bq25570 integrated circuit (IC) is presented. The IC has internal circuitry to manage the voltage across the storage element and to optimize the charging of the storage element. For successfully extracting energy from the source, two different threshold voltages must be programmed using external resistors, namely battery good threshold (VBAT\_OK) and over voltage (OV) threshold. The two user programmable threshold voltages and the internally set undervoltage threshold determine the IC's region of operation. Figure 40 show plots of the voltage at the VSTOR pin and the various threshold voltages for two use cases 1) when a depleted battery is attached and the charger enters cold start and 2) when a battery charged above VBAT\_UV is attached. For the best operation of the system, the VBAT\_OK should be used to determine when a load can be applied or removed. A detailed description of the three voltage thresholds and the procedure for designing the external resistors for setting the three voltage thresholds are described next. Figure 40. Charger Operation after a Depleted Storage Element is Attached Figure 41. Charger Operation after a Partially Charged Storage Element is Attached When no input source is attached, the VSTOR node should be discharged to ground before attaching a storage element. Hot-plugging a storage element that is charged (e.g., the battery protector is closed) and with the VSTOR node above ground results in the PFET between VSTOR and VBAT remaining off until an input source is attached. In addition, if a system load attached to VSTOR has fast transients that could pull VSTOR below VBAT\_UV, the internal PFET switch will turn off in order to recharge the CSTOR capacitor to VSTOR\_CHGEN. See the application section for guidance on sizing the VSTOR and/or VBAT capacitance to account for transients. If the voltage applied at VIN\_DC is greater than VSTOR or VBAT then current may flow until the voltage at the input is reduced or the voltage at VSTOR and VBAT rise. This is considered an abnormal condition and the boost converter/charger does not operate. Submit Documentation Feedback #### **Battery Undervoltage Protection** To prevent rechargeable batteries from being deeply discharged and damaged, and to prevent completely depleting charge from a capacitive storage element, the IC has an internally set undervoltage (VBAT\_UV) threshold plus an internal hysteresis voltage (VBAT\_UV\_HYST). The VBAT\_UV threshold voltage when the battery voltage is decreasing is internally set to 1.95V (typical). The undervoltage threshold when battery voltage is increasing is given by VBAT\_UV plus VBAT\_UV\_HYST. For most applications, the system load should be connected to the VSTOR pin while the storage element should be connected to the VBAT pin. Once the VSTOR pin voltage goes above the VBAT\_UV\_HYST threshold, the VSTOR pin and the VBAT pins are shorted. The switch remains closed until the VSTOR pin voltage falls below VBAT\_UV. The VBAT\_UV threshold should be considered a fail safe to the system and the system load should be removed or reduced based on the VBAT\_OK signal. #### **Battery Overvoltage Protection** To prevent rechargeable batteries from being exposed to excessive charging voltages and to prevent over charging a capacitive storage element, the over-voltage (VBAT\_OV) threshold level must be set using external resistors. This is also the voltage value to which the charger will regulate the VSTOR/VBAT pin when the input has sufficient power. The VBAT\_OV threshold when the battery voltage is rising is given by Equation 2: $$VBAT_OV = \frac{3}{2}VBIAS\left(1 + \frac{R_{OV2}}{R_{OV1}}\right)$$ (2) The sum of the resistors is recommended to be no higher than 13 M $\Omega$ that is, $R_{OV1}+R_{OV2}=13$ M $\Omega$ . The overvoltage threshold when battery voltage is decreasing is given by OV\_HYST. It is internally set to the over voltage threshold minus an internal hysteresis voltage denoted by VBAT\_OV\_HYST. Once the voltage at the battery exceeds VBAT\_OV threshold, the boost converter is disabled. The charger will start again once the battery voltage falls below the VBAT\_OV\_HYST level. When there is excessive input energy, the VBAT pin voltage will ripple between the VBAT\_OV and the VBAT\_OV\_HYST levels. SLUC484 provides help on sizing and selecting the resistors. ## **CAUTION** If VIN\_DC is higher than VSTOR and VSTOR is equal to VBAT\_OV, the input VIN\_DC is pulled to ground through a small resistance to stop further charging of the attached battery or capacitor. It is critical that if this case is expected, the impedance of the source attached to VIN\_DC be higher than 20 $\Omega$ and not a low impedance source. #### **Battery Voltage within Operating Range (VBAT\_OK Output)** The IC allows the user to set a programmable voltage independent of the overvoltage and undervoltage settings to indicate whether the VSTOR voltage (and therefore the VBAT voltage when the PFET between the two pins is turned on) is at an acceptable level. When the battery voltage is decreasing the threshold is set by Equation 3: $$VBAT_OK_PROG = VBIAS \left(1 + \frac{R_{OK2}}{R_{OK1}}\right)$$ (3) When the battery voltage is increasing, the threshold is set by Equation 4: $$VBAT_OK_HYST = VBIAS \left(1 + \frac{R_{OK2} + R_{OK3}}{R_{OK1}}\right)$$ (4) The sum of the resistors is recommend to be no higher than approximately i.e., $R_{OK1} + R_{OK2} + R_{OK3} = 13 \text{ M}\Omega$ . The logic high level of this signal is equal to the VSTOR voltage and the logic low level is ground. The logic high level has ~20 K $\Omega$ internally in series to limit the available current to prevent MCU damage until it is fully powered. The VBAT\_OK\_PROG threshold must be greater than or equal to the UV threshold. For the best operation of the system, the VBAT\_OK should be setup to drive an external PFET between VSTOR and the system load in order to determine when the load can be applied or removed to optimize the storage element capacity. SLUC484 provides help on sizing and selecting the resistors. #### Step Down (Buck) Converter Operation The buck regulator takes input power from VSTOR, steps it down and provides a regulated voltage at the OUT pin. It employs pulse frequency modulation (PFM) control to regulate the voltage close to the desired reference voltage. The reference voltage is set by the user programmed resistor divider. The current through the inductor is controlled through internal current sense circuitry. The peak current in the inductor is controlled to maintain high efficiency of the converter across a wide input current range. The converter delivers an output current up to 110mA typical with a peak inductor current of 200 mA. The buck regulator is disabled when the voltage on VSTOR drops below the VBAT UV condition. The buck regulator continues to operate in pass (100% duty cycle) mode, passing the input voltage to the output, as long as VSTOR is greater than VBAT\_UV and less than VOUT. #### **Programming OUT Regulation Voltage** To set the proper output regulation voltage and input voltage power good comparator, the external resistors must be carefully selected. The OUT regulation voltage is then given by Equation 5: $$VOUT = VBIAS\left(\frac{R_{OUT2} + R_{OUT1}}{R_{OUT1}}\right)$$ (5) Note that VBIAS is nominally 1.21V per the electrical specification table. The sum of the resistors is recommended to be no greater than 13 M $\Omega$ , that is, $R_{OUT1}$ + $R_{OUT2}$ = 13 M $\Omega$ . Higher resistors may result in poor output voltage regulation and/or input voltage power good threshold accuracies due to noise pickup via the high impedance pins or reduction of effective resistance due to parasitic resistances created from board assembly residue. See Layout Considerations section for more details. SLUC484 provides help on sizing and selecting the resistors. #### **Buck Converter Startup Behavior** The bq25570 buck converter has two startup responses: 1) from the ship-mode state (EN transitions from high to low), and 2) from the standby state (VOUT\_EN transitions from low to high). The first startup response out of the ship-mode state has the longest time duration due to the internal circuitry being disabled. This response is shown in Figure 28. The startup time takes approximately 100ms due to the internal Nano-Power management circuitry needing to first, complete the 64 ms sample and hold cycle. Startup from the standby state is shown in Figure 29. This response is much faster due to the internal circuitry being pre-enabled. The startup time from this state is entirely dependent on the size of the output capacitor. The larger the capacitor, the longer it will take to charge during startup. With COUT = 22 µF, the startup time is approximately 400 µs. The buck converter can startup into a pre-biased output voltage. #### Steady State Operation and Cycle by Cycle Behavior Submit Documentation Feedback Steady state operation for the boost charger is shown in Figure 33 and for the buck converter in Figure 34. These plots highlight the inductor current waveform, the VSTOR and VOUT voltage ripple, and the LBOOST and LBUCK switching nodes, respectively. The converters both use hysteretic control and pulse frequency modulation (PFM) switching in order to maintain high efficiency at light load. As long as the VIN DC voltage is above the MPPT regulation set point (i.e. voltage at VREF\_SAMP), the boost converter's low-side power FET turns on and draws current until it reaches its respective peak current limit. These switching bursts continue until VSTOR reaches the VBAT OV threshold. The buck converter high-side power FET also turns on and draws current until it reaches its respective peak current limit, with its switching bursts continuing until VOUT reaches the VOUT SET point. This cycle-by-cycle minor switching frequency is a function of each converter's inductor value, peak current limit and voltage levels on each side of each inductor. Once each respective capacitor, CSTOR for the boost and COUT for the buck, droops below a minimum value, the hysteretic switching repeats. The DC voltages on CSTOR and COUT have a ripple voltage riding on top, caused by each capacitor charging due to the switching bursts and then discharging to a minimum value. The major frequency and duty cycle of CSTOR's ripple are a function of the VIN DC regulation, VSTOR system load and/or VBAT charging current, L1 inductance value and CSTOR capacitance value. The major frequency and duty cycle of COUT's ripple are a function of the VSTOR voltage, VOUT system load, L2 inductance value and COUT capacitance value. At heavier output loads (larger output current), the time the converter is off is smaller when compared to light load conditions. Figure 23 and Figure 24 show the major switching frequency versus load current and VSTOR voltage, respectively, for the buck converter. Figure 25 and Figure 26 show the output voltage ripple with COUT = $22 \mu F$ versus load current and VSTOR voltage, respectively, for the buck converter. #### **Nano-Power Management and Efficiency** The high efficiency of the bq25570 converters is achieved via the proprietary Nano-Power management circuitry and algorithm. This feature essentially samples and holds all references in order to reduce the average quiescent current. That is, the internal circuitry is only active for a short period of time and then off for the remaining period of time at the lowest feasible duty cycle. A portion of this feature can be observed in Figure 35 where the VRDIV node is monitored. Here the VRDIV node provides a connection to the VSTOR voltage (first pulse) and then generates the reference levels for the VBAT\_OV, VBAT\_OK and VOUT\_SET resistor dividers for a short period of time. The divided down values at each pin are sampled and held for comparison against VBIAS as part of the hysteretic control. Since this biases a resistor string, the current through these resistors is only active when the Nano-Power management circuitry makes the connection—hence reducing the overall quiescent current due to the resistors. This process repeats every 64 ms. The bq25570's boost charger efficiency is shown for various input power levels in Figure 7 through Figure 13. The bq25570's buck converter efficiency versus output current is plotted in Figure 17 and versus input voltage in Figure 18. All data points were captured by averaging the overall input current. This must be done due to the periodic biasing scheme implemented via the Nano-Power management circuitry. In order to properly measure the resulting input current when calculating the output to input efficiency, the input current efficiency data was gathered using a source meter set to average over at least 50 samples. #### **Thermal Shutdown** Rechargeable Li-ion batteries need protection from damage due to operation at elevated temperatures. The application should provide this battery protection and ensure that the ambient temperature is never elevated greater than the expected operational range of 85°C. The bq25570 uses an integrated temperature sensor to monitor the junction temperature of the device. Once the temperature threshold is exceeded, the boost converter/charger is disabled and charging ceases. Once the temperature of the device drops below this threshold, the boost charger resumes operation. To avoid unstable operation near the overtemp threshold, a built-in hysteresis of approximately 5°C has been implemented. Care should be taken to not over discharge the battery in this condition since the boost converter/charger is disabled. However, if the supply voltage drops to the VBAT\_UV setting, then the switch between VBAT and VSTOR will open and protect the battery even if the device is in thermal shutdown. #### **APPLICATION INFORMATION** ## **Energy Harvester Selection** The energy harvesting source (e.g., solar panel, TEG, vibration element) must provide a minimum level of power for the IC to operate as designed. The IC's minimum input power required to exit cold start can be estimated as $$PIN > [(I-STR\_ELM\_LEAK_{@1.8V} \times 1.8V) + (1.8V^2 / RSTOR(CS))] / 0.05$$ where I-STR\_ELM\_LEAK @1.8V is the storage element leakage current at 1.8V and RSTOR(CS) is the equivalent resitive load on VSTOR during cold start and 0.05 is an estimate of the worst case efficiency of the cold start circuit. Once the IC is out of cold start and the system load has been activated (e.g., using the VBAT\_OK signal), the energy harvesting element must provide the main boost charger with at least enough power to meet the average system load. Assuming RSTOR(AVG) represents the average resistive load on VSTOR, the simplified equation below gives an estimate of the IC's minimum input power needed during system operation: PIN X $$\eta_{EST}$$ > PLOAD = (VBAT\_OV<sup>2</sup> / RSTOR(AVG) + VBAT\_OV \* I-STR\_ELM\_LEAK<sub>@VBAT\_OV</sub>) where $\eta_{EST}$ can be derived from the datasheet efficiency curves for the given input voltage and current and VBAT\_OV. The simplified equation above assumes that, while the harvester is still providing power, the system goes into low power or sleep mode long enough to charge the storage element so that it can power the system when the harvester eventually is down. Refer to SLUC461 for a design example that sizes the energy harvester. ## **Storage Element Selection** In order for the charge management circuitry to protect the storage element from over-charging or discharging, the storage element must be connected to VBAT pin and the system load tied to the VSTOR pin. Many types of elements can be used, such as capacitors, super capacitors or various battery chemistries. A storage element with 100uF equivalent capacitance is required to filter the pulse currents of the PFM switching converter. The equivalent capacitance of a battery can be computed as computed as $$C_{EQ} = 2 \times mAHr_{BAT(CHRGD)} \times 3600 \text{ s/Hr} / V_{BAT(CHRGD)}$$ In order for the storage element to be able to charge VSTOR capacitor (CSTOR) within the $t_{VB\_HOT\_PLUG}$ (50 ms typical) window at hot-plug; therefore preventing the IC from entering cold start, the time constant created by the storage element's series resistance (plus the resistance of the internal PFET switch) and equivalent capacitance must be less than $t_{VB\_HOT\_PLUG}$ . For example, a battery's resistance can be computed as $$R_{BAT} = V_{BAT} / I_{BAT(CONTINUOUS)}$$ from the battery specifications. The storage element must be sized large enough to provide all of the system load during periods when the harvester is no longer providing power. The harvester is expected to provide at least enough power to fully charge the storage element while the system is in low power or sleep mode. Assuming no load on VSTOR (i.e., the system is in low power or sleep mode), the following equation estimates charge time from voltage VBAT1 to VBAT2 for given input power is PIN x $$\eta_{EST}$$ X $t_{CHRG} = 1/2$ X CEQ X (VBAT2<sup>2</sup> - VBAT1<sup>2</sup>) Refer to SLUC461 for a design example that sizes the storage element. Note that if there are large load transients or the storage element has significant impedance then it may be necessary to increase the CSTOR capacitor from the 4.7uF minimum or add additional capacitance to VBAT in order to prevent a droop in the VSTOR voltage. See below for guidance on sizing capacitors. #### **Inductor Selection** The boost charger and the buck converter each need an appropriately sized inductor for proper operation. The inductor's saturation current should be at least 25% higher than the expected peak inductor currents recommended below if system load transients on VSTOR and/or VOUT are expected. Since this device uses hysteretic control for both the boost charger and buck converter, both are considered naturally stable systems (single order transfer function). #### **Boost Charger Inductor Selection** For boost charger to operate properly, an inductor of appropriate value must be connected between LBOOST, pin 20, and VIN\_DC, pin 2. The boost converter internal control circuitry is designed to control the switching behavior with a nominal inductance of 22 $\mu$ H $\pm$ 20%. The inductor must have a peak current capability of > 300 mA with a low series resistance (DCR) to maintain high efficiency. A list of inductors recommended for this device is shown in Table 2. #### Table 2. | INDUCTANCE (µH) | DIMENSIONS (mm) | PART NUMBER | MANUFACTURER | |-----------------|-----------------|--------------|--------------| | 22 | 4.0x4.0x1.7 | LPS4018-223M | Coilcraft | | 22 | 3.8x3.8x1.65 | 744031220 | Wuerth | #### **Buck Converter Inductor Selection** For buck converter to operate properly, an inductor of appropriate value must be connected between LBUCK, pin 16, and VOUT, pin 14. The buck converter internal control circuitry is designed to control the switching behavior with a nominal inductance of 10 $\mu$ H $\pm$ 20%. The inductor must have a peak current capability of > 200 mA with a low series resistance (DCR) to maintain high efficiency. The speed of the peak current detect circuit sets the inductor's lower bound to 4.7 $\mu$ H. When using a 4.7 uH, the peak inductor current will increase when compared to that of a 10 $\mu$ H inductor, resulting in slightly higher major frequency. A list of inductors recommended for this device is shown in Table 3. Table 3. | INDUCTANCE (µH) | DIMENSIONS (mm) | PART NUMBER | MANUFACTURER | | | |-----------------|-----------------|-------------------|--------------|--|--| | 10 | 2.0 x 2.5 x 1.2 | DFE252012C-H-100M | Toko | | | | 10 | 4.0x4.0x1.7 | LPS4018-103M | Coilcraft | | | | 10 | 2.8x2.8x1.35 | 744029100 | Wuerth | | | | 10 | 3.0x3.0x1.5 | 74438335100 | Wuerth | | | | 10 | 2.5x2.5x1.2 | 74479889310 | Wuerth | | | | 4.7 | 2.0 x 2.5 x 1.2 | DFE252012R-H-4R7M | Toko | | | ## **Capacitor Selection** In general, all the capacitors need to be low leakage. Any leakage the capacitors have will reduce efficiency, increase the quiescent current and diminish the effectiveness of the IC for energy harvesting. #### **VREF\_SAMP** Capacitance The MPPT operation depends on the sampled value of the open circuit voltage and the input regulation follows the voltage stored on the CREF capacitor. This capacitor is sensitive to leakage since the holding period is around 16 seconds. As the capacitor voltage drops due to any leakage, the input regulation voltage also drops preventing proper operation from extraction the maximum power from the input source. Therefore, it is recommended that the capacitor be an X7R or COG low leakage capacitor. #### VIN DC Capacitance Energy from the energy harvester input source is initially stored on a capacitor, CIN, connected to VIN\_DC, pin 2, and VSS, pin 1. For energy harvesters which have a source impedance which is dominated by a capacitive behavior, the value of the harvester capacitor should scaled according to the value of the output capacitance of the energy source, but a minimum value of 4.7 µF is recommended. ## **VSTOR Capacitance** Operation of the bq25570 requires two capacitors to be connected between VSTOR, pin 19, and VSS, pin 1. A high frequency bypass capacitor of at 0.01 µF should be placed as close as possible between VSTOR and VSS. In addition, a low ESR capacitor of at least 4.7 µF should be connected in parallel. #### **VOUT Capacitance** The output capacitor is chosen based on transient response behavior and ripple magnitude. The lower the capacitor value, the larger the ripple will become and the larger the droop will be in the case of a transient response. It is recommended to use at least a 22 $\mu$ F output capacitor between VOUT, pin 14 and VSS, pin 15, for most applications. #### Additional Capacitance on VSTOR or VBAT If there are large, fast system load transients and/or the storage element has high resistance, then the CSTOR capacitors may momentarily discharge below the VBAT\_UV threshold in response to the transient. This causes the bq25570 to turn off the PFET switch between VSTOR and VBAT and turn on the boost converter. The CSTOR capacitors may further discharge below the VSTOR\_CHGEN threshold and cause the bq25570 to enter Cold Start. For instance, some Li-ion batteries or thin-film batteries may not have the current capacity to meet the surge current requirements of an attached low power radio. To prevent VSTOR from drooping, either increasing the CSTOR capacitance or adding additional capacitance in parallel with the storage element is recommended. For example, if boost charger is configured to charge the storage element to 4.2 V and a 500 mA load transient of 50 µs duration infrequently occurs, then, solving I = C x dv/dt for CSTOR gives: CSTOR $$\geq$$ 500 mA x 50 $\mu$ s/(4.2 V $-$ 1.8 V) = 10.5 $\mu$ F (6) Note that increasing CSTOR is the recommended solution but will cause the boost charger to operate in the less efficient cold start mode for a longer period at startup compared to using CSTOR = $4.7 \, \mu F$ . If longer cold start run times are not acceptable, then place the additional capacitance in parallel with the storage element. Submit Documentation Feedback #### LAYOUT CONSIDERATIONS As for all switching power supplies, the PCB layout is an important step in the design, especially at high peak currents and high switching frequencies. If the layout is not carefully done, the boost converter/charger and buck converter could show stability problems as well as EMI problems. Therefore, use wide and short traces for the main current path and for the power ground paths. The input and output capacitors as well as the inductors should be placed as close as possible to the IC. For the boost converter / charger, first priority are the output capacitors, including the 0.1uF bypass capacitor (CBYP), followed by CSTOR, which should be placed as close as possible between VSTOR, pin 19, and VSS, pin 1. Next, the input capacitor, CIN, should be placed as close as possible between VIN\_DC, pin 2, and VSS, pin 1. Last in priority is the boost converter inductor, L1, which should be placed close to LBOOST, pin 20, and VIN\_DC, pin 2. For the buck converter, the output capacitor COUT should be placed as close as possible between VOUT, pin 14, and VSS, pin 15. The buck converter inductor (L2) should be placed as close as possible between the switching node LBUCK, pin 16, and VOUT, pin 14. It is best to use vias and bottom traces for connecting the inductors to their respective pins instead of the capacitors. To minimize noise pickup by the high impedance voltage setting nodes (VBAT\_OV, OK\_PROG, OK\_HYST, VOUT\_SET), the external resistors should be placed so that the traces connecting the midpoints of each divider to their respective pins are as short as possible. When laying out the non-power ground return paths (e.g. from resistors and CREF), it is recommended to use short traces as well, separated from the power ground traces and connected to VSS pin 15. This avoids ground shift problems, which can occur due to superimposition of power ground current and control ground current. The PowerPad should not be used as a power ground return path. The remaining pins are either NC pins, that should be connected to the PowerPad as shown below, or digital signals with minimal layout restrictions. See the EVM user's guide for an example layout (SLUUAA7). In order to maximize efficiency at light load, the use of voltage level setting resistors > $1M\Omega$ is recommended. In addition, the sample and hold circuit output capacitor on VREF\_SAMP must hold the voltage for 16s. During board assembly, contaminants such as solder flux and even some board cleaning agents can leave residue that may form parasitic resistors across the physical resistors/capacitors and/or from one end of a resistor/capacitor to ground, especially in humid, fast airflow environments. This can result in the voltage regulation and threshold levels changing significantly from those expected per the installed components. Therefore, it is highly recommended that no ground planes be poured near the voltage setting resistors or the sample and hold capacitor. In addition, the boards must be carefully cleaned, possibly rotated at least once during cleaning, and then rinsed with de-ionized water until the ionic contamination of that water is well above 50 MOhm. If this is not feasible, then it is recommended that the sum of the voltage setting resistors be reduced to at least 5X below the measured ionic contamination. ## THERMAL CONSIDERATIONS Implementation of integrated circuits in low-profile and fine-pitch surface-mount packages typically requires special attention to power dissipation. Many system-dependent issues such as thermal coupling, airflow, added heat sinks and convection surfaces, and the presence of other heat-generating components affect the power-dissipation limits of a given component. Three basic approaches for enhancing thermal performance are listed below. - Improving the power-dissipation capability of the PCB design - Improving the thermal coupling of the component to the PCB - · Introducing airflow in the system For more details on how to use the thermal parameters in the Thermal Table, check the Thermal Characteristics Application Note (SZZA017) and the IC Package Thermal Metrics Application Note (SPRA953). ## **REVISION HISTORY** | Changes from Original (March 2013) to Revision A | Page | |----------------------------------------------------------------|------| | Changed the data sheet from a Product Brief to Production data | 3 | | Changes from Revision A (September 2013) to Revision B | Page | | Changed values in the THERMAL INFORMATION table | | ## PACKAGE OPTION ADDENDUM 12-Sep-2013 #### PACKAGING INFORMATION www.ti.com | Orderable Device | | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------| | | (1) | | Drawing | | Qty | (2) | | (3) | | (4/5) | | | BQ25570RGRR | ACTIVE | VQFN | RGR | 20 | 3000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | BQ570 | Samples | | BQ25570RGRT | ACTIVE | VQFN | RGR | 20 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-2-260C-1 YEAR | | BQ570 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. PACKAGE MATERIALS INFORMATION www.ti.com 13-Sep-2013 ## TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | 7 til dilliononono aro momina | | | | | | | | | | | | | |-------------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | | BQ25570RGRR | VQFN | RGR | 20 | 3000 | 330.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | | BQ25570RGRT | VQFN | RGR | 20 | 250 | 180.0 | 12.4 | 3.75 | 3.75 | 1.15 | 8.0 | 12.0 | Q1 | www.ti.com 13-Sep-2013 #### \*All dimensions are nominal | Device | Package Type | Type Package Drawing | | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-------------|--------------|----------------------|----|------|-------------|------------|-------------|--| | BQ25570RGRR | VQFN | RGR | 20 | 3000 | 367.0 | 367.0 | 35.0 | | | BQ25570RGRT | VQFN | RGR | 20 | 250 | 210.0 | 185.0 | 35.0 | | NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. QFN (Quad Flatpack No-Lead) package configuration. - The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions. - Pin 1 identifiers are located on both top and bottom of the package and within the zone indicated. The Pin 1 identifiers are either a molded, marked, or metal feature. # RGR (S-PVQFN-N20) PLASTIC QUAD FLATPACK NO-LEAD #### THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Bottom View Exposed Thermal Pad Dimensions 4210218/D 02/13 NOTE: All linear dimensions are in millimeters # RGR (S-PVQFN-N20) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. Customers should contact their board fabrication site for minimum solder mask web tolerances between signal pads. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>