SBAS606A - MAY 2013 - REVISED MAY 2013 # 10-Bit, 200-MSPS, 4-Channel and 12-Bit, 80-MSPS, 8-Channel Analog-to-Digital Converter Check for Samples: ADS5296 #### **FEATURES** - Configurable Modes of Operation: - 10-Bit, 200-MSPS, 4-Channel ADC - 12-Bit, 160-MSPS, 4-Channel ADC - 10-Bit, 100-MSPS, 8-Channel ADC - 12-Bit, 80-MSPS, 8-Channel ADC - Designed for Low Power: - 65 mW per Channel at 80 MSPS (12-Bit, 8-Channel) - 150 mW per Channel at 200 MSPS (10-Bit, 4-Channel) - 12-Bit, 80 MSPS: - SNR: 70.3 dBFS - 10-Bit, 200 MSPS: - SNR: 61.3 dBFS - Interleaving Spur: > 60 dBc at 90 MHz - Serial LVDS One-Wire Interface: - 10x Serialization up to 1000 Mbps Data Rate per Wire - 12x Serialization up to 960 Mbps Data Rate per Wire - Digital Processing Block: - Programmable FIR Decimation Filter and Oversampling to Minimize Harmonic Interference - Programmable IIR High-Pass Filter to Minimize DC Offset - Programmable Digital Gain: 0 dB to 12 dB - Low-Frequency Noise Suppression Mode - Programmable Mapping Between ADC Input Channels and LVDS Output Pins - Channel Averaging Mode - Variety of LVDS Test Patterns to Verify Data Capture by FPGA or Receiver - Package: 9-mm × 9-mm QFN-64 ## APPLICATIONS - Ultrasound Imaging - Communication Applications - Multichannel Data Acquisition Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners. #### DESCRIPTION The ADS5296 is a low-power, 12-bit, 8-channel, analog-to-digital converter (ADC) with sample rates up to 80 MSPS. However, the device can also be configured to operate as a 4-channel ADC running at 2x the sample rate by interleaving data from two ADC channels. In interleaving mode, the device accepts a double frequency input clock. Each ADC in a pair converts a common analog input signal at alternate rising edges of the 2x input clock. The device can either be configured as a 10-bit, 4-channel ADC with sample rates up to 200 MSPS or as a 12-bit, 4-channel ADC with sample rates up to 160 MSPS. The data from each ADC within the interleaved pair is output in serial format over one LVDS pair up to a maximum data rate of 1 Gbps (10 bits at 100 MSPS). With interleaving disabled, the ADS5296 can also be operated as an 8-channel, 10-bit device with sample rates up to 100 MSPS. Several digital functions commonly used in systems are included in the device. These functions include a low-frequency noise suppression (LFNS) mode, digital filtering options, and programmable mapping of LVDS output pins and analog input channels. For low input frequency applications, the LFNS mode enables the suppression of noise at low frequencies and improves SNR in the 1-MHz band near dc by approximately 3 dB. Digital filtering options include low-pass, high-pass, and band-pass digital filters as well as dc offset removal filters. Low power consumption and integration of multiple channels in a small package makes the device attractive for high channel count data acquisition systems. The device is available in a compact 9-mm x 9-mm QFN-64 package. The ADS5296 is specified over the -40°C to +85°C operating temperature range. This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### ORDERING INFORMATION(1) | PRODUCT | PACKAGE-LEAD | PACKAGE DESIGNATOR | SPECIFIED TEMPERATURE RANGE | | | |---------|--------------|--------------------|-----------------------------|--|--| | ADS5296 | QFN-64 | RGC | -40°C to +85°C | | | <sup>(1)</sup> For the most current package and ordering information, see the Package Option Addendum at the end of this document, or visit the device product folder at <a href="https://www.ti.com">www.ti.com</a>. ## **ABSOLUTE MAXIMUM RATINGS**(1) Over operating free-air temperature range, unless otherwise noted. | PA | ARAMETER | VALUE | UNIT | |--------------------------------------|-------------------------------------|-------------------------------|------| | Complementaria | AVDD | -0.3 to 2.2 | V | | Supply voltage range | LVDD | -0.3 to 2.2 | V | | | AGND and LGND | -0.3 to 0.3 | V | | Voltage between: | AVDD to LVDD (when AVDD leads LVDD) | 0 to 2.2 | V | | | LVDD to AVDD (when LVDD leads AVDD) | 0 to 2.2 | V | | | IN_p, IN_n | -0.3 to min (2.2, AVDD + 0.3) | V | | Valtage applied to | RESET, SCLK, SDATA, CS, PD, SYNC | -0.3 to 3.6 | V | | Voltage applied to: | CLKP, CLKN <sup>(2)</sup> | -0.3 to min (2.2, AVDD + 0.3) | V | | | Digital outputs | -0.3 to min (2.2, LVDD + 0.3) | V | | · | Operating free-air, T <sub>A</sub> | -40 to +85 | °C | | Temperature range | Operating junction, T <sub>J</sub> | +105 | °C | | | Storage, T <sub>stg</sub> | −55 to +150 | °C | | Electrostatic discharge (ESD) rating | Human body model (HBM) | 2000 | V | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, and do not imply functional operation of the device at these or any other conditions beyond those indicated under *Recommended Operating Conditions*. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. #### THERMAL INFORMATION | | | ADS5296 | | | |------------------|----------------------------------------------|-----------|-------|--| | | THERMAL METRIC <sup>(1)</sup> | QFN (RGC) | UNITS | | | | | 64 PINS | ı | | | $\theta_{JA}$ | Junction-to-ambient thermal resistance | 22.8 | | | | $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance | 6.9 | | | | $\theta_{JB}$ | Junction-to-board thermal resistance | 2.4 | 00044 | | | ΨЈТ | Junction-to-top characterization parameter | 0.1 | °C/W | | | ΨЈВ | Junction-to-board characterization parameter | 2.4 | | | | $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance | 0.2 | | | (1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953. <sup>(2)</sup> When AVDD is turned off, TI recommends switching off the input clock (or ensuring the voltage on CLKP and CLKN is less than |0.3 V|. This setting prevents the ESD protection diodes at the clock input pins from turning on. ### RECOMMENDED OPERATING CONDITIONS | | | | MIN | NOM | MAX | UNIT | |-----------------|-------------------------------------------------------|--------------------------------------------|--------------|----------------------|------|----------| | SUPPLIES | | | | | | | | AVDD | Analog supply voltage | | 1.7 | 1.8 | 1.9 | V | | LVDD | Digital supply voltage | | 1.7 | 1.8 | 1.9 | V | | ANALOG INF | PUTS | | | | | | | V <sub>ID</sub> | Differential input voltage range | | | 2 | | $V_{PP}$ | | | Input common-mode voltage | | V | CM ± 0.05 | | V | | REFT | External reference mode, top | | | 1.45 | | V | | REFB | External reference mode, bottom | | | 0.45 | | V | | VCM | Common-mode voltage output | | | 0.95 | | V | | CLOCK INPU | JT | | • | | | | | | | 4-channel, 10-bit ADC with interleaving | 20 | | 200 | MSPS | | | | 4-channel, 12-bit ADC with interleaving | 20 | | 160 | MSPS | | | Input Clock Frequency (1 / t <sub>C</sub> ) | 8-channel, 10-bit ADC without interleaving | 10 | | 100 | MSPS | | | | 8-channel,12-bit ADC without interleaving | 10 | | 80 | MSPS | | | | Sine-wave, ac-coupled | 0.2 | 1.5 | | $V_{PP}$ | | | Input clock amplitude differential<br>(VCLKP – VCLKN) | LVPECL, ac-coupled | 0.2 | 1.6 | | $V_{PP}$ | | | (VOLINI VOLINI) | LVDS, ac-coupled | 0.2 | 0.7 | | $V_{PP}$ | | | Input clock CMOS single-ended | V <sub>IL</sub> with < 0.1-mA current sink | | < 0.3 | | V | | | (VCLKP) | V <sub>IH</sub> | | > 1.5 | | V | | | Input clock duty cycle | | 35 | 50 | 65 | % | | DIGITAL OU | TPUTS | | | | | | | | ADCLKP and ADCLKN outputs (LVDS | 5) | (sample rate | 1x<br>in MSPS) | | MHz | | | LCLKP and LCLKN outputs (LVDS) | | (sample rate | 6x or 5x<br>in MSPS) | | MHz | | | Output data rata | 12x serialization | | | 960 | Mbps | | | Output data rate | 10x serialization | | | 1000 | Mbps | ### **ELECTRICAL CHARACTERISTICS: General** Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Minimum and maximum values are across the full temperature range of $T_{MIN} = -40$ °C to $T_{MAX} = +85$ °C, AVDD = 1.8 V, and LVDD = 1.8 V. | | | | | | NNEL, 1<br>Interlea | | 4-CHAI | NNEL, <sup>2</sup><br>erleavir | | | |--------------------|-------------------------------|----------------------------------------------------|------------------------------------------|------|---------------------|-----|--------|--------------------------------|-------|----------| | | PAR | AMETER | TEST CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | RESOLU | TION | | | · | | | | | | | | | Resolution | | | | | 12 | | | 10 | Bits | | ANALOG | INPUTS | | | " | | | | | | | | | Differential i<br>(0-dB gain) | nput voltage range | | | 2.0 | | | 2.0 | | $V_{PP}$ | | | Differential i | nput resistance | At dc | | > 1 | | | > 1 | | kΩ | | | Differential i | nput capacitance | At dc | | 2.2 | | | 2.2 | | pF | | | Analog inpu | t bandwidth | | | > 500 | | | > 500 | | MHz | | | Analog inpu<br>(per input pi | t common-mode current<br>in) | | | 1 | | | 1 | | μA/MSPS | | VCM | Common-m | ode output voltage | | | 0.95 | | | 0.95 | | V | | | VCM output | current capability | | | 5 | | | 5 | | mA | | DYNAMIC | CACCURACY | | | | | | | | | | | Eo | Offset error | | | -20 | | 20 | -20 | | 20 | mV | | E <sub>GREF</sub> | Gain error | Resulting from internal reference inaccuracy alone | | -1.5 | | 1.5 | -1.5 | | 1.5 | %FS | | E <sub>GCHAN</sub> | | Of channel itself | | | 0.5 | | | 0.5 | | %FS | | | E <sub>GCHAN</sub> tem | perature coefficient | | | < 0.01 | | | < 0.01 | | Δ%FS/°C | | POWER S | SUPPLY | | | | | | | | | | | IAVDD | Analog supp | alv current | 80 MSPS, non-interleaving | | 176 | | | | | mA | | IAVDD | Arialog supp | bly current | 200 MSPS, interleaving | | | | | 207 | 227 | mA | | ILVDD | Output huffe | er supply current | 80 MSPS with 100-Ω external termination | | 111 | | | | | mA | | ILVDD | Output buile | er suppry current | 200 MSPS with 100-Ω external termination | | | | | 125 | 148 | mA | | AVDD | Analog now | or. | 80 MSPS, non-interleaving | | 317 | | | | | mW | | AVDD | Analog pow | еі | 200 MSPS, interleaving | | | | | 372 | 408.6 | mW | | LVDD | Digital power | | 80 MSPS with 100-Ω external termination | | 199 | | | | | mW | | LVDD | Digital powe | 31 | 200 MSPS with 100-Ω external termination | | | | | 225 | 266.4 | mW | | | Total navier | | 80 MSPS with 100-Ω external termination | | 516 | | | | | mW | | | Total power | | 200 MSPS with 100-Ω external termination | | | | | 597 | 675 | mW | | | Global power | er-down | | | | 40 | | | 40 | mW | | | Standby por | wer | | | 175 | | | 190 | | mW | ### **ELECTRICAL CHARACTERISTICS: Dynamic Performance** Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, maximum rated input clock frequency, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Minimum and maximum values are across the full temperature range of $T_{MIN} = -40$ °C to $T_{MAX} = +85$ °C, AVDD = 1.8 V, and LVDD = 1.8 V. | | | | | | NNEL, 12<br>Interleav | | | NNEL, 10<br>erleaving | | | |-------|--------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------------|------|-----------------------|------|------|-----------------------|------|----------------| | | PARAMETER | TEST CONDIT | TIONS | MIN | TYP | MAX | MIN | TYP | MAX | UNIT | | | | f <sub>IN</sub> = 5 MHz | | 66 | 70.3 | | 59.9 | 61.3 | | dBFS | | SNR | Signal-to-noise ratio (1) | f <sub>IN</sub> = 30 MHz | | | 70.1 | | | 61 | | dBFS | | | | f <sub>IN</sub> = 90 MHz | | 68.7 | | | 60.3 | | dBFS | | | | | f <sub>IN</sub> = 5 MHz | | | 70.1 | | | 61.3 | | dBFS | | SINAD | Signal-to-noise and distortion ratio | f <sub>IN</sub> = 30 MHz | | | 69.7 | | | 60.8 | | dBFS | | | Tallo | f <sub>IN</sub> = 90 MHz | | | 67.9 | | | 59.8 | | dBFS | | ENOB | Effective number of bits | f <sub>IN</sub> = 5 MHz | <sub>IN</sub> = 5 MHz | | 11.3 | | | 9.8 | | LSBs | | | | f <sub>IN</sub> = 5 MHz | | 73 | 83 | | 70.5 | 83 | | dBc | | SFDR | Spurious-free dynamic range <sup>(1)</sup> | f <sub>IN</sub> = 30 MHz | | | 80 | | | 79 | | dBc | | | rango | f <sub>IN</sub> = 90 MHz | | | 76 | | | 72.5 | | dBc | | | | f <sub>IN</sub> = 5 MHz | | 71 | 81 | | 67.5 | 81 | | dBc | | THD | Total harmonic distortion | f <sub>IN</sub> = 30 MHz | | | 78 | | | 77.5 | | dBc | | | | f <sub>IN</sub> = 90 MHz | | | 74 | | | 70 | | dBc | | | | f <sub>IN</sub> = 5 MHz | | 73 | 90 | | 70.5 | 86 | | dBc | | HD2 | Second-harmonic distortion | f <sub>IN</sub> = 30 MHz | | 88 | | | 84 | | dBc | | | | | f <sub>IN</sub> = 90 MHz | <sub>4</sub> = 90 MHz | | 85 | | | 83 | | dBc | | | | f <sub>IN</sub> = 5 MHz | | 73 | 83 | | 70.5 | 83 | | dBc | | HD3 | Third-harmonic distortion | f <sub>IN</sub> = 30 MHz | | | 80 | | | 79 | | dBc | | | | f <sub>IN</sub> = 90 MHz | | | 76 | | | 72.5 | | dBc | | | Worst spur | f <sub>IN</sub> = 5 MHz | | 75 | 93 | | 65 | 79 | | dBc | | | (other than second and third | f <sub>IN</sub> = 30 MHz | | | 92 | | | 74 | | dBc | | | harmonics) (2) | f <sub>IN</sub> = 90 MHz | | | 90 | | 60 | 71 | | dBc | | IMD | Two-tone intermodulation distortion | $f_1 = 8 \text{ MHz}, f_2 = 10 \text{ MHz}, \text{ each}$ | tone at -7 dBFS | | 83 | | | | | dBc | | | | With a full-scale, 10-MHz | Adjacent channel | | 86 | | | 95 | | dBc | | | Crosstalk | aggressor signal applied and no input on victim channel | Far channel | | 110 | | | 110 | | dBc | | | Overload recovery | Recovery to < 1% of full-scale after a 6-dB input overload | | | 1 | | | 1 | | Clock<br>cycle | | PSRR | AC power-supply rejection ratio | For a 50-mV <sub>PP</sub> signal on AVDD supply, up to 10 MHz, no signal applied to analog inputs | | | > 50 | | | > 50 | | dB | | DNL | Differential nonlinearity | f <sub>IN</sub> = 5 MHz | -0.8 | ±0.3 | +0.95 | | | | LSBs | | | INL | Integrated nonlinearity | f <sub>IN</sub> = 5 MHz | | | ±0.2 | ±1.1 | | | | LSBs | <sup>(1)</sup> In the 4-channel interleaving mode, this parameter does not include interleaving spur. Spur is specified separately as part of the worst spur parameter. <sup>(2)</sup> In the 4-channel interleaving mode, worst spur includes interleaving spur. Also see Figure 44, which shows interleaving spur across input frequency. ### **DIGITAL CHARACTERISTICS** The dc specifications refer to the condition where the digital outputs are not switching, but are permanently at a valid logic level '0' or '1'. AVDD = 1.8 V and DRVDD = 1.8 V. | | PARAMET | ER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|-------------------------------|--------------------------------|----------------------------------------------------|------------|-----|------|------| | DIGITA | L INPUTS (RESET, SCLK, SE | OATA, CS, SYNC, PDN, IN | rerleave_mux) | | | ' | | | V <sub>IH</sub> | High-level input voltage | | All pins support 1.8-V and 3.3-V CMOS logic levels | 1.3 | | | V | | V <sub>IL</sub> | Low-level input voltage | | All pins support 1.8-V and 3.3-V CMOS logic levels | | | 0.4 | V | | I <sub>IH</sub> | High-level input current | CS, SDATA, SCLK <sup>(1)</sup> | V <sub>HIGH</sub> = 1.8 V | | 6 | | μA | | I <sub>IL</sub> | Low-level input current | CS, SDATA, SCLK <sup>(1)</sup> | V <sub>LOW</sub> = 0 V | | 0.1 | | μA | | DIGITA | L OUTPUTS (CMOS INTERFA | ACE: SDOUT) | | | | • | | | V <sub>OH</sub> | High-level output voltage | | | AVDD - 0.1 | | | V | | V <sub>OL</sub> | Low-level output voltage | | | | · | 0.1 | V | | DIGITA | L OUTPUTS (LVDS INTERFA | CE: OUT1_p, OUT1_n to 0 | OUT8_p, OUT8_n, ADCLKp, ADCLKn, LCLKp, L | .CLKn) | | • | | | V <sub>ODH</sub> | High-level output differentia | al voltage <sup>(2)</sup> | | 340 | | 560 | mV | | V <sub>ODL</sub> | Low-level output differentia | l voltage (2) | | -560 | | -340 | mV | | V <sub>OCM</sub> | Output common-mode volt | age | | 0.93 | | 1.2 | mV | <sup>(1)</sup> $\overline{\text{CS}}$ , SDATA, and SCLK have an internal 220-k $\Omega$ pull-down resistor. <sup>(2)</sup> With an external 100-Ω termination. #### TIMING REQUIREMENTS(1) Typical values are at +25°C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 200 MSPS, sine-wave input clock, $C_{LOAD}$ = 5 pF, and $R_{LOAD}$ = 100 $\Omega$ , unless otherwise noted. Minimum and maximum values are across the full temperature range of $T_{MIN} = -40$ °C to $T_{MAX} = +85$ °C, AVDD = 1.8 V, and LVDD = 1.7 V to 1.9 V, with decimation filters DISABLED. | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------------|---------------------------------|----------------------------------------------------------------------------------------|----------------------------------------------|------|--------------------| | t <sub>A</sub> | Aperture delay | | 4 | | ns | | | Aperture delay matching | Between any two channels of the same device | ±200 | | ps | | | Variation of aperture delay | Between two devices at the same temperature and AVDD supply | ±1 | | ns | | tJ | Aperture jitter | Sample uncertainty | 300 | | fs rms | | | | Time to valid data after coming out of standby | 6 | | μs | | | Wake-up time | Time to valid data after coming out of global power-down mode | 100 | | μs | | | ADC ((2) | Interleaving disabled | 12 | | Input clock cycles | | | ADC latency <sup>(2)</sup> | Interleaving enabled | 24 | | Input clock cycles | | 10x SER | IALIZATION | | | | | | t <sub>SU</sub> | Data setup time | Data valid to LCLKP zero-crossing | 0.200 | | ns | | t <sub>H</sub> | Data hold time | LCLKP zero-crossing to data becoming invalid | 0.160 | | ns | | t <sub>PDI</sub> | Clock propagation delay | Input clock rising edge crossover to output clock rising edge crossover | $t_{PDI} = (4 / 5)$<br>× $t_{S} + t_{DELAY}$ | | ns | | t <sub>DELAY</sub> | Delay time | | 7.8 | 11.8 | ns | | | Variation of t <sub>DELAY</sub> | Between two devices at the same temperature and LVDD supply | ±0.8 | | ns | | | LVDS bit clock duty cycle | Duty cycle of differential clock<br>(LCLKP – LCLKN) | 50 | | % | | ACROSS | S ALL SERIALIZATION MODES | | | | | | t <sub>FALL</sub> | Data fall time | Rise time measured from −100 mV to +100 mV,<br>10 MSPS ≤ sampling frequency ≤ 100 MSPS | 0.13 | | ns | | t <sub>RISE</sub> | Data rise time | Rise time measured from −100 mV to +100 mV,<br>10 MSPS ≤ sampling frequency ≤ 100 MSPS | 0.13 | | ns | | t <sub>CLKRISE</sub> | Output clock rise time | Rise time measured from −100 mV to +100 mV,<br>10 MSPS ≤ sampling frequency ≤ 100 MSPS | 0.13 | | ns | | t <sub>CLKFALL</sub> | Output clock fall time | Rise time measured from −100 mV to +100 mV,<br>10 MSPS ≤ sampling frequency ≤ 100 MSPS | 0.13 | | ns | <sup>(1)</sup> Timing parameters are ensured by design and characterization, but are not tested in production. <sup>(2)</sup> At higher frequencies, $t_{PDI}$ is greater than one clock period. Overall latency = ADC latency + 1. ## Table 1. 12x Serialization with Decimation Filters Disabled (1)(2) | INPUT CLOCK FREQUENCY<br>(MHz) | | | SETUP TIME (ns) <sup>(3)</sup> | | HOLD TIME (ns) <sup>(3)</sup> | | | t <sub>PDI</sub> = (9 / 12) × t <sub>S</sub> + t <sub>DELAY</sub><br>(Where t <sub>DELAY</sub> is<br>specified as below, ns) | | | | |--------------------------------|------------------------------------|----------------------------|--------------------------------|-----|-------------------------------|------|-----|------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----| | Non-<br>interleaved<br>Mode | Interleaved<br>Mode <sup>(4)</sup> | OUTPUT DATA<br>RATE (Mbps) | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | 10 | 20 | 120 | 3.80 | | | 3.80 | | | 8 | | 13 | | 20 | 40 | 240 | 1.60 | | | 1.80 | | | 8 | | 13 | | 40 | 80 | 480 | 0.80 | | | 0.69 | | | 8 | | 13 | | 65 | 130 | 780 | 0.38 | | | 0.19 | | | 8 | | 13 | | 80 | 160 | 960 | 0.22 | | | 0.14 | | | 8 | | 13 | - (1) Minimum and maximum values are across the full temperature range of T<sub>MIN</sub> = -40°C to T<sub>MAX</sub> = +85°C, AVDD = 1.8 V, and LVDD = 1.7 V to 1.9 V. - All timing specifications are taken with default output clock and data delay settings (0 ps). Refer to the Programmable LVDS Output Clock and Data Edges section in the Application Information for additional output clock and data delay options. - (3) When decimation filters are ENABLED, the minimum setup and minimum hold time will further reduce by 100ps compared to their value with the filters disabled (at the same output data rate). Example: At 80 MHz input clock frequency, with decimation by 2 enabled, output data rate = 480 Mbps. At 480 Mbps, as per the above table, the setup time with the decimation disabled is 0.80 ns. Hence, the set up time with filter enabled will be 100ps lower (0.8 -0.1 = 0.7). Similarly the hold time with filter enabled will be 0.59 ns. - (4) Refer to the INTERLEAVING MODE section in the Application Information for details on Interleaving Mode. Table 2. 10x Serialization with Decimation Filters Disabled (1)(2) | INPUT CLOCK FREQUENCY<br>(MHz) | | | SETUP | TIME ( | ns) <sup>(3)</sup> | HOLD | TIME (r | ns) <sup>(3)</sup> | (Where t <sub>DE</sub> | / 10) × t <sub>S</sub> +<br><sub>ELAY</sub> is spec<br>pelow, ns) | | |--------------------------------|------------------------------------|----------------------------|-------|--------|--------------------|------|---------|--------------------|------------------------|-------------------------------------------------------------------|------| | Non-<br>interleaved<br>Mode | Interleaved<br>Mode <sup>(4)</sup> | OUTPUT DATA<br>RATE (Mbps) | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | 40 | 80 | 400 | 0.85 | | | 1 | | | 7.8 | | 11.8 | | 65 | 130 | 650 | 0.52 | | | 0.35 | | | 7.8 | | 11.8 | | 80 | 160 | 800 | 0.33 | | | 0.19 | | | 7.8 | | 11.8 | | 100 | 200 | 1000 | 0.2 | | | 0.16 | | | 7.8 | | 11.8 | - Minimum and maximum values are across the full temperature range of $T_{MIN} = -40^{\circ}C$ to $T_{MAX} = +85^{\circ}C$ , AVDD = 1.8 V, and LVDD = 1.7 V to 1.9 V. - All timing specifications are taken with default output clock and data delay settings (0 ps). Refer to the Programmable LVDS Output Clock and Data Edges section in the Application Information for additional output clock and data delay options. - (3) When decimation filters are ENABLED, the minimum setup and minimum hold time will further reduce by 100ps compared to their value with the filters disabled (at the same output data rate). Example: At 80 MHz input clock frequency, with decimation by 2 enabled, output data rate = 400 Mbps. At 400 Mbps, as per the above table, the setup time with the decimation disabled is 0.85 ns. Hence, the set up time with filter enabled will be 100ps lower (0.85 -0.10 = 0.75). Similarly the hold time with filter enabled will be 0.90 ns. Product Folder Links: ADS5296 (4) Refer to the INTERLEAVING MODE section in the Application Information for details on Interleaving Mode. ## Table 3. 14x Serialization with Decimation by two filter enabled (Data Rate = 0.5x)<sup>(1)(2)(3)</sup> | | OUTPUT | | | | HOLD TIME (ns) | | | |---------------------------|--------------------------|------|-----|-----|----------------|--|--| | SAMPLING FREQUENCY (MSPS) | DATA RATE (Mbps) MIN TYP | MAX | MIN | ТҮР | MAX | | | | 65 | 455 | 0.73 | | | 0.75 | | | | 80 | 560 | 0.54 | | | 0.50 | | | | 100 | 700 | 0.32 | | | 0.25 | | | - (1) Minimum and maximum values are across the full temperature range of $T_{MIN} = -40$ °C to $T_{MAX} = +85$ °C, AVDD = 1.8 V, and LVDD = 1.7 V to 1.9 V. - (2) All timing specifications are taken with default output clock and data delay settings (0 ps). - (3) Refer to the Programmable LVDS Output Clock and Data Edges section in the Application Information for additional output clock and data delay options. Table 4. 14x Serialization with Decimation by four filter enabled (Data Rate = 0.25x)<sup>(1)(2)(3)</sup> | | OUTPUT | SETUP TIME (ns) | | | HOLD TIME (ns) | | | | |------------------------------|------------------------|-----------------|-----|-----|----------------|-----|-----|--| | SAMPLING FREQUENCY<br>(MSPS) | DATA<br>RATE<br>(Mbps) | MIN | TYP | MAX | MIN | ТҮР | MAX | | | 65 | 227.5 | 1.7 | | | 1.9 | | | | | 80 | 280 | 1.3 | | | 1.45 | | | | | 100 | 350 | 0.9 | | | 1.1 | | | | - (1) Minimum and maximum values are across the full temperature range of T<sub>MIN</sub> = -40°C to T<sub>MAX</sub> = +85°C, AVDD = 1.8 V, and LVDD = 1.7 V to 1.9 V. - (2) All timing specifications are taken with default output clock and data delay settings (0 ps). - (3) Refer to the Programmable LVDS Output Clock and Data Edges section in the Application Information for additional output clock and data delay options. Table 5. 14x Serialization with Decimation by eight filter enabled (Data Rate = 0.125x) $^{(1)(2)(3)}$ | SAMPLING FREQUENCY<br>(MSPS) | OUTPUT<br>DATA<br>RATE<br>(Mbps) | SETUP TIME (ns) | | | HOLD TIME (ns) | | | |------------------------------|----------------------------------|-----------------|-----|-----|----------------|-----|-----| | | | MIN | TYP | MAX | MIN | ТҮР | MAX | | 65 | 113.75 | 3.8 | | | 3.8 | | | | 80 | 140 | 3 | | | 3 | | | | 100 | 175 | 2.2 | | | 2.2 | | | - (1) Minimum and maximum values are across the full temperature range of T<sub>MIN</sub> = -40°C to T<sub>MAX</sub> = +85°C, AVDD = 1.8 V, and LVDD = 1.7 V to 1.9 V. - (2) All timing specifications are taken with default output clock and data delay settings (0 ps). - (3) Refer to the *Programmable LVDS Output Clock and Data Edges* section in the Application Information for additional output clock and data delay options. #### PARAMETRIC MEASUREMENT INFORMATION Figure 1 shows a timing diagram of the LVDS output voltage levels. (1) With an external $100-\Omega$ termination. Figure 1. LVDS Output Voltage Levels Figure 2 shows the latency timing diagram. Figure 2. Latency Timing Diagram ## PARAMETRIC MEASUREMENT INFORMATION (continued) LVDS OUTPUT TIMING ## Figure 3 shows the output timing described in the Timing Requirements table. (1) n = 0 to 11. Figure 3. LVDS Output Timing #### **PIN DESCRIPTION** #### PIN DESCRIPTIONS | | PIN DESCRIPTIONS | | | | | | | | |----------------|-------------------------|-------------------------|--------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME | NO. | FUNCTION <sup>(1)</sup> | DESCRIPTION | | | | | | | ADCLKN | 24 | DO | Differential LVDS frame clock, negative | | | | | | | ADCLKP | 23 | DO | Differential LVDS frame clock, positive | | | | | | | AGND | 3, 6, 9, 37, 40, 43, 46 | G | Analog ground pin | | | | | | | AVDD | 50, 57, 60 | S | Analog supply pin, 1.8 V | | | | | | | CLKN | 59 | Al | Differential clock input, negative | | | | | | | CLKP | 58 | Al | Differential clock input, positive | | | | | | | CS | 61 | DI | Serial enable chip select; active low digital input | | | | | | | INTERLEAVE_MUX | 56 | DI | Control input to select conversion of odd channels (1, 3, 5, and 7) or even channels (2, 4, 6, and 8). | | | | | | | IN1_n | 2 | Al | Differential analog input for channel 1, negative | | | | | | | IN1_p | 1 | Al | Differential analog input for channel 1, positive | | | | | | | IN2_n | 5 | Al | Differential analog input for channel 2, negative | | | | | | | IN2_p | 4 | Al | Differential analog input for channel 2, positive | | | | | | | IN3_n | 8 | Al | Differential analog input for channel 3, negative | | | | | | | IN3_p | 7 | Al | Differential analog input for channel 3, positive | | | | | | | IN4_n | 11 | Al | Differential analog input for channel 4, negative | | | | | | | IN4_p | 10 | Al | Differential analog input for channel 4, positive | | | | | | | IN5_n | 39 | Al | Differential analog input for channel 5, negative | | | | | | | IN5_p | 38 | Al | Differential analog input for channel 5, positive | | | | | | | IN6_n | 42 | Al | Differential analog input for channel 6, negative | | | | | | | IN6_p | 41 | Al | Differential analog input for channel 6, positive | | | | | | | IN7_n | 45 | Al | Differential analog input for channel 7, negative | | | | | | | IN7_p | 44 | Al | Differential analog input for channel 7, positive | | | | | | | IN8_n | 48 | Al | Differential analog input for channel 8, negative | | | | | | | IN8_p | 47 | Al | Differential analog input for channel 8, positive | | | | | | | LCLKN | 26 | DO | LVDS differential bit clock output pins (6x), negative | | | | | | | LCLKP | 25 | DO | LVDS differential bit clock output pins (6x), positive | | | | | | | LGND | 12, 14, 36 | G | Digital ground pin | | | | | | | LVDD | 35 | S | Digital and I/O power supply, 1.8 V | | | | | | | NC | 51 | _ | Do not connect | | | | | | | OUT1_n | 16 | DO | Channel 1 differential LVDS negative data output | | | | | | | OUT1_p | 15 | DO | Channel 1 differential LVDS positive data output | | | | | | | OUT2_n | 18 | DO | Channel 2 differential LVDS negative data output | | | | | | | OUT2_p | 17 | DO | Channel 2 differential LVDS positive data output | | | | | | | OUT3_n | 20 | DO | Channel 3 differential LVDS negative data output | | | | | | | OUT3_p | 19 | DO | Channel 3 differential LVDS positive data output | | | | | | | OUT4_n | 22 | DO | Channel 4 differential LVDS negative data output | | | | | | | OUT4_p | 21 | DO | Channel 4 differential LVDS positive data output | | | | | | | OUT5_n | 28 | DO | Channel 5 differential LVDS negative data output | | | | | | | OUT5_p | 27 | DO | Channel 5 differential LVDS positive data output | | | | | | | OUT6_n | 30 | DO | Channel 6 differential LVDS negative data output | | | | | | | OUT6_p | 29 | DO | Channel 6 differential LVDS positive data output | | | | | | | OUT7_n | 32 | DO | Channel 7 differential LVDS negative data output | | | | | | | OUT7_p | 31 | DO | Channel 7 differential LVDS positive data output | | | | | | | OUT8_n | 34 | DO | Channel 8 differential LVDS negative data output | | | | | | | OUT8_p | 33 | DO | Channel 8 differential LVDS positive data output | | | | | | | PDN | 13 | DI | Power-down control input pin | | | | | | <sup>(1)</sup> Pin functionality: Al = analog input; DI = digital input; DO = digital output; G = G = ground; and G = G = supply. ## PIN DESCRIPTIONS (continued) | NAME | NO. | FUNCTION <sup>(1)</sup> | DESCRIPTION | |-------|-----|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REFB | 54 | AI | Negative reference input/output. Internal reference mode: Reference bottom voltage (0.45 V) is output on this pin. A decoupling capacitor is not required on this pin. External reference mode: Reference bottom voltage (0.45 V) must be externally applied to this pin. | | REFT | 55 | AI | Positive reference input/output. Internal reference mode: Reference top voltage (1.45 V) is output on this pin. A decoupling capacitor is not required on this pin. External reference mode: Reference top voltage (1.45 V) must be externally applied to this pin. | | RESET | 64 | DI | Active high RESET input | | SCLK | 63 | DI | Serial clock input | | SDATA | 62 | DI | Serial data input | | SDOUT | 52 | DO | Serial data output | | SYNC | 49 | DI | Control input pin to synchronize test patterns and decimation filters across devices | | VCM | 53 | Al | Common-mode voltage output pin, 0.95 V. | Product Folder Links: ADS5296 #### **FUNCTIONAL BLOCK DIAGRAMS** Figure 4. 10- and 12-Bit, 8-Channel ADC, Non-Interleaving Mode Figure 5. 10- and 12-Bit, 4-Channel ADC, Interleaving Mode ### TYPICAL CHARACTERISTICS: General (8-Channel, 12-Bit, Non-Interleaving Mode) Typical values are at T<sub>A</sub> = +25°C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 80 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 8. FFT FOR 70-MHz INPUT SIGNAL (Sample Rate = 80 MSPS) Figure 7. FFT FOR 15-MHz INPUT SIGNAL (Sample Rate = 80 MSPS) Figure 9. FFT FOR 5-MHz INPUT SIGNAL (Sample Rate = 40 MSPS) ## TYPICAL CHARACTERISTICS: General (8-Channel, 12-Bit, Non-Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 80 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 10. FFT FOR 15-MHz INPUT SIGNAL (Sample Rate = 40 MSPS) Figure 12. FFT WITH TWO-TONE SIGNAL Figure 11. FFT FOR 70-MHz INPUT SIGNAL (Sample Rate = 40 MSPS) Figure 13. SIGNAL-TO-NOISE RATIO vs INPUT SIGNAL FREQUENCY ## TYPICAL CHARACTERISTICS: General (8-Channel, 12-Bit, Non-Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 80 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 14. SPURIOUS-FREE DYNAMIC RANGE vs INPUT SIGNAL FREQUENCY Figure 16. SPURIOUS-FREE DYNAMIC RANGE vs DIGITAL GAIN Figure 15. SIGNAL-TO-NOISE RATIO vs DIGITAL GAIN Figure 17. PERFORMANCE vs INPUT AMPLITUDE ## TYPICAL CHARACTERISTICS: General (8-Channel, 12-Bit, Non-Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 80 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 18. PERFORMANCE vs INPUT CLOCK AMPLITUDE Figure 20. PERFORMANCE vs INPUT COMMON-MODE VOLTAGE Figure 21. SIGNAL-TO-NOISE RATIO vs AVDD AND TEMPERATURE ### TYPICAL CHARACTERISTICS: General (8-Channel, 12-Bit, Non-Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 80 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 22. SPURIOUS-FREE DYNAMIC RANGE vs AVDD AND TEMPERATURE Figure 23. CROSSTALK vs FREQUENCY (1) Figure 24. INTEGRAL NONLINEARITY Figure 25. DIFFERENTIAL NONLINEARITY <sup>(1)</sup> Adjacent channel: Neighboring channels on the immediate left and right of the channel of interest. Near channel: Channels on the same side of the package, except the immediate neighbors. Far channel: Channels on the opposite side of the package. ## TYPICAL CHARACTERISTICS: Digital Processing (8-Channel, 12-Bit, Non-Interleaving Mode) Typical values are at T<sub>A</sub> = +25°C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 80 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 26. DIGITAL FILTER RESPONSE (Decimate-by-2) Figure 28. FFT FOR 5-MHz INPUT SIGNAL (Sample Rate = 80 MSPS, Decimation Filter = 2) (1) Figure 27. DIGITAL FILTER RESPONSE (Decimate-by-4) Figure 29. FFT FOR 5-MHz INPUT SIGNAL (Sample Rate = 80 MSPS by Averaging Two Channels)<sup>(1)</sup> (1) 14x serialization is used to capture data. #### **TYPICAL CHARACTERISTICS:** ## Digital Processing (8-Channel, 12-Bit, Non-Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 80 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 30. FFT FOR 5-MHz INPUT SIGNAL (Sample Rate = 80 MSPS, Decimation Filter = 4) (2) Figure 32. DIGITAL HIGH-PASS FILTER RESPONSE Figure 31. FFT FOR 5-MHz INPUT SIGNAL (Sample Rate = 80 MSPS by Averaging Four Channels)<sup>(2)</sup> Figure 33. FFT WITH HPF ENABLED AND DISABLED (No Signal) (2) 14x serialization is used to capture data. ## TYPICAL CHARACTERISTICS: Power Consumption (8-Channel, 12-Bit, Non-Interleaving Mode) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Product Folder Links: ADS5296 Figure 34. ANALOG SUPPLY POWER Figure 36. ANALOG SUPPLY CURRENT Figure 35. DIGITAL SUPPLY POWER Figure 37. DIGITAL SUPPLY CURRENT #### **TYPICAL CHARACTERISTICS:** Power Consumption (8-Channel, 12-Bit, Non-Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 38. TOTAL POWER PER CHANNEL ## TYPICAL CHARACTERISTICS: Contour (8-Channel, 12-Bit, Non-Interleaving Mode) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 39. SIGNAL-TO-NOISE RATIO vs INPUT AND SAMPLING FREQUENCIES Product Folder Links: ADS5296 Submit Documentation Feedback Copyright © 2013, Texas Instruments Incorporated ## TYPICAL CHARACTERISTICS: Contour (8-Channel, 12-Bit, Non-Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 40. SPURIOUS-FREE DYNAMIC RANGE vs INPUT AND SAMPLING FREQUENCIES ### TYPICAL CHARACTERISTICS: General (4-Channel, 10-Bit, Interleaving Mode) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 200 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 41. FFT FOR 5-MHz INPUT SIGNAL Figure 43. FFT FOR 70-MHz INPUT SIGNAL Figure 42. FFT FOR 15-MHz INPUT SIGNAL Figure 44. SIGNAL-TO-NOISE RATIO vs INPUT SIGNAL FREQUENCY ## TYPICAL CHARACTERISTICS: General (4-Channel, 10-Bit, Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 200 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 45. SPURIOUS-FREE DYNAMIC RANGE vs INPUT SIGNAL FREQUENCY Figure 47. SIGNAL-TO-NOISE RATIO vs DIGITAL GAIN Figure 46. INTERLEAVING SPUR ( $f_{\rm S}$ / 2 - $f_{\rm IN}$ ) vs INPUT SIGNAL FREQUENCY Figure 48. SPURIOUS-FREE DYNAMIC RANGE vs DIGITAL GAIN 68 AVDD = 1.7 V AVDD = 1.8 V Input Frequency = 5 MHz ## TYPICAL CHARACTERISTICS: General (4-Channel, 10-Bit, Interleaving Mode) (continued) Typical values are at T<sub>A</sub> = +25°C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 200 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. 90 SFDR (dBFS) 66 64 80 SFDR (dBFS,dBc) 70 62 (dBFS) 60 60 50 58 40 56 30 54 20 52 -50 -45 -40 -35 -30 -25 -20 -15 -10 -5 0 Input amplitude (dBFS) SNR SFDR (dBc) Figure 49. INTERLEAVING SPUR $(f_S / 2 - f_{IN})$ vs DIGITAL GAIN Input Frequency = 5 MHz 83 Product Folder Links: ADS5296 Figure 51. SIGNAL-TO-NOISE RATIO vs AVDD AND TEMPERATURE Figure 52. SPURIOUS-FREE DYNAMIC RANGE vs AVDD AND TEMPERATURE Submit Documentation Feedback Copyright © 2013, Texas Instruments Incorporated ## TYPICAL CHARACTERISTICS: General (4-Channel, 10-Bit, Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 200 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 53. INTERLEAVING SPUR ( $f_{\rm S}$ / 2 - $f_{\rm IN}$ ) vs AVDD AND TEMPERATURE ## TYPICAL CHARACTERISTICS: Power Consumption (4-Channel, 10-Bit, Interleaving Mode) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 54. ANALOG SUPPLY POWER Figure 56. ANALOG SUPPLY CURRENT Figure 55. DIGITAL SUPPLY POWER Figure 57. DIGITAL SUPPLY CURRENT ## TYPICAL CHARACTERISTICS: Power Consumption (4-Channel, 10-Bit, Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 58. TOTAL POWER PER CHANNEL ## TYPICAL CHARACTERISTICS: Contour (4-Channel, 10-Bit, Interleaving Mode) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 59. SIGNAL-TO-NOISE RATIO vs INPUT AND SAMPLING FREQUENCIES ## TYPICAL CHARACTERISTICS: Contour (4-Channel, 10-Bit, Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 60. SPURIOUS-FREE DYNAMIC RANGE vs INPUT AND SAMPLING FREQUENCIES ### TYPICAL CHARACTERISTICS: General (8-Channel, 12-Bit, Interleaving Mode) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 160 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 61. SIGNAL-TO-NOISE RATIO vs INPUT SIGNAL FREQUENCY Figure 63. INTERLEAVING SPUR ( $f_S$ / 2 - $f_{IN}$ ) vs INPUT SIGNAL FREQUENCY Figure 62. SPURIOUS-FREE DYNAMIC RANGE vs INPUT SIGNAL FREQUENCY Figure 64. INTEGRAL NONLINEARITY # TYPICAL CHARACTERISTICS: General (8-Channel, 12-Bit, Interleaving Mode) (continued) Typical values are at $T_A$ = +25°C, AVDD = 1.8 V, LVDD = 1.8 V, input clock frequency = 160 MSPS, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 65. DEFERENTIAL NONLINEARITY # **TYPICAL CHARACTERISTICS:** Power Consumption (8-Channel, 12-Bit, Interleaving Mode) Typical values are at T<sub>A</sub> = +25°C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Product Folder Links: ADS5296 Figure 66. ANALOG SUPPLY POWER Figure 68. ANALOG SUPPLY CURRENT Figure 67. DIGITAL SUPPLY POWER Figure 69. DIGITAL SUPPLY CURRENT Submit Documentation Feedback # TYPICAL CHARACTERISTICS: Power Consumption (8-Channel, 12-Bit, Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 70. TOTAL POWER PER CHANNEL # TYPICAL CHARACTERISTICS: Contour (8-Channel, 12-Bit, Interleaving Mode) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 71. SIGNAL-TO-NOISE RATIO vs INPUT AND SAMPLING FREQUENCIES Product Folder Links: ADS5296 40 # TYPICAL CHARACTERISTICS: Contour (8-Channel, 12-Bit, Interleaving Mode) (continued) Typical values are at $T_A = +25$ °C, AVDD = 1.8 V, LVDD = 1.8 V, 50% clock duty cycle, and -1-dBFS differential analog input, unless otherwise noted. Figure 72. SPURIOUS-FREE DYNAMIC RANGE vs INPUT AND SAMPLING FREQUENCIES #### DEVICE CONFIGURATION #### **SERIAL INTERFACE** The device has a set of internal registers that can be accessed by the serial interface formed by the $\overline{CS}$ (serial interface enable), SCLK (serial interface clock), and SDATA (serial interface data) pins. #### **Register Initialization** After power-up, the internal registers must be initialized to default values. This initialization can be accomplished in one of two ways: - 1. Either through a hardware reset by applying a low pulse on the RESET pin (of widths greater than 50 ns), as shown in Figure 74; or - By applying a software reset. When using the serial interface, set the RST bit (register 00h, bit D0) high. This setting initializes the internal registers to default values and then self-resets the RST bit low. In this case, the RESET pin is kept high (inactive). #### Reset Timing Figure 73 shows a timing diagram for the reset function. Figure 73. Reset Timing Diagram Table 6. Timing Characteristics for Figure 73<sup>(1)(2)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|----------------------|---------------------------------------------------------|-----|-----|-----|------| | t <sub>1</sub> | Power-on delay | Delay from AVDD and LVDD power-up to active RESET pulse | | 1 | | ms | | t <sub>2</sub> | Reset pulse width | Pulse width of active RESET signal | 50 | | | ns | | t <sub>3</sub> | Register write delay | Delay from RESET disable to CS active | | 100 | | ns | Typical values are at T<sub>A</sub> = +25°C, minimum and maximum values are across the full temperature range of T<sub>MIN</sub> = -40°C to T<sub>MAX</sub> = +85°C, unless otherwise noted. # **Serial Interface Write Operation** Serial shifting of bits into the device is enabled when $\overline{CS}$ is low. Serial data (on the SDATA pin) are latched at every SCLK rising edge when $\overline{CS}$ is active (low). Serial data are loaded into the register at every 24th SCLK rising edge when $\overline{CS}$ is low. When the word length exceeds a multiple of 24 bits, the excess bits are ignored (the excess bits being the last bits clocked). Data can be loaded in multiples of 24-bit words within a single active $\overline{CS}$ pulse. The first eight bits form the register address and the remaining 16 bits are the register data. <sup>(2)</sup> A low pulse on the RESET pin is required when initialization is done via a hardware reset. Figure 74. Serial Interface Write Timing Diagram Table 7. Timing Characteristics for Figure 74 and Figure 76<sup>(1)</sup> | | <u> </u> | • | _ | | | |------------------------------------|------------------------------------------------------|------|-----|-----|------| | | PARAMETER | MIN | TYP | MAX | UNIT | | f <sub>SCLK</sub> | SCLK frequency (equal to 1 / t <sub>SCLK</sub> ) | > dc | | 20 | MHz | | t <sub>SCLK</sub> | SCLK period | 50 | | | ns | | t <sub>SCLK_H</sub> | SCLK high time | 20 | | | ns | | t <sub>SCLK_L</sub> | SCLK low time | 20 | | | ns | | t <sub>DSU</sub> | SDATA setup time | 25 | | | ns | | t <sub>DHO</sub> | SDATA hold time | 25 | | | ns | | t <sub>CS_SU</sub> | CS fall to SCLK rise | 25 | | | ns | | t <sub>CS_HO</sub> | Time between last SCLK rising edge to CS rising edge | 25 | | | ns | | t <sub>OUT_DV</sub> <sup>(2)</sup> | Delay from SCLK falling edge to SDOUT valid | 15 | 19 | 23 | ns | Typical values are at T<sub>A</sub> = +25°C, minimum and maximum values are across the full temperature range of T<sub>MIN</sub> = -40°C to T<sub>MAX</sub> = +85°C, unless otherwise noted. #### **Serial Interface Read Operation** The device includes a mode where the contents of the internal registers can be read back on the SDOUT pin. This readback mode may be useful as a diagnostic check to verify the serial interface communication between the external controller and the ADC. By default, the SDOUT pin is in 3-state after a device power-up or reset. When the readout mode is enabled using the EN\_READOUT register bit, SDOUT serially outputs the contents of the selected register. The following steps describe how to achieve this functionality: - 1. Set the EN\_READOUT register bit to '1' See Figure 75(a). This setting puts the device in serial readout mode. This mode prevents any further writes to the internal registers, *except* for at register 01h. Note that the EN\_READOUT bit is also located in register 01h. The device can exit readout mode by setting the EN\_READOUT bit to '0'. Note that only the contents of register 01h are unable to be read in register readout mode. - 2. Initiate a serial interface cycle specifying the address of the register (A[7:0]) whose content must be read. - 3. The device serially outputs the contents (D[15:0]) of the selected register on the SDOUT pin See Figure 75(b). - 4. The external controller can latch the contents at the SCLK rising edge. Submit Documentation Feedback <sup>(2)</sup> See Figure 76 To exit serial readout mode, reset the EN\_READOUT register bit to '0', which enables writes to all device registers. At this point, the SDOUT pin is in 3-state. A detailed timing diagram for the serial readout mode is shown in Figure 76. Register Address (A[7:0]) = 0Fh Register Data (D[15:0]) = XXXX (don't care) SDATA A7 A6 A5 A4 A3 A2 A1 A0 D15 D14 D13 D12 D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 SCLK SDOUT SDOUT outputs the contents of register 0Fh in the same cycle, MSB first. b) Read contents of register 0Fh. This register is initialized with 0200 (the device was previously put in global power-down). Figure 75. Serial Readout Functional Diagram Figure 76. Serial Interface Read Timing Diagram # SERIAL INTERFACE REGISTERS MAP Table 8 lists the ADS5296 registers. # Table 8. Register Map | REGISTER<br>ADDRESS<br>(Hex) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |------------------------------|------------------|----------------------------|-----------------|----------------|-------------------------------------------|-----------------|--------------------------------------|------------------|-----------|----------|-------------|-------------------|-----------|-------------|--------------------------|------------------------| | 00 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | RST <sup>(1)</sup> | | 01 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | EN_HIGH_<br>ADDRS | 0 | 0 | 0 | EN_<br>READOUT | | 07 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | EN_MUX_R<br>EG | EN_INTER<br>LEAVE | | 0A | | | | | | | | RAMP_PAT_ | RESET_VAL | | | | | | | | | 0F | 0 | 0 | 0 | 0 | 0 | PDN_PIN_<br>CFG | PDN_<br>COMPLETE | PDN_<br>PARTIAL | | | | PDN_0 | CH[8:1] | | | | | 14 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | LFNS_ | CH[8:1] | | | | | 1C | 0 | EN_FRAME<br>_PAT | 0 | 0 | | ADCLKOUT[11:0] | | | | | | | | | | | | 23 | | | | | | PRBS_SEED[15:0] | | | | | | | | | | | | 24 | | | PF | RBS_SEED[22: | 16] | | | 0 | | | | INVERT | _CH[8:1] | | | | | 25 | TP_HARD_<br>SYNC | PRBS_<br>SEED_<br>FROM_REG | PRBS_<br>MODE_2 | PRBS_<br>TP_EN | 0 | 0 | 0 | TP_SOFT_<br>SYNC | 0 | | TEST_PATT[2 | :0] | BITS_CUST | TOM2[11:10] | BITS_CUST | OM1[11:10] | | 26 | | | | | BITS_CUS | STOM1[9:0] | | | | | 0 | 0 | 0 | 0 | 0 | 0 | | 27 | | | | | BITS_CUS | STOM2[9:0] | | | | | 0 | 0 | 0 | 0 | 0 | 0 | | 29 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | GLOBAL_E<br>N_<br>FILTER | EN_<br>CHANNEL_<br>AVG | | 2A | | GAIN_C | CH4[3:0] | | GAIN_CH3[3:0] GAIN_CH2[3:0] GAIN_CH1[3:0] | | | | | | | | | | | | | 2B | | GAIN_C | CH5[3:0] | | | GAIN_0 | CH6[3:0] GAIN_CH7[3:0] GAIN_CH8[3:0] | | | | | | | | | | | 2C | 0 | 0 | 0 | 0 | 0 | AVG_O | UT4[1:0] | 0 | AVG_O | UT3[1:0] | 0 | AVG_O | UT2[1:0] | 0 | AVG_O | UT1[1:0] | | 2D | 0 | 0 | 0 | 0 | 0 | AVG_O | UT8[1:0] | 0 | AVG_O | UT7[1:0] | 0 | AVG_O | UT6[1:0] | 0 | AVG_O | UT5[1:0] | <sup>(1)</sup> Shaded cells indicate used bits. # Table 8. Register Map (continued) | REGISTER | | | | | | | | | | | | | | | | | |------------------|-----------------|----------------|----------|----------|-------------|----------|-------------|------------|--------|----------------|----------------|--------|------------------|---------------------|------------|------------------------| | ADDRESS<br>(Hex) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 2E | 0 | HPF_EN_<br>CH1 | | HPF_CORN | ER_CH1[3:0] | | FILT | ER_TYPE_CH | 1[2:0] | DEC_RATE_CH1 | | 11 | 0 | SEL_ODD_<br>TAP_CH1 | 0 | USE_<br>FILTER_<br>CH1 | | 2F | 0 | HPF_EN_<br>CH2 | | HPF_CORN | ER_CH2[3:0] | | FILT | ER_TYPE_CH | 2[2:0] | ] | DEC_RATE_CH | 12 | 0 | SEL_ODD_<br>TAP_CH2 | 0 | USE_<br>FILTER_<br>CH2 | | 30 | 0 | HPF_EN_<br>CH3 | | HPF_CORN | ER_CH3[3:0] | | FILT | ER_TYPE_CH | 3[2:0] | 1 | DEC_RATE_CH | 13 | 0 | SEL_ODD_<br>TAP_CH3 | 0 | USE_<br>FILTER_<br>CH3 | | 31 | 0 | HPF_EN_<br>CH4 | | HPF_CORN | ER_CH4[3:0] | | FILT | ER_TYPE_CH | 4[2:0] | 1 | DEC_RATE_CH | 14 | 0 | SEL_ODD_<br>TAP_CH4 | 0 | USE_<br>FILTER_<br>CH4 | | 32 | 0 | HPF_EN_<br>CH5 | | HPF_CORN | ER_CH5[3:0] | | FILT | ER_TYPE_CH | 5[2:0] | 1 | DEC_RATE_CH | 15 | 0 | SEL_ODD_<br>TAP_CH5 | 0 | USE_<br>FILTER_<br>CH5 | | 33 | 0 | HPF_EN_<br>CH6 | | HPF_CORN | ER_CH6[3:0] | | FILT | ER_TYPE_CH | 6[2:0] | DEC_RATE_CH6 | | 16 | 0 | SEL_ODD_<br>TAP_CH6 | 0 | USE_<br>FILTER_<br>CH6 | | 34 | 0 | HPF_EN_<br>CH7 | | HPF_CORN | ER_CH7[3:0] | | FILT | ER_TYPE_CH | 7[2:0] | ı | DEC_RATE_CH | 17 | 0 | SEL_ODD_<br>TAP_CH7 | 0 | USE_<br>FILTER_<br>CH7 | | 35 | 0 | HPF_EN_<br>CH8 | | HPF_CORN | ER_CH8[3:0] | | FILT | ER_TYPE_CH | 8[2:0] | ı | DEC_RATE_CH | 18 | 0 | SEL_ODD_<br>TAP_CH8 | 0 | USE_<br>FILTER_<br>CH8 | | 38 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | DATA_F | RATE[1:0] | | 40 | ENABLE 40 | | | | | | | | | | | ODD_E\ | /EN_SEL | | | | | 42 | EN_PHASE<br>DDR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PHASE_<br>DDR1 | PHASE_<br>DDR0 | 0 | 0 | 0 | 0 | 0 | | 45 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | PAT_DESKE | W_SYNC[1:0] | | 46 | ENABLE 46 | 0 | FALL_SDR | 0 | | EN_B | IT_SER | | 0 | 0 | 0 | EN_SDR | EN_MSB_<br>FIRST | BTC_MODE | 0 | 0 | | 50 | ENABLE 50 | 0 | 0 | 0 | | MAP_Ch12 | 234_to_OUT2 | | 0 | 0 | 0 | 0 | | MAP_Ch12 | 34_to_OUT1 | | | 51 | ENABLE 51 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MAP_Ch12 | 34_to_OUT3 | | 0 | 0 | 0 | 0 | | 52 | ENABLE 52 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MAP_Ch123 | 34_to_OUT4 | | | 53 | ENABLE 53 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MAP_Ch56 | 78_to_OUT5 | | 0 | 0 | 0 | 0 | | 54 | ENABLE 54 | 0 | 0 | 0 | | MAP_Ch56 | 78_to_OUT7 | | | | | | | MAP_Ch56 | 78_to_OUT6 | | | 55 | ENABLE 55 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | MAP_Ch56 | 78_to_OUT8 | | 0 | 0 | 0 | 0 | Product Folder Links: ADS5296 46 www.ti.com SBAS606A - MAY 2013 - REVISED MAY 2013 # Table 8. Register Map (continued) | REGISTER<br>ADDRESS<br>(Hex) | D15 | D14 | D13 | D12 | D11 | D11 D10 D9 D8 D7 D6 D5 D4 D3 D2 D1 D0 | | | | | | | | | D0 | | |------------------------------|----------------------------|-----|-----|-----|-----|---------------------------------------|--------|--------|--|-------------|------------------------|--------|--------|---|--------------|--| | 5A to 65 | EN_<br>CUSTOM_<br>FILT_CH1 | 0 | 0 | 0 | | | | | | COEFFn_ | SET_CH1 <sup>(2)</sup> | | | | | | | 66 to 71 | EN_<br>CUSTOM_<br>FILT_CH2 | 0 | 0 | 0 | | | | | | COEFFn_ | SET_CH2 <sup>(2)</sup> | | | | | | | 72 to 7D | EN_<br>CUSTOM_<br>FILT_CH3 | 0 | 0 | 0 | | | | | | COEFFn_ | SET_CH3 <sup>(2)</sup> | | | | | | | 7E to 89 | EN_<br>CUSTOM_<br>FILT_CH4 | 0 | 0 | 0 | | COEFFn_SET_CH4 <sup>(2)</sup> | | | | | | | | | | | | 8A to 95 | EN_<br>CUSTOM_<br>FILT_CH5 | 0 | 0 | 0 | | | | | | COEFFn_ | SET_CH5 <sup>(2)</sup> | | | | | | | 96 to A1 | EN_<br>CUSTOM_<br>FILT_CH6 | 0 | 0 | 0 | | | | | | COEFFn_ | SET_CH6 <sup>(2)</sup> | | | | | | | A2 to AD | EN_<br>CUSTOM_<br>FILT_CH7 | 0 | 0 | 0 | | | | | | COEFFn_ | SET_CH7 <sup>(2)</sup> | | | | | | | AE to B9 | EN_<br>CUSTOM_<br>FILT_CH8 | 0 | 0 | 0 | | COEFFn_SET_CH8 <sup>(2)</sup> | | | | | | | | | | | | BE | EN_LVDS<br>_PROG | 0 | 0 | 0 | 0 | 0 | DELAY_ | DATA_R | | DELAY_LCLK_ | R | DELAY_ | DATA_F | 1 | DELAY_LCLK_I | | | F0 | EN_EXT_<br>REF | 0 | 0 | 0 | | | | | | | | 0 | | | | | <sup>(2)</sup> n = 0 to 11. Submit Documentation Feedback 47 #### **DESCRIPTION OF SERIAL INTERFACE REGISTERS** #### Table 9. Register 00h D15 D14 D13 D12 D11 D10 D9 D8 0 0 0 0 0 0 0 0 D7 D6 D5 D4 D3 D2 D1 D0 0 0 0 0 0 0 0 **RST** All bits default to '0' after reset. Bits D[15:1] Must write '0' Bit D0 RST 0 = Normal operation (default) 1 = Self-clearing software RESET; after reset, this bit is set to '0' # Table 10. Register 01h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----|-----|-----|-------------------|-----|-----|----|------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | EN_HIGH_<br>ADDRS | 0 | 0 | 0 | EN_READOUT | All bits default to '0' after reset. Bits D[15:5] Must write '0' Bit D4 EN HIGH ADDRS 0 = Access to register F0h disabled (default) 1 = Access to register F0h enabled Bits D[3:1] Must write '0' Bit D0 EN\_READOUT 0 = Normal operation (default) 1 = READOUT of registers mode using the SDOUT pin enabled # Table 11. Register 07h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----|-----|-----|-----|-----|-----|------------|-------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | 0 | 0 | 0 | EN_MUX_REG | EN_<br>INTERLEAVE | All bits default to '0' after reset. Bits D[15:2] Must write '0' Bit D1 EN\_MUX\_REG Enables mux mode interleaving using register bit. 0 = Enables mux mode interleaving using the ODD\_EVEN\_SEL register bits (default) 1 = Enables mux mode interleaving using the INTERLEAVE\_MUX pin. For more details on this bit, see the Interleaving Mode section. Bit D0 EN INTERLEAVE Enables interleaving of adjacent channel pairs. 0 = Interleaving disabled (default) 1 = Interleaving enabled For more details on this bit, see the Interleaving Mode section. #### Table 12. Register 0Ah | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | | |-----|-------------------------|-----|-----------|------------|-----|----|----|--|--|--|--|--| | | | | RAMP_PAT_ | _RESET_VAL | | | | | | | | | | D7 | D7 D6 D5 D4 D3 D2 D1 D0 | | | | | | | | | | | | | | | | RAMP_PAT_ | _RESET_VAL | | | | | | | | | All bits default to '0' after reset. # Bits D[15:0] RAMP\_PAT\_RESET\_VAL The starting value of the digital ramp test pattern can be programmed using these register bits. By default, the starting value is 0000h after reset. | Table 13. Register 0Fh | | | | | | | | | | | | | |------------------------|-----|-----|-----|-----|-------------|------------------|-------------|--|--|--|--|--| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | | | 0 | 0 | 0 | 0 | 0 | PDN_PIN_CFG | PDN_<br>COMPLETE | PDN_PARTIAL | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | PDN_CH[8:1] | | | | | | | | | | | | | All bits default to '0' after reset. Bits D[15:11] Must write '0' Bit D10 PDN\_PIN\_CFG 0 = PD pin configured for complete power-down mode 1 = PD pin configured for partial power-down mode Bit D9 PDN COMPLETE 0 = Normal operation 1 = Register mode for complete power-down; slow recovery from power-down Bit D8 PDN\_PARTIAL 0 = Normal operation 1 = Partial power-down mode; fast recovery from power-down Bits D[7:0] PDN\_CH[8:1] 0 = Normal operation 1 = Individual channel ADC power-down mode #### Table 14. Register 14h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | | |-----|--------------|-----|-----|-----|-----|----|----|--|--|--|--|--| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | | LFNS_CH[8:1] | | | | | | | | | | | | All bits default to '0' after reset. Bits D[15:8] Must write '0' Bits D[7:0] LFNS\_CH[8:1] 0 = Low-frequency noise suppression (LFNS) mode disabled (default) 1 = LFNS mode enabled for individual channels Submit Documentation Feedback # Table 15. Register 1Ch | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----|------------------|-----|--------|-----------|--------|----------|----| | 0 | EN_FRAME_<br>PAT | 0 | 0 | | ADCLKO | UT[11:0] | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | ADCLKO | OUT[11:0] | | | | All bits default to '0' after reset. Bit D15 Must write '0' Bit D14 EN\_FRAME\_PAT 0 = Normal operation on frame clock (default) 1 = Enables output frame clock to be programmed through a pattern specified by the ADCCLKOUT register bits Bits D[13:12] Must write '0' Bits D[11:0] ADCLKOUT[11:0] These bits create the 12-bit pattern for the frame clock on the ADCLKP, ADCLKN pins. #### Table 16. Register 23h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----|-----|-----|---------|-----------|-----|----|----| | | | | PRBS_SE | EED[15:0] | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | PRBS_SE | EED[15:0] | | | | All bits default to '0' after reset. #### Bits D[15:0] PRBS\_SEED[15:0] These bits are the lower 16 bits of the PRBS pattern starting seed value. The starting seed value of the PRBS test pattern can be specified using these register bits. #### Table 17. Register 24h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | |----------------|----------------------|-----|-----|-----|-----|----|----|--| | | PRBS_SEED[22:16] | | | | | | | | | D7 | D7 D6 D5 D4 D3 D2 D1 | | | | | | | | | INVERT_CH[8:1] | | | | | | | | | All bits default to '0' after reset. Bits D[15:9] PRBS\_SEED[22:16] These bits are the seven upper bits of the PRBS seed starting value. Bit D8 Must write '0' Bits D[7:0] INVERT\_CH[8:1] 0 = Normal configuration Normally, the IN\_p pin represents the positive analog input pin and IN\_n represents the complementary negative input. 1 = The polarity of the analog input pins is electrically swapped Setting the INVERT\_CH[8:1] bits causes the inputs to be swapped. IN\_n now represents the positive input and IN\_p represents the negative input. Table 18. Register 25h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |------------------|------------------------|-----------------|------------|-----------|------------|-----------|------------------| | TP_HARD_<br>SYNC | PRBS_SEED_<br>FROM_REG | PRBS_<br>MODE_2 | PRBS_TP_EN | 0 | 0 | 0 | TP_SOFT_<br>SYNC | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | | TEST_PATT[2:0] | | BITS_CUST | OM2[11:10] | BITS_CUST | ΓΟM1[11:10] | All bits default to '0' after reset. Bit D15 TP\_HARD\_SYNC 0 = Inactive 1 = The external SYNC feature is enabled for syncing test patterns Bit D14 PRBS\_SEED\_FROM\_REG 0 = Disabled 1 = The PRBS seed can be chosen from registers 23h and 24h Bit D13 PRBS\_MODE\_2 The PRBS 9-bit LFSR (23-bit LFSR) is the default mode. Bit D12 PRBS TP EN 0 = PRBS test pattern disabled1 = PRBS test pattern enabled Bits D[11:9] Must write '0' Bit D8 TP SOFT SYNC 0 = No sync 1 = Software sync bit for the test patterns on all eight channels Bit D7 Must write '0' Bit D6 TEST\_PATT2 0 = Normal operation 1 = A repeating full-scale ramp pattern is enabled on the outputs; ensure that bits D4 and D5 are '0' Bit D5 TEST PATT1 0 = Normal operation 1 = Enables a mode where the output toggles between two defined codes; ensure that bits D4 and D6 are '0' Bit D4 TEST PATT0 0 = Normal operation 1 = Enables a mode where the output is a constant specified code; ensure that bits D5 and D6 are '0' Bits D[3:2] BITS\_CUSTOM2[11:10] These bits are the two MSBs for the second code of the dual custom patterns. Bits D[1:0] BITS\_CUSTOM1[11:10] These bits are the two MSBs for the single custom pattern (and for the first code of the dual custom patterns). # Table 19. Register 26h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | |-------------------|-----------|-----|-----|-----|-----|----|----|--|--|--| | BITS_CUSTOM1[9:0] | | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | BITS_CUS | TOM1[9:0] | 0 | 0 | 0 | 0 | 0 | 0 | | | | All bits default to '0' after reset. Bits D[15:6] BITS\_CUSTOM1[9:0] These bits are the 10 lower bits for the single custom pattern (and for the first code of the dual custom pattern). Bits D[5:0] Must write '0' # Table 20. Register 27h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | |----------|-------------------|-----|-----|-----|-----|----|----|--|--|--| | | BITS_CUSTOM2[9:0] | | | | | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | BITS_CUS | TOM2[9:0] | 0 | 0 | 0 | 0 | 0 | 0 | | | | All bits default to '0' after reset. Bits D[15:6] BITS\_CUSTOM2[9:0] These bits are the 10 lower bits for the second code of the dual custom pattern. Bits D[5:0] Must write '0' Table 21. Register 29h | | 142.0 2.11 1109.0101 2011 | | | | | | | | | | |-----|---------------------------|-----|-----|-----|-----|---------------------|--------------------|--|--|--| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | GLOBAL_EN<br>FILTER | EN_CHANNEL<br>_AVG | | | | All bits default to '0' after reset. Bits D[15:2] Must write '0' Bit D1 GLOBAL EN FILTER 0 = Global control digital filter disabled(default) 1 = Global control digital filter enabled Bit D0 EN CHANNEL AVG 0 = Channel averaging disabled (default) 1 = Channel averaging enabled and specified by the AVG\_OUTn register bits #### Table 22. Register 2Ah | D15 | D14 | D13 | D12 | D11 | D10 D9 D | | | | | |-----|-----------------------------|----------|-----|---------------|----------|--|--|--|--| | | GAIN_C | CH4[3:0] | | GAIN_CH3[3:0] | | | | | | | D7 | D6 | D5 | D4 | D3 D2 D1 D0 | | | | | | | | GAIN_CH2[3:0] GAIN_CH1[3:0] | | | | | | | | | All bits default to '0' after reset. Bits D[15:12] GAIN\_CH4[3:0] These bits set the programmable gain for channel 4. Bits D[11:8] GAIN\_CH3[3:0] These bits set the programmable gain for channel 3. Bits D[7:4] GAIN\_CH2[3:0] These bits set the programmable gain for channel 2. Bits D[3:0] GAIN\_CH1[3:0] These bits set the programmable gain for channel 1. # Table 23. Register 2Bh | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | |-----|-----------------------------|----------|-----|---------------|-----|----|----|--| | | GAIN_C | CH5[3:0] | | GAIN_CH6[3:0] | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | GAIN_CH7[3:0] GAIN_CH8[3:0] | | | | | | | | All bits default to '0' after reset. Bits D[15:12] GAIN\_CH5[3:0] These bits set the programmable gain for channel 4. Bits D[11:8] GAIN\_CH6[3:0] These bits set the programmable gain for channel 5. Bits D[7:4] GAIN\_CH7[3:0] Submit Documentation Feedback These bits set the programmable gain for channel 6. Bits D[3:0] GAIN\_CH8[3:0] These bits set the programmable gain for channel 7. #### Table 24. Register 2Ch | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-------|----------|-----|-------|----------|--------|----------|----------| | 0 | 0 | 0 | 0 | 0 | AVG_OL | JT4[1:0] | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | AVG_O | UT3[1:0] | 0 | AVG_O | UT2[1:0] | 0 | AVG_O | UT1[1:0] | All bits default to '0' after reset. Bits D[15:11] Must write '0' Bits D[10:9] AVG\_OUT4[1:0] These bits set the averaging control for data transmitted on the LVDS output OUT4. Bit D8 Must write '0' Bits D[7:6] AVG\_OUT3[1:0] These bits set the averaging control for data transmitted on the LVDS output OUT3. Bit D5 Must write '0' Bits D[4:3] AVG\_OUT2[1:0] These bits set the averaging control for data transmitted on the LVDS output OUT2. Bit D2 Must write '0' Bits D[1:0] AVG\_OUT1[1:0] These bits set the averaging control for data transmitted on the LVDS output OUT1. #### Table 25. Register 2Dh | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-------|-----------|-----|-------|----------|--------|---------------|----------| | 0 | 0 | 0 | 0 | 0 | AVG_OL | AVG_OUT8[1:0] | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | AVG_C | OUT7[1:0] | 0 | AVG_O | UT6[1:0] | 0 | AVG_O | UT5[1:0] | All bits default to '0' after reset. Bits D[15:11] Must write '0' Bits D[10:9] AVG\_OUT8[1:0] These bits set the averaging control for data transmitted on the LVDS output OUT8. Bit D8 Must write '0' Bits D[7:6] AVG\_OUT7[1:0] These bits set the averaging control for data transmitted on the LVDS output OUT7. Bit D5 Must write '0' Bits D[4:3] AVG\_OUT6[1:0] These bits set the averaging control for data transmitted on the LVDS output OUT6. Bit D2 Must write '0' Bits D[1:0] AVG\_OUT5[1:0] These bits set the averaging control for data transmitted on the LVDS output OUT5. # Table 26. Register 2Eh | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |--------------------------|-------------------|-----|----------|--------------|---------------------|----------|--------------------| | 0 | HPF_EN_CH1 | | HPF_CORN | ER _CH1[3:0] | | FILTER_T | /PE_CH1[2:0] | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FILTER_TYPE<br>_CH1[2:0] | DEC_RATE_CH1[2:0] | | | 0 | SEL_ODD_<br>TAP_CH1 | 0 | USE_FILTER_<br>CH1 | All bits default to '0' after reset. Bit D15 Must write '0' Bit D14 HPF\_EN\_CH1 This bit enables the HPF filter for channel 1. Bits D[13:10] HPF\_CORNER \_CH1[3:0] These bits program the HPF corner for channel 1. Bits D[9:7] FILTER\_TYPE\_CH1[2:0] These bits select the type of filter on channel 1. Bits D[6:4] DEC\_RATE\_CH1[2:0] These bits set the decimation factor for the filter on channel 1. Bit D3 Must write '0' Bit D2 SEL\_ODD\_TAP\_CH1 This bit enables the odd tap filter for channel 1. Bit D1 Must write '0' Bit D0 USE\_FILTER\_CH1 This bit enables the filter for channel 1. Product Folder Links: ADS5296 56 # Table 27. Register 2Fh | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |--------------------------|-------------------|-----|-----------|--------------|---------------------|-----------|--------------------| | 0 | HPF_EN_CH2 | | HPF_CORNI | ER _CH2[3:0] | | FILTER_TY | PE_CH2[2:0] | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FILTER_TYPE<br>_CH2[2:0] | DEC_RATE_CH2[2:0] | | | 0 | SEL_ODD_<br>TAP_CH2 | 0 | USE_FILTER_<br>CH2 | All bits default to '0' after reset. Bit D15 Must write '0' Bit D14 HPF\_EN\_CH2 This bit enables the HPF filter for channel 2. Bits D[13:10] HPF\_CORNER \_CH2[3:0] These bits program the HPF corner for channel 2. Bits D[9:7] FILTER\_TYPE\_CH2[2:0] These bits select the type of filter on channel 2. Bits D[6:4] DEC\_RATE\_CH2[2:0] These bits set the decimation factor for the filter on channel 2. Bit D3 Must write '0' Bit D2 SEL\_ODD\_TAP\_CH2 This bit enables the odd tap filter for channel 2. Bit D1 Must write '0' Bit D0 USE\_FILTER\_CH2 This bit enables the filter for channel 2. # Table 28. Register 30h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |--------------------------|-------------------|-----|----------|--------------|---------------------|----------|--------------------| | 0 | HPF_EN_CH3 | | HPF_CORN | ER _CH3[3:0] | | FILTER_T | /PE_CH3[2:0] | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | FILTER_TYPE<br>_CH3[2:0] | DEC_RATE_CH3[2:0] | | | 0 | SEL_ODD_<br>TAP_CH3 | 0 | USE_FILTER_<br>CH3 | All bits default to '0' after reset. Bit D15 Must write '0' Bit D14 HPF\_EN\_CH3 This bit enables the HPF filter for channel 3. Bits D[13:10] HPF\_CORNER \_CH3[3:0] These bits program the HPF corner for channel 3. Bits D[9:7] FILTER\_TYPE\_CH3[2:0] These bits select the type of filter on channel 3. Bits D[6:4] DEC\_RATE\_CH3[2:0] These bits set the decimation factor for the filter on channel 3. Bit D3 Must write '0' Bit D2 SEL\_ODD\_TAP\_CH3 This bit enables the odd tap filter for channel 3. Bit D1 Must write '0' Bit D0 USE\_FILTER\_CH3 This bit enables the filter for channel 3. Submit Documentation Feedback # Table 29. Register 31h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | |--------------------------|-------------------|-----|----------|--------------|---------------------|----------------------|--------------------|--| | 0 | HPF_EN_CH4 | | HPF_CORN | ER _CH4[3:0] | | FILTER_TYPE_CH4[2:0] | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FILTER_TYPE<br>_CH4[2:0] | DEC_RATE_CH4[2:0] | | | 0 | SEL_ODD_<br>TAP_CH4 | 0 | USE_FILTER_<br>CH4 | | All bits default to '0' after reset. Bit D15 Must write '0' Bit D14 HPF\_EN\_CH4 This bit enables the HPF filter for channel 4. Bits D[13:10] HPF\_CORNER \_CH4[3:0] These bits program the HPF corner for channel 4. Bits D[9:7] FILTER\_TYPE\_CH4[2:0] These bits select the type of filter on channel 4. Bits D[6:4] DEC\_RATE\_CH4[2:0] These bits set the decimation factor for the filter on channel 4. Bit D3 Must write '0' Bit D2 SEL\_ODD\_TAP\_CH4 This bit enables the odd tap filter for channel 4. Bit D1 Must write '0' Bit D0 USE\_FILTER\_CH4 This bit enables the filter for channel 4. # Table 30. Register 32h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | |--------------------------|------------|--------------|----------|--------------|---------------------|----------------------|--------------------|--| | 0 | HPF_EN_CH5 | | HPF_CORN | ER _CH5[3:0] | | FILTER_TYPE_CH5[2:0] | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FILTER_TYPE<br>_CH5[2:0] | DE | C_RATE_CH5[2 | 2:0] | 0 | SEL_ODD_<br>TAP_CH5 | 0 | USE_FILTER_<br>CH5 | | All bits default to '0' after reset. Bit D15 Must write '0' Bit D14 HPF\_EN\_CH5 This bit enables the HPF filter for channel 5. Bits D[13:10] HPF\_CORNER \_CH5[3:0] These bits program the HPF corner for channel 5. Bits D[9:7] FILTER\_TYPE\_CH5[2:0] These bits select the type of filter on channel 5. Bits D[6:4] DEC\_RATE\_CH5[2:0] These bits set the decimation factor for the filter on channel 5. Bit D3 Must write '0' Bit D2 SEL\_ODD\_TAP\_CH5 This bit enables the odd tap filter for channel 5. Bit D1 Must write '0' Bit D0 USE\_FILTER\_CH5 This bit enables the filter for channel 5. Submit Documentation Feedback # Table 31. Register 33h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | |--------------------------|------------|--------------|-----------|--------------|---------------------|----------------------|--------------------|--| | 0 | HPF_EN_CH6 | | HPF_CORNI | ER _CH6[3:0] | | FILTER_TYPE_CH6[2:0] | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FILTER_TYPE<br>_CH6[2:0] | DE | C_RATE_CH6[2 | 2:0] | 0 | SEL_ODD_<br>TAP_CH6 | 0 | USE_FILTER_<br>CH6 | | All bits default to '0' after reset. Bit D15 Must write '0' Bit D14 HPF\_EN\_CH6 This bit enables the HPF filter for channel 6. Bits D[13:10] HPF\_CORNER \_CH6[3:0] These bits program the HPF corner for channel 6. Bits D[9:7] FILTER\_TYPE\_CH6[2:0] These bits select the type of filter on channel 6. Bits D[6:4] DEC\_RATE\_CH6[2:0] These bits set the decimation factor for the filter on channel 6. Bit D3 Must write '0' Bit D2 SEL\_ODD\_TAP\_CH6 This bit enables the odd tap filter for channel 6. Bit D1 Must write '0' Bit D0 USE\_FILTER\_CH6 This bit enables the filter for channel 6. # Table 32. Register 34h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | |--------------------------|-------------------|-----|----------|--------------|---------------------|----------------------|--------------------|--| | 0 | HPF_EN_CH7 | | HPF_CORN | ER _CH7[3:0] | | FILTER_TYPE_CH7[2:0] | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FILTER_TYPE<br>_CH7[2:0] | DEC_RATE_CH7[2:0] | | | 0 | SEL_ODD_<br>TAP_CH7 | 0 | USE_FILTER_<br>CH7 | | All bits default to '0' after reset. Bit D15 Must write '0' Bit D14 HPF\_EN\_CH7 This bit enables the HPF filter for channel 7. Bits D[13:10] HPF\_CORNER \_CH7[3:0] These bits program the HPF corner for channel 7. Bits D[9:7] FILTER\_TYPE\_CH7[2:0] These bits select the type of filter on channel 7. Bits D[6:4] DEC\_RATE\_CH7[2:0] These bits set the decimation factor for the filter on channel 7. Bit D3 Must write '0' Bit D2 SEL\_ODD\_TAP\_CH7 This bit enables the odd tap filter for channel 7. Bit D1 Must write '0' Bit D0 USE\_FILTER\_CH7 This bit enables the filter for channel 7. Product Folder Links: ADS5296 62 # Table 33. Register 35h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | |--------------------------|------------|---------------|----------|--------------|---------------------|----------------------|--------------------|--| | 0 | HPF_EN_CH8 | | HPF_CORN | ER _CH8[3:0] | | FILTER_TYPE_CH8[2:0] | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | FILTER_TYPE<br>_CH8[2:0] | DE | EC_RATE_CH8[2 | 2:0] | 0 | SEL_ODD_<br>TAP_CH8 | 0 | USE_FILTER_<br>CH8 | | All bits default to '0' after reset. Bit D15 Must write '0' Bit D14 HPF\_EN\_CH8 This bit enables the HPF filter for channel 8. Bits D[13:10] HPF\_CORNER \_CH8[3:0] These bits program the HPF corner for channel 8. Bits D[9:7] FILTER\_TYPE\_CH8[2:0] These bits select the type of filter on channel 8. Bits D[6:4] DEC\_RATE\_CH8[2:0] These bits set the decimation factor for the filter on channel 8. Bit D3 Must write '0' Bit D2 SEL\_ODD\_TAP\_CH8 This bit enables the odd tap filter for channel 8. Bit D1 Must write '0' Bit D0 USE\_FILTER\_CH8 This bit enables the filter for channel 8. #### Table 34. Register 38h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----|-----|-----|-----|-----|-----|--------|----------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | 0 | 0 | 0 | DATA_R | ATE[1:0] | All bits default to '0' after reset. Bits D[15:2] Must write '0' Bits D[1:0] DATA\_RATE[1:0] Bits D1 and D0 select the output data rate depending on the type of filter. | Tahl | 3 ما | 5 R | ina <sup>(</sup> | ster | 40h | |------|------|-------|------------------|------|------| | Iab | ie s | IJ. Г | eui | Stei | 4UII | | | | | | 3 | | | | | | | |-----------|--------------|-----|-----|-----|-----|----|----|--|--|--| | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | | ENABLE 40 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | ODD_EVEN_SEL | | | | | | | | | | All bits default to '0' after reset. Bits D15 Enable 40 0 = Disable bits D[7:0] of register 40h 1 = Enable bits D[7:0] of register 40h Bits D[14:8] Must write '0' Bits D[:0] ODD\_EVEN\_SEL[7:0] 8000 = Input pins IN1, IN3, IN5, and IN7 are interleaved 80FF = Input pins IN2, IN4, IN6, and IN8 are interleaved For more details on this bit, see the *Interleaving Mode* section. #### Table 36. Register 42h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |------------------|------------|------------|-----|-----|-----|----|----| | EN_PHASE_<br>DDR | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | PHASE_DDR1 | PHASE_DDR0 | 0 | 0 | 0 | 0 | 0 | All bits default to '0' after reset. Bit D15 EN\_PHASE\_DDR This bit enables LCLK phase programmability. 0 = Disable bits D[6:5] of register 42h 1 = Enable bits D[6:5] of register 42h Bits D[14:7] Must write '0' Bits D[6:5] PHASE\_DDR[1:0] These bits control the LCLK output phase relative to data. Refer to the Programmable LCLK Phase section. Bits D[4:0] Must write '0' #### Table 37. Register 45h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----|-----|-----|-----|-----|-----|-----------|-------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | 0 | 0 | 0 | PAT_DESKE | W_SYNC[1:0] | All bits default to '0' after reset. Bits D[15:2] Must write '0' Bit D1 PAT\_DESKEW\_SYNC1 0 = Inactive 1 = Sync pattern mode enabled; ensure that D0 is '0' #### Bit D0 PAT\_DESKEW\_SYNC0 0 = Inactive 1 = Deskew pattern mode enabled; ensure that D1 is '0' #### Table 38. Register 46h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----------|-----|----------|--------|------------------|----------|-------|----| | ENABLE 46 | 0 | FALL_SDR | 0 | | EN_BI | Γ_SER | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | EN_SDR | EN_MSB_<br>FIRST | BTC_MODE | 0 | 0 | All bits default to '0' after reset. Note that bit D15 must be set to '1' to enable bits D[13:0]. Bit D15 ENABLE 46 0 = Disable bits D13, D[11:8] and D[4:2] of register 46h 1 = Enable bits D13, D[11:8] and D[4:2] of register 46h Bit D14 Must write '0' Bit D13 FALL SDR 0 = The LCLK rising or falling edge comes at the edge of the data window when operating in SDR output mode 1 = The LCLK rising or falling edge comes in the middle of the data window when operating in SDR output mode Bit D12 Must write '0' Bits D[11:8] EN\_BIT\_SER 0001 = 10-bit serialization mode enabled 0010 = 12-bit serialization mode enabled 0100 = 14-bit serialization mode enabled Do not use any other bit combinations. Bits D[7:5] Must write '0' Bit D4 EN\_SDR 0 = DDR bit clock 1 = SDR bit clock Bit D3 EN MSB FIRST 0 = LSB first1 = MSB first Bit D2 BTC\_MODE 0 = Binary offset (ADC data output format) 1 = Twos complement (ADC data output format) Bit D[1:0] Must write '0' #### **Programmable LVDS Mapping Mode Registers** #### Table 39. Register 50h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----------|-----|-----|-----|--------------------|-----------|-----------|----| | ENABLE 50 | 0 | 0 | 0 | | MAP_Ch123 | 4_to_OUT2 | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | 0 | MAP_Ch1234_to_OUT1 | | | | All bits default to '0' after reset. Bit D15 ENABLE 50 0 = Disable bits D[11:8] and D[3:0] of register 50h.1 = Enable bits D[11:8] and D[3:0] of register 50h. Bits D[14:12], D[7:4] Must write '0' Bits D[11:8] MAP\_Ch1234\_to\_OUT2 These bits set the OUT2 pin pair to the channel data mapping selection. Bits D[3:0] MAP\_Ch1234\_to\_OUT1 These bits set the OUT1 pin pair to the channel data mapping selection. #### Table 40. Register 51h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----------|-----------|------------|-----|-----|-----|----|----| | ENABLE 51 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | MAP_Ch123 | 34_to_OUT3 | | 0 | 0 | 0 | 0 | All bits default to '0' after reset. Bit D15 ENABLE 51 0 = Disable bits D[7:4] of register 51h1 = Enable bits D[7:4] of register 51h. Bits D[14:8], D[3:0] Must write '0' Bits D[7:4] MAP\_Ch1234\_to\_OUT3 These bits set the OUT3 pin pair to the channel data mapping selection. # Table 41. Register 52h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----------|-----|-----|-----|-----|-----------|------------|----| | ENABLE 52 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | 0 | | MAP_Ch123 | 34_to_OUT4 | | All bits default to '0' after reset. Bit D15 ENABLE 52 0 = Disable bits D[3:0] of register 52h 1 = Enable bits D[3:0] of register 52h Bits D[14:4] Must write '0' Bits D[3:0] MAP\_Ch1234\_to\_OUT4 These bits set the OUT4 pin pair to the channel data mapping selection. #### Table 42. Register 53h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----------|----------|------------|-----|-----|-----|----|----| | ENABLE 53 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | MAP_Ch56 | 78_to_OUT5 | | 0 | 0 | 0 | 0 | All bits default to '0' after reset. Bit D15 ENABLE 53 0 = Disable bits D[7:4] of register 53h. 1 = Enable bits D[7:4] of register 53h. Bits D[14:8], D[3:0] Must write '0' Bits D[7:4] MAP\_Ch5678\_to\_OUT5 These bits set the OUT5 pin pair to the channel data mapping selection. Table 43. Register 54h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----------|-----|-----|-----|-----|-----------|------------|----| | ENABLE 54 | 0 | 0 | 0 | | MAP_Ch567 | 8_to_OUT7 | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | 0 | | MAP_Ch567 | '8_to_OUT6 | | All bits default to '0' after reset. Bit D15 ENABLE 54 0 = Disable bits D[11:8] and D[3:0] of register 54h.1 = Enable bits D[11:8] and D[3:0] of register 54h. Bits D[14:12], D[7:4] Must write '0' Bits D[11:8] MAP\_Ch5678\_to\_OUT7 These bits set the OUT7 pin pair to the channel data mapping selection. Bits D[3:0] MAP\_Ch5678\_to\_OUT6 These bits set the OUT6 pin pair to the channel data mapping selection. #### Table 44. Register 55h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |-----------|-----------|------------|-----|-----|-----|----|----| | ENABLE 55 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | MAP_Ch567 | 78_to_OUT8 | | 0 | 0 | 0 | 0 | All bits default to '0' after reset. Bit D15 ENABLE 55 0 = Disable bits D[7:4] of register 55h. 1 = Enable bits D[7:4] of register 55h. Bits D[14:8], D[3:0] Must write '0' Bits D[7:4] MAP\_Ch5678\_to\_OUT8 These bits set the OUT8 pin pair to the channel data mapping selection. Product Folder Links: ADS5296 Submit Documentation Feedback #### **Custom Coefficient Registers** # Table 45. Registers 5Ah to 65h<sup>(1)</sup> | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | |------------------------|-----|-----|--------------------|----------------------|-----|----|----|--|--| | EN_CUSTOM_<br>FILT_CH1 | 0 | 0 | 0 | COEFFn_SET_CH1[11:0] | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | | COEFF <i>n</i> _SE | T_CH1[11:0] | | | | | | <sup>(1)</sup> n = 0 to 11. All bits default to '0' after reset. These registers are the custom coefficient registers for channel 1. Bit D15 EN\_CUSTOM\_FILT\_CH1 0 = Built-in coefficients are used 1 = Enables custom coefficients to be used Bits D[14:12] Must write '0' Bits D[11:0] COEFF*n*\_SET\_CH1[11:0] These bits set the custom coefficient *n* for the channel 1 digital filter. # Table 46. Registers 66h to 71h<sup>(1)</sup> | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |------------------------|-----|-----|-----------|-------------|--------------------|-------------|----| | EN_CUSTOM_<br>FILT_CH2 | 0 | 0 | 0 | | COEFF <i>n</i> _SE | T_CH2[11:0] | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | COEFFn_SE | T_CH2[11:0] | | | | <sup>(1)</sup> n = 0 to 11. All bits default to '0' after reset. These registers are the custom coefficient registers for channel 2. Bit D15 EN\_CUSTOM\_FILT\_CH2 0 = Built-in coefficients are used 1 = Enables custom coefficients to be used Bits D[14:12] Must write '0' Bits D[11:0] COEFF*n*\_SET\_CH2[11:0] These bits set the custom coefficient *n* for the channel 2 digital filter. # Table 47. Registers 72h to 7Dh<sup>(1)</sup> | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | | |------------------------|----------------------|-----|-----|----------------------|-----|----|----|--|--|--| | EN_CUSTOM_<br>FILT_CH3 | 0 | 0 | 0 | COEFFn_SET_CH3[11:0] | | | | | | | | D7 | D6 | D5 | D4 | D3 D2 D1 D0 | | | | | | | | | COEFFn_SET_CH3[11:0] | | | | | | | | | | <sup>(1)</sup> n = 0 to 11. All bits default to '0' after reset. These registers are the custom coefficient registers for channel 3. Bit D15 EN\_CUSTOM\_FILT\_CH3 0 = Built-in coefficients are used 1 = Enables custom coefficients to be used Bits D[14:12] Must write '0' Bits D[11:0] COEFF*n*\_SET\_CH3[11:0] These bits set the custom coefficient *n* for the channel 3 digital filter. # Table 48. Registers 7Eh to 89h<sup>(1)</sup> | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | |------------------------|----------------------|-----|-----|-----|--------------------|-------------|----|--|--| | EN_CUSTOM_<br>FILT_CH4 | 0 | 0 | 0 | | COEFF <i>n</i> _SE | T_CH4[11:0] | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | COEFFn_SET_CH4[11:0] | | | | | | | | | <sup>(1)</sup> n = 0 to 11. All bits default to '0' after reset. These registers are the custom coefficient registers for channel 4. Bit D15 EN\_CUSTOM\_FILT\_CH4 0 = Built-in coefficients are used 1 = Enables custom coefficients to be used Bits D[14:12] Must write '0' Bits D[11:0] COEFF*n*\_SET\_CH4[11:0] These bits set the custom coefficient *n* for the channel 4 digital filter. # Table 49. Registers 8Ah to 95h<sup>(1)</sup> | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | |------------------------|-----|-----|-----------|----------------------|-----|----|----|--| | EN_CUSTOM_<br>FILT_CH5 | 0 | 0 | 0 | COEFFn_SET_CH5[11:0] | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | | | COEFFn_SE | T_CH5[11:0] | | | | | <sup>(1)</sup> n = 0 to 11. All bits default to '0' after reset. These registers are the custom coefficient registers for channel 5. Bit D15 EN\_CUSTOM\_FILT\_CH5 0 = Built-in coefficients are used 1 = Enables custom coefficients to be used Bits D[14:12] Must write '0' Bits D[11:0] COEFF*n*\_SET\_CH5[11:0] These bits set the custom coefficient *n* for the channel 5 digital filter. # Table 50. Registers 96h to A1h<sup>(1)</sup> | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | |------------------------|-----|-----|-----|-----|--------------------|-------------|----|--|--| | EN_CUSTOM_<br>FILT_CH6 | 0 | 0 | 0 | | COEFF <i>n</i> _SE | T_CH6[11:0] | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | COEFFn_SET_CH6[11:0] | | | | | | | | | | <sup>(1)</sup> n = 0 to 11. All bits default to '0' after reset. These registers are the custom coefficient registers for channel 6. Bit D15 EN\_CUSTOM\_FILT\_CH6 0 = Built-in coefficients are used 1 = Enables custom coefficients to be used Bits D[14:12] Must write '0' Bits D[11:0] COEFF*n*\_SET\_CH6[11:0] These bits set the custom coefficient *n* for the channel 6 digital filter. # Table 51. Registers A2h to ADh<sup>(1)</sup> | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | | | |------------------------|-----|-----|-----|----------------------|-----|----|----|--|--| | EN_CUSTOM_<br>FILT_CH7 | 0 | 0 | 0 | COEFFn_SET_CH7[11:0] | | | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | | COEFFn_SET_CH7[11:0] | | | | | | | | | | <sup>(1)</sup> n = 0 to 11. All bits default to '0' after reset. These registers are the custom coefficient registers for channel 7. Bit D15 EN\_CUSTOM\_FILT\_CH7 0 = Built-in coefficients are used 1 = Enables custom coefficients to be used Bits D[14:12] Must write '0' Bits D[11:0] COEFF*n*\_SET\_CH7[11:0] These bits set the custom coefficient *n* for the channel 7 digital filter. # Table 52. Registers AEh to B9h<sup>(1)</sup> | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |------------------------|-----|-----|-----|----------------------|-----|----|----| | EN_CUSTOM_<br>FILT_CH8 | 0 | 0 | 0 | COEFFn_SET_CH8[11:0] | | | | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | COEFFn_SET_CH8[11:0] | | | | | | | | <sup>(1)</sup> n = 0 to 11. All bits default to '0' after reset. These registers are the custom coefficient registers for channel 8. Bit D15 EN\_CUSTOM\_FILT\_CH8 0 = Built-in coefficients are used 1 = Enables custom coefficients to be used Bits D[14:12] Must write '0' Bits D[11:0] COEFF*n*\_SET\_CH8[11:0] These bits set the custom coefficient *n* for the channel 8 digital filter. www.ti.com | Tab | le 53 | . Reai | ster | <b>RFh</b> | |-----|-------|---------|--------|------------| | ıav | เธ ฃฃ | . IXEUI | a te i | | | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |------------------|----------------|-----|---------|------------|-------------------|---------|------------| | EN_LVDS_<br>PROG | 0 | 0 | 0 | 0 | 0 | DELAY_D | ATA_R[1:0] | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | D | ELAY_LCLK_R[2: | :0] | DELAY_D | ATA_F[1:0] | DELAY_LCLK_F[2:0] | | | All bits default to '0' after reset. | Bit D15 | This bit enables LVDS edge delay programmability. | |---------|---------------------------------------------------------| | טוע טוט | IIIIS DIL CHADICS LYDS CUUC UCIAY DI UUI AHIIIIADIIILV. | | Bits D[14:10] | Must write '0' | |---------------|---------------------------------| | Bits D[9:8] | Refer to Table 68 for settings. | | Bits D[7:5] | Refer to Table 69 for settings. | | Bits D[4:3] | Refer to Table 68 for settings. | | Bits D[2:0] | Refer to Table 69 for settings. | ## Table 54. Register F0h | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | |------------|-----|-----|-----|-----|-----|----|----| | EN_EXT_REF | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | All bits default to '0' after reset. The EN\_HIGH\_ADDRS register bit (register 01h, bit D4) must be set to '1' to allow access to this register. ## Bit D15 EN\_EXT\_REF 0 = Internal reference mode (default) 1 = External reference mode enabled; apply the reference voltages on the REFT and REFB pins Bits D[14:0] Must write '0' Copyright © 2013, Texas Instruments Incorporated #### **APPLICATION INFORMATION** #### THEORY OF OPERATION The ADS5296 is a low-power, multichannel, analog-to-digital converter (ADC) that can be operated at sample rates up to 200 MSPS from a single 1.8-V supply. At the core, the device consists of eight 12-bit ADCs with sample rates up to 80 MSPS. By interleaving every pair of 12-bit ADCs, the effective sample rate can be doubled to 160 MSPS. A mode exists to operate the device as a 10-bit ADC, in which the effective sample rate can be increased to 200 MSPS with interleaving. In both the interleaving modes (12-bit and 10-bit), the device operates as a 4-channel ADC. When interleaving is disabled, the device can also be operated as an 8-channel 10-bit ADC up to 100 MSPS for systems where the SNR of the 10-bit ADC is sufficient. To summarize, the device can be configured as: - An 8-channel, 12-bit ADC without interleaving, with sample rates up to 80 MSPS - An 8-channel, 10-bit ADC without interleaving, with sample rates up to 100 MSPS - A 4-channel, 12-bit ADC with interleaving, with sample rates up to 160 MSPS - A 4-channel, 10-bit ADC with interleaving, with sample rates up to 200 MSPS #### ANALOG INPUT The analog input consists of a switched-capacitor-based, differential sample-and-hold architecture, as shown in Figure 77. This differential topology results in very good ac performance even for high input frequencies at high sampling rates. The INP and INM pins must be externally biased around a common-mode voltage of 0.95 V, available on the VCM pin. For a full-scale differential input, each input pin (IN\_p, IN\_n) must swing symmetrically between VCM + 0.5 V and VCM – 0.5 V, resulting in a 2-V<sub>PP</sub> differential input swing. The input sampling circuit has a high 3-dB bandwidth that extends up to 500 MHz (measured from the input pins to the sampled voltage). Figure 77. Analog Input Equivalent Circuit #### **Drive Circuit Requirements** For optimum performance, the analog inputs must be driven differentially. This architecture improves the common-mode noise immunity and even-order harmonic rejection. A small resistor (10 $\Omega$ to 20 $\Omega$ ) in series with each input pin is recommended to damp out ringing caused by package parasitics. The drive circuits in Figure 78 and Figure 79 show an R-C filter across the analog input pins. The purpose of the filter is to absorb the glitches caused by the opening and closing of the sampling capacitors. Figure 78 is recommended for driving the analog inputs in interleaving mode and Figure 79 can be used for non-interleaving mode . The analog input pins of the ADC have an internal $1k-\Omega$ termination resistance connected to VCM voltage (see Figure 77) which allows external signals to be ac-coupled to the ADC input pins. During the sampling process, a common-mode current is drawn from VCM through the $1-k\Omega$ termination. This current scales with sampling frequency (approximately 1 $\mu$ A per MSPS) and results in a drop in the common-mode voltage of the input pins. The recommended range of input common-mode voltage is VCM $\pm$ 50 mV. Therefore, at higher sample rates, TI recommends connecting an external 25- $\Omega$ to $100-\Omega$ termination resistor to VCM. Figure 80 and Figure 81 show the differential input resistance and capacitance across frequency. Figure 78. DC-Coupled Drive Circuit with RCR Figure 79. AC-Coupled Drive Circuit Figure 80. ADC Differential Input Resistance (R<sub>IN</sub>) vs Frequency Figure 81. ADC Differential Input Capacitance (C<sub>IN</sub>) vs Frequency ## Large- and Small-Signal Input Bandwidth The small-signal bandwidth of the analog input circuit is high, approximately 500 MHz. When using an amplifier to drive the ADS5296, the total amplifier noise up to the small-signal bandwidth must be considered. The large-signal bandwidth of the device depends on the amplitude of the input signal. The ADS5296 supports a 2-V<sub>PP</sub> amplitude for input signal frequencies up to 90 MHz. For higher frequencies, the amplitude of the input signal must be decreased proportionally. For example, at 180 MHz, the device supports a maximum 1-V<sub>PP</sub> signal. #### **INTERLEAVING MODE** The interleaving mode in the device can be used to sample analog inputs at frequencies greater than 100 MSPS. A pair of ADCs are used in interleaving mode, both of which sample the same analog input signal. The sampling instants of the two ADCs are interleaved in such a way that while one ADC samples the input at every odd edge of the device input clock, the second ADC samples the input at every even edge of the input clock, as shown in Figure 82. NOTE: n = 1, 3, 5, or 7. Figure 82. Interleaving Mode Latency Timing Diagram Note that in this mode, device input clock frequency is actually 2x times the sampling rate of each ADC. For example, when a 200-MHz clock input is applied, each ADC in the pair samples at 100 MHz, but the sampling instants of both ADCs are staggered (or offset) by one 200-MHz clock cycle. Each ADC converts the sampled values and outputs the data over separate LVDS pairs. The receiver used to capture the data from the device [either an application-specific integrated circuit (ASIC) or a field-programmable gate array (FPGA)] must combine the data from the two LVDS pairs and reconstruct the data stream at 200 MSPS (see Figure 83). In this mode, the device operates as a 4-channel ADC because the interleaving operation requires two ADCs per channel. After applying a reset and enabling interleaving mode (EN\_INTERLEAVE = 1), the four interleaved ADC channels sample the analog inputs at the odd pins (IN1, IN3, IN5, and IN7). A mode exists where the analog inputs at the even pins can be sampled by using the ODD\_EVEN\_SEL register bits. Instead of using the register bits, the INTERLEAVE MUX pin can be used to select between the odd and even input pins (see Table 55). As Figure 82 shows, in the interleaving mode, the device input clock is divided by two to generate two sampling clocks which are 180° out of phase with each other. The odd ADC (ADC1, ADC3, ADC5, ADC7) in each interleaving pair uses one sampling clock while the even ADC (ADC2, ADC4, ADC6, ADC8) in the pair uses the other sampling clock. When using multiple ADS5296 chips, it is necessary to ensure that the sampling clock for the odd (and even) ADCs in every chip are synchronized. This can be achieved by using the SYNC input signal. See SYNCHRONIZATION USING THE SYNC PIN for description of the SYNC functionality. # **Table 55. Interleaving Mode** | rabio oor internating mode | | | | | | | | |------------------------------------------------------------------------------------------------------------|--------------------|-------------------|---------------|--------------|--|--|--| | | PIN <sup>(1)</sup> | | REGISTER BITS | | | | | | MODE | INTERLEAVE_<br>MUX | EN_<br>INTERLEAVE | EN_MUX_REG | ODD_EVEN_SEL | | | | | No interleaving ■ 8-channel ADC mode ■ IN1 ↔ OUT1, IN2 ↔ OUT2 | Don't care | 0 | 0 | 8000h | | | | | <ul> <li>IN3 ↔ OUT3, IN4 ↔ OUT4</li> <li>IN5 ↔ OUT5, IN6 ↔ OUT6</li> <li>IN7 ↔ OUT7, IN8 ↔ OUT8</li> </ul> | Low | 0 | 1 | Don't care | | | | | No interleaving ■ 8-channel ADC mode ■ IN1 ↔ OUT2, IN2 ↔ OUT1 | Don't care | 0 | 0 | 80FFh | | | | | <ul> <li>IN3 ↔ OUT4, IN4 ↔ OUT3</li> <li>IN5 ↔ OUT6, IN6 ↔ OUT5</li> <li>IN7 ↔ OUT8, IN8 ↔ OUT7</li> </ul> | High | 0 | 1 | Don't care | | | | | Interleaving enabled • 4-channel ADC Mode • IN1 ↔ OUT1, OUT2 | Don't care | 1 | 0 | 8000h | | | | | <ul> <li>IN3 ↔ OUT3, OUT4</li> <li>IN5 ↔ OUT5, OUT6</li> <li>IN7 ↔ OUT7, OUT8</li> </ul> | Low | 1 | 1 | Don't care | | | | | Interleaving enabled • 4-channel ADC Mode • IN2 ↔ OUT1, OUT2 | Don't care | 1 | 0 | 80FFh | | | | | <ul> <li>IN4 ↔ OUT3, OUT4</li> <li>IN6 ↔ OUT5, OUT6</li> <li>IN8 ↔ OUT7, OUT8</li> </ul> | High | 1 | 1 | Don't care | | | | <sup>(1)</sup> INTERLEAVE\_MUX has an internal pull-up resistor to supply. IN8\_p, IN8\_n The block diagrams for interleaving even input pins and interleaving odd input pins are shown in Figure 83 and Figure 84. EN\_INTERLEAVE Register Bits = 1, EN\_MUX\_REG = 0, and ODD\_EVEN\_SEL = 8000h, or EN\_INTERLEAVE Register Bits = 1, EN\_MUX\_REG = 1, and INTERLEAVE\_MUX Pin Low ADC 1 IN1\_p, IN1\_n IN2\_p, IN2\_n OUT2 ADC 2 IN1 Sample N+1 IN3 Sample N IN3 Sample N+2 IN3\_p, IN3\_n IN4\_p, IN4\_n OUT4 OUT5 IN5 Sample N IN5\_p, IN5\_n OUT6 IN6\_p, IN6\_n IN7 Sample N IN7 Sample N+2 Figure 83. Odd Input Pins, Interleaved EN\_INTERLEAVE Register Bits = 1, EN\_MUX\_REG = 0, and ODD\_EVEN\_SEL = 80FFh, or EN\_INTERLEAVE Register Bits = 1, EN\_MUX\_REG = 1, and INTERLEAVE\_MUX Pin High ADC 1 IN1\_p, IN1\_n IN2 p. IN2 n OUT2 OUT3 IN4 Sample N IN3\_p, IN3\_n IN4\_p, IN4\_n Sample N+1 Sample N+3 OUT5 IN6 Sample N IN6 Sample N+2 IN5\_p, IN5\_n IN6\_p, IN6\_n IN6 Sample N+3 Figure 84. Even Input Pins, Interleaved Copyright © 2013, Texas Instruments Incorporated OUT8 OUT8 IN7\_p, IN7\_n IN8\_p, IN8\_n #### **CLOCK INPUT** The device can operate with both single-ended (CMOS) and differential input clocks (such as sine wave, LVPECL, and LVDS). Operating with a low-jitter differential clock is recommended for good SNR performance, especially at input frequencies greater than 30 MHz. In differential mode, the clock inputs are internally biased to a 0.95-V common-mode voltage. While driving with an external LVPECL or LVDS driver, TI recommends accoupling the clock signals so that the clock pins are correctly biased to the common-mode voltage (0.95 V). To operate using a single-ended clock, connect a CMOS clock source to CLKP and tie CLKN to GND. The device automatically detects the presence of a single-ended clock without requiring any configuration and disables internal biasing. Typical clock termination schemes are shown in Figure 85, Figure 86, Figure 87, and Figure 88. Figure 89 and Figure 90 show the equivalent circuit of the clock pins in both single-ended and differential modes. Figure 85. Differential Sine-Wave Clock Driving Circuit Figure 87. Differential LVDS Clock Driving Circuit Figure 89. Input Clock Equivalent Circuit: Single-Ended Mode Figure 86. Differential LVPECL Clock Driving Circuit Figure 88. Single-Ended Clock Driving Circuit Figure 90. Input Clock Equivalent Circuit: Differential Mode Submit Documentation Feedback Device #### **EXTERNAL REFERENCE MODE OF OPERATION** For normal operation, the device requires two reference voltages (REFT and REFB) that are generated internally by default, as shown in Figure 91. The value of the reference voltage determines the actual ADC full-scale input voltage, as shown in Equation 1: Full-Scale Input Voltage = $2 \times (V_{REFT} - V_{REFB})$ (1) Figure 91. Reference Equivalent Circuit Any error in the reference results in a deviation of the full-scale input range from its ideal value of 2.0 $V_{PP}$ , as shown in Equation 2: Error in Full-Scale Voltage = $$2x [Error in (V_{REFT} - V_{REFB})]$$ (2) The reference inaccuracy results in a gain error, which is defined as Equation 3: $$= 2x \left[ \text{Error in } \left( V_{\text{REFT}} - V_{\text{REFB}} \right) \right] \times \frac{100}{2.0}$$ (3) To minimize gain error, the internal reference voltages are trimmed to an accuracy of ±1.5%. To obtain even lower gain error, the device supports an external reference mode of operation. In this mode, the internal reference amplifiers are powered down and an external amplifier must force the reference voltages on the REFT and REFB pins. For example, this mode can be used to ensure that multiple ADS5296 devices in the system have nearly the same full-scale voltage. To enable external reference mode, set the register bits as shown in Table 56. These settings power-down the internal reference amplifier and the two reference voltages can be forced directly on the REFT and REFB pins as $V_{REFT} = 1.45 \text{ V}$ and $V_{REFB} = 0.45 \text{ V}$ , respectively. **Table 56. External Reference Function** | FUNCTION | EN_HIGH_ADDRS | EN_EXT_REF | |----------------------------------------------|---------------|------------| | External reference using the REFT, REFB pins | 1 | 1 | Because the internal reference amplifiers are powered down, the accuracy of the full-scale voltage is determined by the accuracy of $(V_{REFT} - V_{REFB})$ , where $V_{REFT}$ is the voltage forced on REFT and $V_{REFB}$ is the voltage forced on REFB. Note that although the nominal value of $(V_{REFT} - V_{REFB}) = 1.0 \text{ V}$ , ensure that Equation 4 is met: $$[(V_{REFT} + V_{REFB}) / 2 = 0.950 \text{ V} \pm 50 \text{ mV}]$$ (4) Figure 92 shows an example of driving the reference pins. The 1-µF bypass capacitor helps provide the switching current drawn by the REFT and REFB pins. The external amplifier must provide an average current of 5 mA or less at the maximum sample rate. Performance in the external reference mode depends on sampling speed. At low sampling speeds (for instance, 20 MSPS), performance is the same as that of an internal reference. At higher speeds, performance degrades because of the effect of parasitic bond-wire inductance of the REF pins. Figure 93 highlights the difference in SNR between the external and internal reference modes. Figure 92. Driving Reference Inputs in External Reference Mode Figure 93. SNR in Internal and External Reference Mode ### LOW-FREQUENCY NOISE SUPPRESSION The low-frequency noise suppression (LFNS) mode is particularly useful in applications where good noise performance is desired in the low-frequency band of dc to 1 MHz. By setting this mode, the low-frequency noise spectrum band around dc is shifted to a similar band around $f_{\rm S}$ / 2 (or the Nyquist frequency). As a result, the noise spectrum from dc to approximately 1 MHz improves significantly, as shown in Figure 94, Figure 95, and Figure 96. This function can be selectively enabled in each channel using the LFNS\_CH register bits. Figure 94, Figure 95, and Figure 96 show the effect of this mode on the spectrum. Figure 94. Full-Band FFT, 5-MHz Input (80-MHz FS with LFNS Enabled) Figure 95. 0-MHz to 1-MHz FFT, 5-MHz Input (80-MHz FS with LFNS Enabled) Figure 96. 39-MHz to 40-MHz FFT, 5-MHz Input (80-MHz FS with LFNS Enabled) #### DIGITAL PROCESSING BLOCKS The device integrates a set of commonly-used digital functions that can be used to ease system design. These functions are shown in Figure 97 and are described in the following sections. Figure 97. Digital Processing Block Diagram ## **Digital Gain** The device includes programmable digital gain settings from 0 dB to 12 dB, in 1-dB steps. The benefit of digital gain is obtaining improved SFDR performance. However, SFDR improvement is achieved at the expense of SNR; for each gain setting, SNR degrades by approximately 1 dB. Therefore, gain can be used to trade-off between SFDR and SNR. For each gain setting, the supported analog input full-scale range scales proportionally, as shown in Table 57. After reset, the device comes up in 0-dB gain mode. To use other gain settings, program the GAIN\_CHn[3:0] register bits. GAIN\_CHn[3:0] **DIGITAL GAIN (dB)** ANALOG FULL-SCALE INPUT (VPP) 0000 0 0001 1.78 2 0010 1.59 3 1.42 0011 0100 4 1.26 0101 5 1.12 0110 6 1 0111 0.89 1000 8 8.0 1001 9 0.71 1010 10 0.63 1011 11 0.56 1100 12 0.5 Other combinations Do not use Table 57. Analog Full-Scale Range Across Gains (5) ### **Digital Filter** The digital processing block includes the option to filter and decimate the ADC data outputs digitally. Various filters and decimation rates are supported: decimation rates of 2, 4, and 8, and low-pass, high-pass, and bandpass filters are available. The filters are internally implemented as 24-tap symmetric finite impulse response (FIR) filters (even-tap) using the predefined coefficients of Equation 5: $$y(n) =$$ $$\left[\frac{1}{2^{11}}\right] \times \left[h0.x(n) + h1.x(n-1) + h2.x(n-2) + ... + h11.x(n-11) + h12.x(n-12) + ... + h1.x(n-22) + h0.x(n-23)\right]$$ Alternatively, some filters can be configured as 23-tap symmetric FIR filters (odd-tap), as described in Equation 6: $$y(n) =$$ $$\left[\frac{1}{2^{11}}\right] \times \left[h0.x(n) + h1.x(n-1) + h2.x(n-2) + ... + h10.x(n-10) + h11.x(n-11) + h10.x(n-12) + ... + h1.x(n-21) + h0.x(n-22)\right]$$ In Equation 5 and Equation 6, h0 through h11 are 12-bit, signed, two complement representations of the coefficients (-2048 to +2047). x(n) is the filter input data sequence and y(n) is the filter output sequence. Details of the registers used for configuring the digital filters are described in the digital filter registers (registers 29h, 2Eh, 2Fh, 30h, 31h, and 38h) and Table 58. Table 58 gives a summary of the register bits to be used for each filter type. Table 58. Digital Filters | DECIMATION | TYPE OF FILTER | DATA_<br>RATE | DEC_RATE<br>_CHn <sup>(1)</sup> | FILTER_<br>TYPE_CHn | ODD_<br>TAP_CH <i>n</i> | USE_<br>FILTER_<br>CH <i>n</i> | EN_<br>CUSTOM_<br>FILT_CH <i>n</i> | EN_DIG_<br>FILTER | |------------------------------|------------------------------------------------------------------------------------|---------------|---------------------------------|---------------------|-------------------------|--------------------------------|------------------------------------|-------------------| | | Built-in, low-pass, odd-tap filter (pass band = 0 to $f_S / 4$ ) | 01 | 000 | 000 | 1 | 1 | 0 | 1 | | Decimate-by-2 | Built-in, high-pass, odd-tap filter (pass band = $0 \text{ to } f_S / 4$ ) | 01 | 000 | 001 | 1 | 1 | 0 | 1 | | | Built-in, low-pass, even-tap filter (pass band = $0 \text{ to } f_S / 8$ ) | 10 | 001 | 010 | 0 | 1 | 0 | 1 | | Decimate-by-4 | Built-in, first band-pass, even-tap filter (pass band = $f_S / 8$ to $f_S / 4$ ) | 10 | 001 | 011 | 0 | 1 | 0 | 1 | | | Built-in, second band-pass, even-tap filter (pass band = $f_S$ / 4 to 3 $f_S$ / 8) | 10 | 001 | 100 | 0 | 1 | 0 | 1 | | | Built-in, high-pass, odd-tap filter (pass band = $3 f_S / 8 \text{ to } f_S / 2$ ) | 10 | 001 | 101 | 1 | 1 | 0 | 1 | | Decimate-by-2 | Custom filter (user-programmable coefficients) | 01 | 000 | 000 | 0 or 1 | 1 | 1 | 1 | | Decimate-by-4 | Custom filter (user-programmable coefficients) | 10 | 001 | 000 | 0 or 1 | 1 | 1 | 1 | | Decimate-by-8 | Custom filter (user-programmable coefficients) | 11 | 100 | 000 | 0 or 1 | 1 | 1 | 1 | | 12-tap filter, no decimation | Custom filter (user-programmable coefficients) | 00 | 011 | 000 | 0 | 1 | 1 | 1 | (1) The DEC\_RATE\_CHn value must be the same for all channels. #### **Predefined Coefficients** The built-in filter types (low pass, high pass, and band pass) use predefined coefficients. The frequency response of the built-in filters is shown in Figure 98 and Figure 99. The predefined coefficients for the decimate-by-2 and decimate-by-4 filters are listed in Table 59 and Table 60, respectively. Figure 98. Filter Response (Decimate-by-2) Figure 99. Filter Response (Decimate-by-4) Table 59. Predefined Coefficients for Decimate-by-2 Filters | OOFFFIOIENTO | DECIMATE-BY-2 FILTERS | | | | | |--------------|-----------------------|-------------|--|--|--| | COEFFICIENTS | LOW-PASS | HIGH-PASS | | | | | h0 | 3 | -22 | | | | | h1 | 0 | <b>–</b> 65 | | | | | h2 | 5 | -52 | | | | | h3 | 1 | 30 | | | | | h4 | -27 | 66 | | | | | h5 | -2 | -35 | | | | | h6 | 73 | -107 | | | | | h7 | 3 | 38 | | | | | h8 | -178 | 202 | | | | | h9 | -4 | -41 | | | | | h10 | 636 | -644 | | | | | h11 | 1024 | 1061 | | | | ## Table 60. Predefined Coefficients for Decimate-by-4 Filters | 0055510151170 | DECIMATE-BY-4 FILTERS | | | | | | | | |---------------|-----------------------|---------------|---------------|--------------|--|--|--|--| | COEFFICIENTS | LOW-PASS | 1st BAND-PASS | 2nd BAND-PASS | HIGH-PASS | | | | | | h0 | -17 | -7 | -34 | 40 | | | | | | h1 | -50 | 19 | -34 | -15 | | | | | | h2 | 71 | -47 | -101 | -95 | | | | | | h3 | 46 | 127 | 43 | 22 | | | | | | h4 | 24 | 73 | 58 | -8 | | | | | | h5 | -42 | 0 | -28 | -81 | | | | | | h6 | -100 | 86 | -5 | 106 | | | | | | h7 | -97 | 117 | -179 | -62 | | | | | | h8 | 8 | -190 | 294 | -97 | | | | | | h9 | 202 | -464 | 86 | 310 | | | | | | h10 | 414 | -113 | -563 | <b>–</b> 501 | | | | | | h11 | 554 | 526 | 352 | 575 | | | | | #### **Custom Filter Coefficients** In addition to the built-in filters described in the *Predefined Coefficients* section, customers also have the option of using their own custom, 12-bit, signed coefficients. Because of the symmetric FIR implementation of the filters, only 12 coefficients can be specified with the configurations in Equation 5 or Equation 6. These coefficients (h0 to h11) must be configured in the custom coefficient registers, as shown in Equation 7: Register Content = 12-Bit Signed Representation of (Real Coefficient Value $$\times 2^{11}$$ ) (7) The 12 custom coefficients must be loaded into 12 separate registers for each channel (refer to the custom coefficient registers, 5Ah to B9h). The MSB bit of each coefficient register determines whether built-in filters or custom filters are used. If the EN\_CUSTOM\_FILT MSB bit is reset to '0', then built-in filter coefficients are used. Otherwise, custom coefficients are used. ## **Custom Filter without Decimation** Another mode is available that enables the use of the digital filter without decimation. In this mode, the filter behaves similar to a 12-tap symmetric FIR filter, as shown in Equation 8: y(n) = $$\left[\frac{1}{2^{11}}\right] \times \left[h6.x(n) + h7.x(n-1) + h8.x(n-2) + h9.x(n-3) + h10.x(n-4) + h11.x(n-5) + h11.x(n-6) + h10.x(n-7) + h9.x(n-8) + h8.x(n-9) + h7.x(n-10) + h6.x(n-11)\right]$$ (8) In Equation 8, h6 through h11 are 12-bit, signed, twos complement representations of the coefficients (–2048 to +2047). x(n) is the filter input data sequence and y(n) is the filter output sequence. In this mode, because the filter is implemented as a 12-tap symmetric FIR, only six custom coefficients must be specified and loaded in registers h6 to h11 (refer to the custom coefficient registers, 5Ah to B9h). To enable this mode, use the register setting specified in bit 15 of registers AEh to B9h. ## **Digital High-Pass Filter** In addition to the 12 tap filters described previously, the digital processing block also includes a separate high-pass filter for each channel. The high-pass corner frequency can be programmed using bits D[14:10] in register 2Eh. ## **Digital Averaging** The device includes an averaging function where the ADC digital data from two (or four) channels can be averaged. The averaged data are output on specific LVDS channels. Table 61 shows the combinations of the input channels that can be averaged and the LVDS channels on which the averaged data are available. **Table 61. Using Channel Averaging** | AVERAGED CHANNELS | OUTPUT WHERE<br>AVERAGED DATA ARE<br>AVAILABLE AT | REGISTER SETTINGS | |-------------------|---------------------------------------------------|------------------------------------------| | 1, 2 | OUT1 | Set AVG_OUT1 = 10 and EN_CHANNEL_AVG = 1 | | 1, 2 | OUT3 | Set AVG_OUT3 = 11 and EN_CHANNEL_AVG = 1 | | 3, 4 | OUT4 | Set AVG_OUT4 = 10 and EN_CHANNEL_AVG = 1 | | 3, 4 | OUT2 | Set AVG_OUT2 = 11 and EN_CHANNEL_AVG = 1 | | 1, 2, 3, 4 | OUT1 | Set AVG_OUT1 = 11 and EN_CHANNEL_AVG = 1 | | 1, 2, 3, 4 | OUT4 | Set AVG_OUT4 = 11 and EN_CHANNEL_AVG = 1 | | 5, 6 | OUT5 | Set AVG_OUT5 = 10 and EN_CHANNEL_AVG = 1 | | 5, 6 | OUT7 | Set AVG_OUT7 = 11 and EN_CHANNEL_AVG = 1 | | 7, 8 | OUT8 | Set AVG_OUT8 = 10 and EN_CHANNEL_AVG = 1 | | 7, 8 | OUT6 | Set AVG_OUT6 = 11 and EN_CHANNEL_AVG = 1 | | 5, 6, 7, 8 | OUT5 | Set AVG_OUT5 = 11 and EN_CHANNEL_AVG = 1 | | 5, 6, 7, 8 | OUT8 | Set AVG_OUT8 = 11 and EN_CHANNEL_AVG = 1 | ## **Performance with Digital Processing Blocks** In applications where higher SNR performance is desired, digital processing blocks (such as averaging and decimation filters) can be used advantageously to achieve higher performance. Table 62 shows the improvement in SNR that can be achieved compared to the default value, using these modes. Table 62. SNR Improvement Using Digital Processing | MODE | TYPICAL SNR (dB) <sup>(1)</sup> | TYPICAL IMPROVEMENT IN SNR (dB) | |-----------------------------------|---------------------------------|---------------------------------| | Default | 70.4 | NA | | With decimate-by-2 filter enabled | 75.4 | 5 | | With decimate-by-4 filter enabled | 76.7 | 6.3 | | With two channels averaged | 75 | 4.6 | | With four channels averaged | 75.8 | 5.4 | (1) In all modes (except default), 14x serialization is used to capture data. #### PROGRAMMABLE MAPPING BETWEEN INPUT CHANNELS AND OUTPUT PINS The device has eight pairs of LVDS channel outputs. The mapping of ADC channels to LVDS output channels is programmable to allow for flexibility in board layout. Control register mapping is shown in Table 63. The eight LVDS channel outputs are split into two groups of four LVDS pairs. Within each group, four ADC input channels can be multiplexed to the four LVDS pairs. **Table 63. Mapping Control Registers** | ADDRESS<br>(Hex) | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | NAME | |------------------|-----|-----|-----|-----|-----|-----|----|----|----|----|----|----|----|----|----|----|--------------------| | 50 | 1 | | | | | | | | | | | | Х | Х | Х | Х | MAP_Ch1234_to_OUT1 | | 50 | 1 | | | | Х | Х | Х | Х | | | | | | | | | MAP_Ch1234_to_OUT2 | | 51 | 1 | | | | | | | | Х | Х | Х | Х | | | | | MAP_Ch1234_to_OUT3 | | 52 | 1 | | | | | | | | | | | | Х | Х | Х | Х | MAP_Ch1234_to_OUT4 | | 53 | 1 | | | | | | | | Х | Х | Х | Х | | | | | MAP_Ch5678_to_OUT5 | | 54 | 1 | | | | | | | | | | | | Х | Х | Х | Х | MAP_Ch5678_to_OUT6 | | 54 | 1 | | | | Χ | Х | Χ | Х | | | | | | | | | MAP_Ch5678_to_OUT7 | | 55 | 1 | | | | | | | | Χ | Х | Χ | Х | | | | | MAP_Ch5678_to_OUT8 | Input channels 1 to 4 can be mapped to any LVDS output (OUT1 to OUT4) using the MAP\_CH1234\_TO\_OUTn bits, as shown in Table 64. Table 64. Mapping Analog Inputs IN1-IN4 to LVDS Outputs OUT1-4 | MAP_CH1234_TO_OUTN[3:0] <sup>(1)</sup> | MAPPING | |----------------------------------------|--------------------------------------| | 0000 | ADC input channel IN1 to OUTn | | 0010 | ADC input channel IN2 to OUTn | | 0100 | ADC input channel IN3 to OUTn | | 0110 | ADC input channel IN4 to OUTn | | 1xxx | LVDS output buffer OUTn powered down | (1) n = 1, 2, 3, or 4. www.ti.com Similarly, input channels 5 to 8 can be mapped to any LVDS output (OUT5 to OUT8) using the MAP\_CH5678\_TO\_OUTn bits, as shown in Table 65. Both multiplexing options are controlled by registers 50h to 55h. The channel mapping block diagram is illustrated in Figure 100. Table 65. Mapping analog inputs IN8-IN8 to LVDS outputs OUT5-8 | MAP_CH5678_TO_OUTN[3:0] <sup>(1)</sup> | MAPPING | |----------------------------------------|--------------------------------------| | 0000 | ADC input channel IN8 to OUTn | | 0010 | ADC input channel IN7 to OUTn | | 0100 | ADC input channel IN6 to OUTn | | 0110 | ADC input channel IN5 to OUTn | | 1xxx | LVDS output buffer OUTn powered down | (1) n = 5, 6, 7, or 8. (1) For channels 1 to 4, n = 1, 2, 3, 4. For channels 5 to 8, n = 5, 6, 7, 8. Figure 100. Channel Mapping The default mapping is shown in Table 66. **Table 66. Default Mapping After Reset** | ANALOG INPUT CHANNEL | LVDS OUTPUT | |----------------------|-------------| | Channel IN1 | OUT1 | | Channel IN2 | OUT2 | | Channel IN3 | OUT3 | | Channel IN4 | OUT4 | | Channel IN5 | OUT5 | | Channel IN6 | OUT6 | | Channel IN7 | OUT7 | | Channel IN8 | OUT8 | #### SYNCHRONIZATION USING THE SYNC PIN The SYNC pin can be used to synchronize: - · The data output across channels within the same device or - The data from channels across multiple devices when decimation filters are used - The odd and even ADC sampling instants across multiple devices in interleaving mode When decimation filters are used (if the decimate-by-2 filter is enabled, for example), then effectively the device outputs one digital code for every two analog input samples. If the SYNC pulse is not used, then the filters are not synchronized (even within a device). When the filters are not synchronized, one channel may be transmitting codes corresponding to input samples N, N+1, and so on, while another channel may be transmitting codes corresponding to N+1, N+2, and so on. To achieve synchronization across multiple devices, the SYNC pulse must arrive at all ADS5296 devices at the same time (as shown in Figure 101). The ADS5296 generates an internal synchronization signal that resets the internal clock dividers used by the decimation filter and in the interleaving mode. Using the SYNC signal in this manner ensures that all channels output digital codes corresponding to the same set of input samples. Synchronizing the filters using the SYNC pin is enabled by default. No register bits are required to be written. The TP\_HARD\_SYNC register bit must be reset to '0' for this mode to function properly. As shown in Figure 101, the SYNC rising edge can be positioned anywhere within the window. SYNC width must be at least one clock cycle. In addition, SYNC can also be used to synchronize the RAMP test patterns across channels. In order to synchronize the test patterns, TP\_HARD\_SYNC must be set to '1'. Setting TP\_HARD\_SYNC to '1' actually disables the sync of the filters. Figure 101. SYNC Timing Diagram ## Synchronizing ADC Sampling Instants (Non-Interleaving mode) Note that in the non-interleaved mode, the SYNC cannot be used to synchronize the ADC sampling instants across devices. All channels within a single device sample the analog inputs simultaneously. To ensure that channels across two devices sample the analog inputs simultaneously, the input clock must be routed to both devices with an identical length. This layout ensures that the input clocks arrive at both devices at the same time. #### DIGITAL OUTPUT INTERFACE ## **SERIAL LVDS INTERFACE** The ADS5296 offers several flexible output options, making the device easy to interface to an application-specific integrated circuit (ASIC) or a field-programmable gate array (FPGA). Each option can be easily programmed using the serial interface. A summary of all available options is listed in Table 67 along with the default values after power-up and reset. Following Table 67, each option is described in detail. **Table 67. Summary of Output Interface Options** | FEATURE | OPTIONS | DEFAULT AFTER POWER-<br>UP AND RESET | BRIEF DESCRIPTION | |-------------------------|----------------|--------------------------------------|----------------------------------------------------------------------------------------| | | 12x | 12x | | | Serialization factor | 10x | 12x | | | Gondineasion racion | 14x | | To be used with digital processing functions, such as averaging and decimation filers. | | DDR bit clock frequency | 6x, 5x, 7x | 6x | For 12x, 10x, and 14x serialization factors respectively. | | Frame clock frequency | 1x sample rate | 1x | | #### 12x Serialization with DDR Bit Clock and 1x Frame Clock The 12-bit ADC data are serialized and output over one LVDS pair per channel along with a 6x bit clock and a 1x frame clock, as shown in Figure 102. The output data rate is a 12x sample rate, and maximum data rates up to 960 Mbps are supported. (1) The upper data bit is the MSB-first mode data bit and the lower data bit is the LSB-first mode data bit. Figure 102. LVDS Output Interface Timing Diagram (12x Serialization) ## 10x Serialization with DDR Bit Clock and 1x Frame Clock The 10 upper bits of the 12-bit ADC data are serialized and output over one LVDS pair per channel along with a 5x bit clock and a 1x frame clock, as shown in Figure 103. The output data rate is a 10x sample rate, and maximum data rate ups to 1 Gbps are supported. (1) The upper data bit is the MSB-first mode data bit and the lower data bit is the LSB-first mode data bit. Figure 103. LVDS Output Interface Timing Diagram (10x Serialization) Submit Documentation Feedback Copyright © 2013, Texas Instruments Incorporated ## PROGRAMMABLE LCLK PHASE The device enables the edge of the output bit clock (LCLK) to be programmed with the PHASE\_DDR register bits. The default value of PHASE\_DDR after reset is '10'. The default phase is shown in Figure 104. The phase can also be changed by changing the value of the PHASE\_DDR[1:0] bits, as shown in Figure 105. Figure 104. Default LCLK Phase Figure 105. Programmable LCLK Phases #### PROGRAMMABLE LVDS OUTPUT CLOCK AND DATA DELAYS The device enables the edges of the output data and output bit clock to be delayed with the DELAY\_DATA and DELAY\_LCLK register bits. Figure 106 details the timing of the output data and clock edge movements. Table 68 and Table 69 show the register settings and corresponding delay values for the data and clock edge movements. Figure 106. LVDS Interface Output Data and Clock Edge Movement ## Table 68. LVDS Interface Output Data Delay Settings<sup>(1)</sup> | DELAY_DA | ATA_R[1:0] | DATA DELAY,<br>RISING CLOCK EDGE <sup>(2)</sup><br>(t <sub>DR</sub> , typical, ps) | DELAY_D | ATA_F[1:0] | DATA DELAY,<br>FALLING CLOCK EDGE <sup>(2)</sup><br>(t <sub>DF</sub> , typical, ps) | |----------|------------|------------------------------------------------------------------------------------|---------|------------|-------------------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 1 | 33 | 0 | 1 | 33 | | 1 | 0 | 72 | 1 | 0 | 72 | | 1 | 1 | 120 | 1 | 1 | 120 | - (1) Delay settings are the same for both 10x and 12x serialization modes. - (2) Positive value indicates that the data edge is delayed with respect to the clock, resulting in lower setup time and higher hold time ## Table 69. LVDS Interface Output Clock Delay Settings<sup>(1)</sup> | DEL | AY_LCLK | | CLOCK RISING EDGE DELAY <sup>(2)</sup> (t <sub>CR</sub> , typical, ps) | DELA | Y_LCLK_I | F[2:0] | CLOCK FALLING EDGE DELAY <sup>(2)</sup><br>(t <sub>CF</sub> , typical, ps) | |-----|---------|---|------------------------------------------------------------------------|------|----------|--------|----------------------------------------------------------------------------| | 0 | 0 | 0 | -106 | 0 | 0 | 0 | -120 | | 0 | 0 | 1 | -73 | 0 | 0 | 1 | -87 | | 0 | 1 | 0 | -34 | 0 | 1 | 0 | -48 | | 0 | 1 | 1 | 14 | 0 | 1 | 1 | 0 | | 1 | 0 | 0 | 0 | 1 | 0 | 0 | -14 | | 1 | 0 | 1 | 53 | 1 | 0 | 1 | 39 | | 1 | 1 | 0 | 96 | 1 | 1 | 0 | 82 | | 1 | 1 | 1 | 138 | 1 | 1 | 1 | 124 | (1) Delay settings are the same for both 10x and 12x serialization modes. (2) Negative value indicates that the clock edge is advanced with respect to the data edge, resulting in lower setup time and higher hold time. Positive value indicates that the clock edge is delayed with respect to the data edge, resulting in higher setup time and lower hold time. www.ti.com #### LVDS OUTPUT DATA AND CLOCK BUFFERS The equivalent circuit of each LVDS output buffer is shown in Figure 107. After reset, the buffer presents an output impedance of 100 $\Omega$ to match with the external 100- $\Omega$ termination. The $V_{DIFF}$ voltage is nominally 400 mV, resulting in an output swing of $\pm 400$ mV with a $100-\Omega$ external termination. The buffer output impedance behaves in the same way as a source-side series termination. By absorbing reflections from the receiver end, this impedance helps improve signal integrity. (1) $R_{OUT} = 100 \Omega$ . Figure 107. LVDS Buffer Equivalent Circuit #### **OUTPUT DATA FORMAT** Two output data formats are supported: twos complement and offset binary. These formats can be selected by the BTC\_MODE serial interface register bit. In the event of an input voltage overdrive, the digital outputs go to the appropriate full-scale level. For a positive overload, the 12-bit output data (D[11:0]) is FFFh in offset binary output format and 7FFh in twos complement output format. For a negative input overload, the output data is 000h in offset binary output format and 800h in twos complement output format. #### **BOARD DESIGN CONSIDERATIONS** ## Grounding A single ground plane is sufficient to give good performance, provided the analog, digital, and clock sections of the board are cleanly partitioned. Refer to the EVM User Guide, *ADS5295, 8-Channel ADC Evaluation Module,* (SLAU442) for details on layout and grounding. #### **Supply Decoupling** Minimal external decoupling can be used without loss in performance because the device already includes internal decoupling. Note that decoupling capacitors can help filter external power-supply noise; thus, the optimum number of capacitors depends on the actual application. The decoupling capacitors should be placed as close as possible to the converter supply pins. ## **Exposed Pad** In addition to providing a path for heat dissipation, the pad is also electrically connected to the digital ground internally. Therefore, the exposed pad must be soldered to the ground plane for best thermal and electrical performance. #### **DEFINITION OF SPECIFICATIONS** **Analog Bandwidth:** The analog input frequency at which the power of the fundamental is reduced by 3 dB with respect to the low-frequency value. **Aperture Delay:** The delay in time between the rising edge of the input sampling clock and the actual time at which the sampling occurs. This delay is different across channels. The maximum variation is specified as aperture delay variation (channel-to-channel). Aperture Uncertainty (jitter): The sample-to-sample variation in aperture delay. **Clock Pulse Width (duty cycle):** The duty cycle of a clock signal is the ratio of the time that the clock signal remains at a logic high (clock pulse width) to the period of the clock signal. Duty cycle is typically expressed as a percentage. A perfect differential sine-wave clock results in a 50% duty cycle. **Maximum Conversion Rate:** The maximum sampling rate at which specified operation is given. All parametric testing is performed at this sampling rate, unless otherwise noted. Minimum Conversion Rate: The minimum sampling rate at which the ADC functions. **Differential Nonlinearity (DNL):** An ideal ADC exhibits code transitions at analog input values spaced exactly 1 LSB apart. DNL is the deviation of any single step from this ideal value, measured in units of LSBs. **Integral Nonlinearity (INL):** INL is the deviation of the ADC transfer function from a best-fit line determined by a least-squares curve fit of that transfer function, measured in units of LSBs. **Gain Error:** Gain error is the deviation of the actual ADC input full-scale range from its ideal value. The gain error is given as a percentage of the ideal input full-scale range. Gain error has two components: error as a result of reference inaccuracy and error as a result of the channel. Both errors are specified independently as $E_{GREF}$ and $E_{GCHAN}$ , respectively. To a first-order approximation, the total gain error is $(E_{TOTAL} \sim E_{GREF} + E_{GCHAN})$ . For example, if $E_{TOTAL} = \pm 0.5\%$ , then the full-scale input varies from $[(1 - 0.5 / 100) \times FS_{IDEAL}]$ to $[(1 + 0.5 / 100) \times FS_{IDEAL}]$ . **Offset Error:** Offset error is the difference, given in number of LSBs, between the actual average ADC idle channel output code and the ideal average idle channel output code. This quantity is often mapped into millivolts. **Temperature Drift:** The temperature drift coefficient (with respect to gain error and offset error) specifies the change per degree Celsius of the parameter from $T_{MIN}$ to $T_{MAX}$ . Drift is calculated by dividing the maximum deviation of the parameter across the $T_{MIN}$ to $T_{MAX}$ range by the difference of $T_{MAX} - T_{MIN}$ . **Signal-to-Noise Ratio (SNR):** SNR is the ratio of the power of the fundamental $(P_S)$ to the noise floor power $(P_N)$ , excluding the power at dc and the first nine harmonics. SNR is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range. $$SNR = 10 Log^{10} \frac{P_S}{P_N}$$ (9) **Signal-to-Noise and Distortion (SINAD):** SINAD is the ratio of the power of the fundamental ( $P_S$ ) to the power of all the other spectral components, including noise ( $P_N$ ) and distortion ( $P_D$ ), but excluding dc. SINAD is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range. $$SINAD = 10 Log^{10} \frac{P_S}{P_N + P_D}$$ (10) **Effective Number of Bits (ENOB):** ENOB is a measure of the converter performance as compared to the theoretical limit based on quantization noise. $$ENOB = \frac{SINAD - 1.76}{6.02}$$ (11) **Total Harmonic Distortion (THD):** THD is the ratio of the power of the fundamental (P<sub>S</sub>) to the power of the first nine harmonics (P<sub>D</sub>). THD is typically given in units of dBc (dB to carrier). THD = $$10 \text{ Log}^{10} \frac{P_s}{P_N}$$ (12) www.ti.com **Spurious-Free Dynamic Range (SFDR):** SFDR is the ratio of power of the fundamental to the highest other spectral component (either spur or harmonic). SFDR is typically given in units of dBc (dB to carrier). **Two-Tone Intermodulation Distortion (IMD3):** IMD3 is the ratio of the power of the fundamental (at frequencies $f_1$ and $f_2$ ) to the power of the worst spectral component at either frequency $2 f_1 - f_2$ or $2 f_2 - f_1$ . IMD3 is either given in units of dBc (dB to carrier) when the absolute power of the fundamental is used as the reference, or dBFS (dB to full-scale) when the power of the fundamental is extrapolated to the converter full-scale range. **AC Power-Supply Rejection Ratio (AC PSRR):** AC PSRR is the measure of rejection of variations in the supply voltage by the ADC. If $\Delta V_{SUP}$ is the change in supply voltage and $\Delta V_{OUT}$ is the resultant change of the ADC output code (referred to the input), then: $$PSRR = 20 \text{ Log}^{10} \frac{\Delta V_{OUT}}{\Delta V_{SUP}}$$ (Expressed in dBc) (13) **Voltage Overload Recovery:** The number of clock cycles taken to recover to less than 1% error after an overload on the analog inputs. This recovery is tested by separately applying a sine-wave signal with 6-dB positive and negative overload. The deviation of the first few samples after the overload (from the expected values) is noted. **Common-Mode Rejection Ratio (CMRR):** CMRR is the measure of rejection of variation in the analog input common-mode by the ADC. If $\Delta V_{CM\_IN}$ is the change in the common-mode voltage of the input pins and $\Delta V_{OUT}$ is the resulting change of the ADC output code (referred to the input), then: CMRR = $$20 \log^{10} \frac{\Delta V_{OUT}}{\Delta V_{CM}}$$ (Expressed in dBc) (14) **CROSSTALK:** (only for multichannel ADCs) Crosstalk is a measure of the internal coupling of a signal from an adjacent channel into the channel of interest. Crosstalk is specified separately for coupling from the immediate neighboring channel (near-channel) and for coupling from a channel across the package (far-channel). Crosstalk is usually measured by applying a full-scale signal in the adjacent channel. Crosstalk is the ratio of the power of the coupling signal (as measured at the output of the channel of interest) to the power of the signal applied at the adjacent channel input. Crosstalk is typically expressed in dBc. ## PACKAGE OPTION ADDENDUM 20-Jun-2013 #### PACKAGING INFORMATION | Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan | Lead/Ball Finish | MSL Peak Temp | Op Temp (°C) | Device Marking (4/5) | Samples | |------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------------|---------| | ADS5296RGCR | ACTIVE | VQFN | RGC | 64 | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | ADS5296 | Samples | | ADS5296RGCT | ACTIVE | VQFN | RGC | 64 | 250 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU | Level-3-260C-168 HR | -40 to 85 | ADS5296 | Samples | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device. - (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. **Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # PACKAGE MATERIALS INFORMATION www.ti.com 20-Jun-2013 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | B0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ADS5296RGCR | VQFN | RGC | 64 | 2000 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | | ADS5296RGCT | VQFN | RGC | 64 | 250 | 330.0 | 16.4 | 9.3 | 9.3 | 1.5 | 12.0 | 16.0 | Q2 | www.ti.com 20-Jun-2013 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | ADS5296RGCR | VQFN | RGC | 64 | 2000 | 336.6 | 336.6 | 28.6 | | ADS5296RGCT | VQFN | RGC | 64 | 250 | 336.6 | 336.6 | 28.6 | - NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5—1994. - B. This drawing is subject to change without notice. - C. Quad Flatpack, No-leads (QFN) package configuration. - D. The package thermal pad must be soldered to the board for thermal and mechanical performance. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. # RGC (S-PVQFN-N64) PLASTIC QUAD FLATPACK NO-LEAD ## THERMAL INFORMATION This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For information on the Quad Flatpack No—Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. NOTE: A. All linear dimensions are in millimeters # RGC (S-PVQFN-N64) # PLASTIC QUAD FLATPACK NO-LEAD NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat—Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">www.ti.com</a>. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations. - F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in thermal pad. #### IMPORTANT NOTICE Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products (also referred to herein as "components") are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its components to the specifications applicable at the time of sale, in accordance with the warranty in TI's terms and conditions of sale of semiconductor products. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by applicable law, testing of all parameters of each component is not necessarily performed. TI assumes no liability for applications assistance or the design of Buyers' products. Buyers are responsible for their products and applications using TI components. To minimize the risks associated with Buyers' products and applications, Buyers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI components or services are used. Information published by TI regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of significant portions of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions. Resale of TI components or services with statements different from or beyond the parameters stated by TI for that component or service voids all express and any implied warranties for the associated TI component or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Buyer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of TI components in its applications, notwithstanding any applications-related information or support that may be provided by TI. Buyer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Buyer will fully indemnify TI and its representatives against any damages arising out of the use of any TI components in safety-critical applications. In some cases, TI components may be promoted specifically to facilitate safety-related applications. With such components, TI's goal is to help enable customers to design and create their own end-product solutions that meet applicable functional safety standards and requirements. Nonetheless, such components are subject to these terms. No TI components are authorized for use in FDA Class III (or similar life-critical medical equipment) unless authorized officers of the parties have executed a special agreement specifically governing such use. Only those TI components which TI has specifically designated as military grade or "enhanced plastic" are designed and intended for use in military/aerospace applications or environments. Buyer acknowledges and agrees that any military or aerospace use of TI components which have *not* been so designated is solely at the Buyer's risk, and that Buyer is solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI has specifically designated certain components as meeting ISO/TS16949 requirements, mainly for automotive use. In any case of use of non-designated products, TI will not be responsible for any failure to meet ISO/TS16949. Products Applications Audio www.ti.com/audio Automotive and Transportation www.ti.com/automotive Communications and Telecom **Amplifiers** amplifier.ti.com www.ti.com/communications **Data Converters** dataconverter.ti.com Computers and Peripherals www.ti.com/computers **DLP® Products** www.dlp.com Consumer Electronics www.ti.com/consumer-apps DSP **Energy and Lighting** dsp.ti.com www.ti.com/energy Clocks and Timers www.ti.com/clocks Industrial www.ti.com/industrial Interface interface.ti.com Medical www.ti.com/medical logic.ti.com Logic Security www.ti.com/security Power Mgmt power.ti.com Space, Avionics and Defense www.ti.com/space-avionics-defense Microcontrollers <u>microcontroller.ti.com</u> Video and Imaging <u>www.ti.com/video</u> RFID www.ti-rfid.com OMAP Applications Processors <a href="www.ti.com/omap">www.ti.com/omap</a> TI E2E Community <a href="e2e.ti.com">e2e.ti.com</a> Wireless Connectivity <u>www.ti.com/wirelessconnectivity</u>