| | | | | | | | | F | REVISI | ONS | | | | | | | | | | | |----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------|------------------|-----------------------------------|---------------------------|------------|----------|--------|------------------|---------------|------------------------|-------------------|-----------------------|----------------------|-----------------------|---------------------------------|----------------|-------|------| | LTR | | | | | I | DESCR | IPTIO | V | | | | | DA | TE (YF | R-MO-E | DA) | | APPF | ROVED | | | А | Add RHA data and radiation features. Change $I_{\text{CCH}}$ , $I_{\text{CCL}}$ , $I_{\text{OSL}}$ in table I. Add new output rise and fall time tests to table I. No include the new $t_{\text{RISE}}$ and $t_{\text{FALL}}$ tests. Update the boilerplate to B and S, and to reflect the changes required by MIL-PRF-385 changes throughout TVN | | | | Modify<br>o remo | figure 4<br>ve clas | to<br>ses | 03-02-12 | | Thomas M. Hess | | | | | | | | | | | | В | | | | | | ce level | F ja | ak | | | | | | 03-0 | 9-22 | | Thomas M. Hess | | | | | С | Update boilerplate paragraphs to the current MIL-PRF-385: | | | | | F-3853 | 5 requi | rement | S | | 10-0 | 3-25 | | Thomas M. Hess | | | | | | | | D | | | | | | P test I<br>Correct | | | | | | X for | | 10-1 | 0-18 | | Thor | nas M. | Hess | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | REV<br>SHEET | | | | | | | | | | | | | | | | | | | | | | | D | D | D | D | D | | | | | | | | | | | | | | | | | SHEET | D 15 | D 16 | D 17 | D 18 | D 19 | | | | | | | | | | | | | | | | | SHEET REV SHEET REV STATUS | 15 | | | 18<br>REV | 19 | | D | D | D | D | D | D | D | D | D | D | D | D | D | D | | SHEET REV SHEET REV STATUS OF SHEETS | 15 | | | 18<br>REV<br>SHE | 19<br>/ | | D 1 | D 2 | D 3 | D 4 | D 5 | D 6 | D 7 | D 8 | D 9 | D 10 | D 11 | D 12 | D 13 | D 14 | | SHEET REV SHEET REV STATUS | 15 | | | 18<br>REV<br>SHE | 19 / EET PARE | D BY<br>Larry T. | 1 | 2 | | <del>-</del> | | 6 | 7 | 8 | 9 | 10 | 11 | 12 | | | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A | NDAF | 16 | | 18<br>REV<br>SHE | 19 / EET PAREE | _arry T. | 1<br>Gaude | 2<br>er | | <del>-</del> | | 6 | 7<br>DLA I | 8<br>LAND | 9<br>AND<br>OHIO | 10<br>MAF<br>D 432 | 11<br>RITIMI<br>218-39 | 12<br><b>E</b> | | | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DRA THIS DRAWII FOR L DEPA AND AGE | NDAF<br>OCIRC<br>AWIN<br>NG IS A<br>JSE BY A<br>RTMEN<br>NCIES C | RD<br>CUIT<br>G<br>VAILAR<br>ALL<br>TS<br>DF THE | 17 BLE | 18 REV SHE PREI | 19 / PAREC L CKED Th | _arry T.<br>BY<br>nomas √ | 1 Gaude | 2 2 iuti | | MIC | SROC<br>O-8 M | GIRCU | 7 DLA I DLUM http | AND<br>BUS,<br>o://ww | AND<br>OHIO<br>Ww.ds | 10 MAF D 432 cc.dl | 11<br>RITIMI<br>218-39<br>a.mil | 12<br>E<br>990 | 13 | 14 | | SHEET REV SHEET REV STATUS OF SHEETS PMIC N/A STA MICRO DRA THIS DRAWII FOR U DEPA | NDAF<br>OCIRC<br>AWIN<br>NG IS A<br>JSE BY A<br>RTMEN<br>NCIES C | RD<br>CUIT<br>G<br>VAILAR<br>ALL<br>TS<br>DF THE | 17 BLE | 18 REV SHE PRE | 19 / EET PAREL L CKED Tr ROVEL Mc | BY nomas of BY onica L | J. Ricci | 2 2 iuti | | MIC<br>1-T<br>MO | SROC<br>O-8 M | CIRCU<br>MINIM<br>THIC | 7 DLA I DLUM http | AND<br>BUS,<br>:://ww | AND<br>OHIO<br>Ww.ds | 10 MAF D 432 cc.dl | RITIMI<br>218-39<br>a.mil | 12<br>E<br>990 | 13 | 14 | DSCC FORM 2233 APR 97 # 1. SCOPE - 1.1 <u>Scope</u>. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels is reflected in the PIN. - 1.2 PIN. The PIN is as shown in the following example: - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device type(s)</u>. The device type(s) identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | |-------------|----------------|------------------------------------------------------| | 01 | 54AC2525 | 1-to-8 minimum skew clock driver | | 02 | AC2525 | Radiation hardness, 1-to-8 minimum skew clock driver | 1.2.3 <u>Device class designator</u>. The device class designator is a single letter identifying the product assurance level as follows: | <u>Device class</u> | Device requirements documentation | |---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | М | Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A | | Q or V | Certification and qualification to MIL-PRF-38535 | 1.2.4 Case outline(s). The case outline(s) are as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|------------------------------| | С | GDIP1-T14 or CDIP2-T14 | 14 | Dual-in-line | | D | GDFP1-F14 or CDFP2-F14 | 14 | Flat pack | | Χ | CDFP3-F14 | 14 | Flat pack | | 2 | CQCC1-N20 | 20 | Square leadless chip carrier | 1.2.5 <u>Lead finish</u>. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 2 | | 1.3 Absolute maximum ratings. 1/ 2/ 3/ | | |------------------------------------------------------------------------------------------------------|------------------------------| | Supply voltage range (V <sub>CC</sub> ) for device type 01 | -0.5 V dc to +6.0 V dc | | Supply voltage range (V <sub>CC</sub> ) for device type 02 | | | Input voltage range (V <sub>IN</sub> ) | | | Output voltage range (V <sub>OUT</sub> ) | | | DC input diode current ( $I_{IK}$ ) (-0.5 V $\leq$ V <sub>IN</sub> $\leq$ V <sub>CC</sub> + 0.5 V) | | | DC output diode current ( $I_{OK}$ ) (-0.5 V $\leq$ V <sub>OUT</sub> $\leq$ V <sub>CC</sub> + 0.5 V) | | | DC output current (I <sub>OUT</sub> ) (per output pin) | | | DC V <sub>CC</sub> or GND current (I <sub>CC</sub> , I <sub>GND</sub> ) (per pin) | | | Maximum power dissipation (P <sub>D</sub> ) | | | | | | Storage temperature range (T <sub>STG</sub> ) | | | Lead temperature (soldering, 10 seconds) | | | Thermal resistance, junction-to-case $(\theta_{JC})$ | | | Junction temperature (T <sub>J</sub> ) | +1/5°C <u>4</u> / | | 1.4 Recommended operating conditions. 2/ 3/ 5/ | | | Supply voltage range (Vcc): | 0.03/ 1 / 5.53/ 1 | | For device type 01 | | | For device type 02 | | | Input voltage range (V <sub>IN</sub> ) | | | Output voltage range (V <sub>OUT</sub> ) | +0.0 V dc to V <sub>CC</sub> | | Maximum low level input voltage (V <sub>IL</sub> ): | 0.04.1/ da | | at $V_{CC} = 2.0 \text{ V dc}$ (for device type 02 only) | | | at $V_{CC}$ = 3.0 V dc | | | at $V_{CC} = 3.6 \text{ V dc}$ at $V_{CC} = 4.5 \text{ V dc}$ | | | at $V_{CC} = 4.5 \text{ V dc}$ | | | Minimum high level input voltage ( $V_{IH}$ ): | 1.05 v uc | | at $V_{CC} = 2.0 \text{ V dc (for device type 02 only)}$ . | 1.4 V dc | | at V <sub>CC</sub> = 3.0 V dc | | | at V <sub>CC</sub> = 3.6 V dc | | | at V <sub>CC</sub> = 4.5 V dc | | | at V <sub>CC</sub> = 5.5 V dc | | | Case operating temperature range (T <sub>C</sub> ) | | | Minimum Input edge rate $(\Delta v/\Delta t)$ | 33 0 to +123 0 | | (V <sub>IN</sub> from 30% to 70% of V <sub>CC</sub> ) | 125 m\//ns | | Maximum high level output current (I <sub>OH</sub> ): | | | at V <sub>CC</sub> = 3.0 V dc and 3.6 V dc | -12 mA | | at V <sub>CC</sub> = 4.5 V dc and 5.5 V dc | | | Maximum low level output current (I <sub>OL</sub> ): | | | at V <sub>CC</sub> = 3.0 V dc and 3.6 V dc | +12 mA | | at V <sub>CC</sub> = 4.5 V dc and 5.5 V dc | | | 1.5 Radiation features. | | | Device type 01: | | | Maximum total dose available (dose rate = $50 - 300$ rads (Si)/s) | 300 Krads (Si) | | No Single Event Latch-up (SEL) at effective LET | | | Device type 02: | 100 v o /g | | Maximum total dose available (dose rate = $50 - 300$ rads (Si)/s) | 300 Krads (Si) | | No Single Event Latch-up (SEL) at effective LET | | | | = | Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. Operation from 2.0 V dc to 3.0 V dc are provided for compatibility with data retention and battery back up systems. Data retention implies no input transitions and no stored data loss with the following conditions: $V_{IH} \ge 70\%$ of $V_{CC}$ , $V_{IL} \le 30\%$ of $V_{CC}$ , $V_{OH} \ge 70\%$ of $V_{CC}$ at $-20~\mu$ A, $V_{OL} \le 30\%$ of $V_{CC}$ at $20~\mu$ A. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 3 | <sup>2/</sup> Unless otherwise noted, all voltages are referenced to GND. The limits for the parameters specified herein shall apply over the full specified V<sub>CC</sub> range and case temperature range of -55°C to +125°C. <sup>4/</sup> Maximum junction temperature shall not be exceeded except for allowable short duration burn-in screening conditions in accordance with method 5004 of MIL-STD-883. ### 2. APPLICABLE DOCUMENTS 2.1 <u>Government specification, standards, and handbooks</u>. The following specification, standards, and handbooks form a part of this drawing to the extent specified herein. Unless otherwise specified, the issues of these documents are those cited in the solicitation or contract. ### DEPARTMENT OF DEFENSE SPECIFICATION MIL-PRF-38535 - Integrated Circuits Manufacturing, General Specification for. ### DEPARTMENT OF DEFENSE STANDARDS MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-1835 - Interface Standard Electronic Component Case Outlines. ### DEPARTMENT OF DEFENSE HANDBOOKS MIL-HDBK-103 - List of Standard Microcircuit Drawings. MIL-HDBK-780 - Standard Microcircuit Drawings. (Copies of these documents are available online at <a href="https://assist.daps.dla.mil/quicksearch/">https://assist.daps.dla.mil/quicksearch/</a> or from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 <u>Non-Government publications</u>. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of these documents cited in the solicitation or contract. ### AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM F1192 - Standard Guide for the Measurement of Single Event Phenomena (SEP) Induced by Heavy Ion Irradiation of Semiconductor Devices. (Copies of these documents are available online at http://www.astm.org or from: ASTM International, 100 Barr Harbor Drive, P.O. Box C700, West Conshohocken, PA 19428-2959.) ### **ELECTRONIC INDUSTRIES ALLIANCE (EIA)** JEDEC Standard No. 20 - Standard for Description of 54/74ACXXXXX and 54/74ACTXXXXX Advanced High-Speed CMOS Devices. EIA/JEDEC Standard No. 78 - IC Latch-Up Test. (Copies of these documents are available online at <a href="http://www.jedec.org">http://www.jedec.org</a> or from Electronic Industries Alliance, 2500 Wilson Boulevard, Arlington, VA 22201-3834). 2.3 <u>Order of precedence</u>. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing takes precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. ## 3. REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 4 | - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 1. - 3.2.3 Truth table. The truth table shall be as specified on figure 2. - 3.2.4 Logic diagram. The logic diagram shall be as specified on figure 3. - 3.2.5 Switching waveforms and test circuit. The switching waveforms and test circuit shall be as specified on figure 4. - 3.2.6 <u>Radiation exposure circuit</u>. The radiation exposure circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing and acquiring activity upon request. - 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I. - 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. - 3.5.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. - 3.6 <u>Certificate of compliance</u>. For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DLA Land and Maritime -VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. - 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device classes Q and V in MIL-PRF-38535 or for device class M in MIL-PRF-38535, appendix A shall be provided with each lot of microcircuits delivered to this drawing. - 3.8 <u>Notification of change for device class M.</u> For device class M, notification to DLA Land and Maritime-VA of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change that affects this drawing. - 3.9 <u>Verification and review for device class M.</u> For device class M, DLA Land and Maritime, DLA Land and Maritime's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 37 (see MIL-PRF-38535, appendix A). | STANDARD | |-----------------------| | MICROCIRCUIT DRAWING | | DLA LAND AND MARITIME | COLUMBUS, OHIO 43218-3990 | SIZE<br><b>A</b> | | 5962-92174 | |------------------|---------------------|------------| | | REVISION LEVEL<br>D | SHEET<br>5 | | | | TABLE IA. <u>EI</u> | lectrical performance | characterist | tics. | | | | | |--------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------------|-----------------|-------------------|-------------------|-----|------| | Test and MIL-STD-883 test method 1/ | Symbol | -55°C ≤ ·<br>3.0 V ≤ | ditions $\underline{2}/\underline{3}/$ $T_C \le +125^{\circ}C$ $V_{CC} \le 5.5 V$ | Device<br>type<br>and | V <sub>CC</sub> | Group A subgroups | Limits <u>5</u> / | | Unit | | | | unless othe | erwise specified | device<br>class <u>4</u> / | | | Min | Max | | | High level output<br>voltage<br>3006 | V <sub>ОН1</sub> | For all inputs affer output under test $V_{IH} = 2.10 \text{ V}$ $V_{IL} = 0.90 \text{ V}$ For all other input $I_{OH} = -50 \mu\text{A}$ | AII<br>AII | 3.0 V | 1, 2, 3 | 2.9 | | V | | | | V <sub>OH2</sub> | For all inputs affer output under test V <sub>IH</sub> = 3.15 V V <sub>IL</sub> = 1.35 V For all other inputoH = -50 $\mu$ A | AII<br>AII | 4.5 V | 1, 2, 3 | 4.4 | | | | | | V <sub>ОНЗ</sub><br><u>6</u> / | $V_{IH} = 3.85 \text{ V}, V_{II}$ | st $V_{IN} = V_{IH}$ or $V_{IL}$ | All<br>All | 5.5 V | 1, 2, 3 | 5.4 | | | | | | | M, D, P, L, R, F | 01, 02<br>V | | 1 | 5.4 | | | | | V <sub>OH4</sub> | $V_{IH} = 2.10 \text{ V}$<br>$V_{IL} = 0.90 \text{ V}$ | ecting<br>st $V_{IN} = V_{IH}$ or $V_{IL}$<br>ats $V_{IN} = V_{CC}$ or GND | All<br>All | 3.0 V | 1, 2, 3 | 2.4 | | | | | V <sub>OH5</sub> <u>6</u> / | For all inputs affecting output under test $V_{IN} = V_{IH}$ or $V_{IL}$ $V_{IH} = 3.15 \text{ V}$ , $V_{IL} = 1.35 \text{ V}$ For all other inputs $V_{IN} = V_{CC}$ or GND $I_{OH} = -24 \text{ mA}$ | | AII<br>AII | 4.5 V | 1, 2, 3 | 3.7 | | | | | | | M, D, P, L, R, F | 01, 02<br>V | | 1 | 3.7 | | | | | V <sub>OH6</sub> | $V_{IH} = 3.85 \text{ V}$<br>$V_{IL} = 1.65 \text{ V}$ | ecting<br>st $V_{IN} = V_{IH}$ or $V_{IL}$<br>uts $V_{IN} = V_{CC}$ or GND | AII<br>AII | 5.5 V | 1, 2, 3 | 4.7 | | | | | V <sub>OH7</sub><br><u>6</u> / <u>7</u> / | $V_{IH} = 3.85 \text{ V}, V_{II}$ | st V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | AII<br>AII | 5.5 V | 1, 2, 3 | 3.85 | | | | | | | M, D, P, L, R, F | 01, 02<br>V | | 1 | 3.85 | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 6 | | | TABLE IA. <u>Electrical performance characteristics</u> - Continued. | | | | | | | | | |-------------------------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------|-------------------|------|---------------|------| | Test and MIL-STD-883 test method 1/ | Symbol | -55°C ≤ 3.0 V ≤ | ditions $2/3/$ $T_C \le +125^{\circ}C$ $V_{CC} \le 5.5 \text{ V}$ | Device<br>type<br>and | Vcc | Group A subgroups | Limi | ts <u>5</u> / | Unit | | | | unless othe | erwise specified | device<br>class <u>4</u> / | | | Min | Max | | | Low level output<br>voltage<br>3007 | V <sub>OL1</sub> | output under tes<br>V <sub>IH</sub> = 2.10 V, V <sub>IL</sub> | For all inputs affecting output under test $V_{IN} = V_{IH}$ or $V_{IL}$ $V_{IH} = 3.15 \text{ V}$ , $V_{IL} = 1.35 \text{ V}$ For all other inputs $V_{IN} = V_{CC}$ or GND | | 3.0 V | 1, 2, 3 | | 0.1 | V | | | V <sub>OL2</sub> | output under tes<br>V <sub>IH</sub> = 3.15 V, V <sub>IL</sub> | | | 4.5 V | 1, 2, 3 | | 0.1 | | | | V <sub>OL3</sub> <u>6</u> / | For all inputs affecting output under test $V_{IN} = V_{IH}$ or $V_{IL}$ $V_{IH} = 3.85 \text{ V}, V_{IL} = 1.65 \text{ V}$ For all other inputs $V_{IN} = V_{CC}$ or GND $I_{OL} = 50 \mu\text{A}$ | | All<br>All | 5.5 V | 1, 2, 3 | | 0.1 | | | | | | M, D, P, L, R, F | 01, 02<br>V | | 1 | | 0.1 | | | | V <sub>OL4</sub> | For all inputs affe | | All | 3.0 V | 1, 3 | | 0.4 | | | | | $V_{IH} = 2.10 \text{ V}, V_{IL}$ | | V | | 2 | _ | 0.5 | | | | | For all other input<br> I <sub>OL</sub> = 12 mA | ts $V_{IN} = V_{CC}$ or GND | All<br>M | | 1 | | 0.4 | | | | | | | | | 2, 3 | | 0.5 | | | | V <sub>OL5</sub><br><u>6</u> / | | or all inputs affecting output under test V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | All<br>V | 4.5 V | 1, 3 | | 0.4 | | | | | $V_{IH} = 3.15 \text{ V}, V_{IL}$ | | | <u> </u> | 2 | | 0.5 | | | | | I <sub>OL</sub> = 24 mA | 10 V IIV 100 2. 2 | All<br>M | | 2, 3 | | 0.4 | | | | | | M, D, P, L, R, F | 01, 02<br>V | | 1 | | 0.4 | | | | V <sub>OL6</sub> | For all inputs affe | | All | 5.5 V | 1, 3 | | 0.4 | | | | | $V_{IH} = 3.85 \text{ V}, V_{IL}$ | | V | | 2 | | 0.5 | | | | | For all other input $I_{OL} = 24 \text{ mA}$ | ts $V_{IN} = V_{CC}$ or GND | All | | 1 | | 0.4 | | | | | | | M | | 2, 3 | | 0.5 | | | | V <sub>OL7</sub><br><u>6</u> / <u>7</u> / | $V_{IH} = 3.85 \text{ V}, V_{I}$ | st $V_{IN} = V_{IH}$ or $V_{IL}$ | All<br>All | 5.5 V | 1, 2, 3 | | 1.65 | | | | | | M, D, P, L, R, F | 01, 02<br>V | | 1 | | 1.65 | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 7 | TABLE IA. <u>Electrical performance characteristics</u> - Continued. | Test and | | | ions <u>2</u> / <u>3</u> /<br><sub>2</sub> ≤ +125°C | Device type and | | Group A | Limi | ts <u>5</u> / | Unit | |------------------------------|--------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------|-----------------|-----------|------|---------------|------| | MIL-STD-883 test method 1/ | Symbol | $3.0 \text{ V} \le \text{V}_{\text{CC}} \le 5.5 \text{ V}$<br>unless otherwise specified | | device<br>class <u>4</u> / | V <sub>CC</sub> | subgroups | Min | Max | | | Positive input clamp voltage | V <sub>IC+</sub><br><u>6</u> / | For input under to | est I <sub>IN</sub> = 1 mA | AII<br>V | GND | 1 | 0.4 | 1.5 | V | | 3022 | | | M, D, P, L, R, F | 01, 02<br>V | | 1 | 0.4 | 1.5 | | | Negative input clamp voltage | V <sub>IC-</sub><br><u>6</u> / | For input under to | est I <sub>IN</sub> = -1 mA | AII<br>V | Open | 1 | -0.4 | -1.5 | ٧ | | 3022 | | | M, D, P, L, R, F | 01, 02<br>V | | 1 | -0.4 | -1.5 | | | Input current high 3010 | I <sub>IH</sub> | For input under to | est | AII<br>V | 5.5 V | 1 | | 0.1 | μΑ | | 3010 | <u>6</u> / | $V_{IN} = V_{CC}$<br>For all other inpu | | V | | 2, 3 | | 1.0 | | | | | $V_{IN} = V_{CC}$ or $GN$ | D | AII<br>M | | 1 | | 0.1 | | | | | | Γ | IVI | | 2, 3 | | 1.0 | | | | | | M, D, P, L, R, F | 01, 02<br>V | | 1 | | 0.1 | | | Input current low | I <sub>IL</sub> | For input under to | est | All | 5.5 V | 1 | | -0.1 | μΑ | | 3009 | <u>6</u> / | V <sub>IN</sub> = GND<br>For all other inpu | | V | | 2, 3 | | -1.0 | | | | | $V_{IN} = V_{CC}$ or $\dot{G}N$ | D | AII<br>M | | 1 | | -0.1 | | | | | | | IVI | | 2, 3 | | -1.0 | | | | | | M, D, P, L, R, F | 01, 02<br>V | | 1 | | -0.1 | | | Quiescent supply | I <sub>CCH</sub> | For all inputs | 5 | 02 | 5.5 V | 1 | | 2 | μΑ | | current, output<br>high | <u>6</u> / | $V_{IN} = V_{CC}$ or GN | D | V | | 2, 3 | | 40 | | | 3005 | | | | AII<br>AII | | 1 | | 90 | nA | | | | | | All | 5.5 V | 2, 3 | | 80 | μΑ | | | | | M | 01<br>V | | 1 | | 50 | μΑ | | | | | D | V | | | | 200 | | | | | | P, L, R, F | | | | | 700 | | | | | | M, D, P, L, R, F | 02<br>V | | 1 | | 50 | μΑ | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 8 | | | T. | ABLE IA. Electric | al performance cha | aracteristics - | Continue | d. | | | | |---------------------------------------------|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------------------|-----------------|-------------------|-----|----------------|------| | Test and MIL-STD-883 | Symbol | Test conditions $\underline{2}/\underline{3}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C | | Device<br>type | V <sub>CC</sub> | Group A subgroups | Lim | its <u>5</u> / | Unit | | test method 1/ | | | $V_{CC} \le 5.5 \text{ V}$ wise specified | and device<br>class <u>4</u> / | | | Min | Max | | | Quiescent supply | I <sub>CCL</sub><br><u>6</u> / | For all inputs V <sub>IN</sub> = V <sub>CC</sub> or GN | ID | 02<br>V | 5.5 V | 1 | | 2 | μА | | current, output<br>low | <u>o</u> / | VIN = VCC OI GIV | ID | V | | 2, 3 | | 40 | | | 3005 | | | | AII<br>AII | 5.5 V | 1 | | 90 | nA | | | | _ | | | | 2, 3 | | 80 | μΑ | | | | <u> </u> | M | 01<br>V | 5.5 V | 1 | | 50 | μΑ | | | | <u> </u> | D | Į , | | | | 200 | | | | | <u> </u> | P, L, R, F | | | | | 700 | | | | | | M, D, P, L, R, F | 02<br>V | 5.5 V | 1 | | 50 | μА | | Input capacitance 3012 | C <sub>IN</sub> | See 4.4.1c<br>T <sub>C</sub> = +25°C | | All<br>All | GND | 4 | | 10 | pF | | Power dissipation capacitance | C <sub>PD</sub> <u>8</u> / | For CK <sub>IN</sub> : $f_{IN} = 1$<br>$V_{IH} = V_{CC}$ , $V_{IL} =$<br>duty cycle = 50°<br>See 4.4.1c, $T_C =$ | GND<br>% | AII<br>AII | 5.0 V | 4 | | 850 | pF | | Latch-up input/output over-voltage | I <sub>CC</sub> (O/V1) 9/ | $\begin{array}{l} t_w \geq 100~\mu\text{s},~t_{cool} \geq \\ 5~\mu\text{s} \leq t_r \leq 5~\text{ms}, \\ V_{test} = 6.0~\text{V},~V_{CC} \\ V_{over} = 10.5~\text{V} \end{array} \label{eq:two_power}$ | $5 \mu s \le t_f \le 5 ms$ | AII<br>V | 5.5 V | 2 | | 200 | mA | | Latch-up input/output positive over-current | Icc<br>(O/I1+)<br><u>9</u> / | $\begin{split} t_w &\geq 100~\mu s~,~t_{cool} \\ 5~\mu s &\leq t_r \leq 5~m s, \\ V_{test} &= 6.0~V,~V_{CC} \\ I_{trigger} &= +120~m A \end{split}$ | $5 \mu s \le t_f \le 5 ms$<br>Q = 5.5 V | AII<br>V | 5.5 V | 2 | | 200 | mA | | Latch-up input/output negative over-current | I <sub>CC</sub><br>(O/I1-)<br><u>9</u> / | $\begin{split} t_{w} &\geq 100 \; \mu s, t_{cool} \geq t_{w} \\ 5 \; \mu s \leq t_{r} \leq 5 \; ms, 5 \; \mu s \leq t_{f} \leq 5 \; ms \\ V_{test} &= 6.0 \; V, V_{CCQ} = 5.5 \; V \\ I_{trigger} &= -120 \; mA \end{split}$ | | All<br>V | 5.5 V | 2 | | 200 | mA | | Latch-up supply over-voltage | Icc<br>(O/V2)<br><u>9</u> / | $\begin{array}{l} t_w \geq 100 \; \mu s, \; t_{cool} \geq \\ 5 \; \mu s \leq t_r \leq 5 \; ms, \\ V_{test} = 6.0 \; V, \; V_{CC} \\ V_{over} = 9.0 \; V \end{array}$ | $5 \mu s \le t_f \le 5 ms$ | All<br>V | 5.5 V | 2 | | 100 | mA | | Truth table test output voltage | <u>6</u> / <u>10</u> / | For all inputs,<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | | 02<br>V | 2.0 V | 7, 8 | L | Н | | | 3014 | | Verify output V <sub>O</sub><br>See 4.4.1d | | All<br>All | 3.0 V | 7, 8 | L | Н | | | | | | M, D, P, L, R, F | 01, 02<br>V | | 7 | L | Н | | | | | For all inputs, V <sub>I</sub><br>Verify output V <sub>O</sub><br>See 4.4.1d | $_{N} = V_{IH}$ or $V_{IL}$ | All<br>All | 4.5 V | 7, 8 | L | Н | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 9 | | | - | TABLE IA. Electrical | performance ch | aracteristics - | Continue | ed. | | | | |---------------------------------------------------------------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------|----------------|--------------------------------|-----------------|-------------------|-------|---------------|------| | Test and MIL-STD-883 | Symbol | Test conditions $\underline{2}/\underline{3}/$<br>-55°C $\leq$ T <sub>C</sub> $\leq$ +125°C | | Device<br>type | V <sub>CC</sub> | Group A subgroups | Limit | ts <u>5</u> / | Unit | | test method 1/ | | $3.0 \text{ V} \leq \text{V}_{\text{CC}} \leq \text{unless otherwise}$ | | and device<br>class <u>4</u> / | | | Min | Max | | | Propagation delay | t <sub>PLH1</sub> , | C <sub>L</sub> = 50 pF minimum | 1 | 02 | 2.0 V | 9 | 1.0 | 12.0 | ns | | time, clock to output,<br>CKIN to Om | t <sub>PHL1</sub><br><u>6</u> / <u>11</u> / | $R_L = 500\Omega$<br>See figure 4 | | V | | 10, 11 | 1.0 | 14.0 | | | 3003 | | J | | | 3.0 V | 9 | 1.0 | 8.0 | | | | | | | | | 10, 11 | 1.0 | 9.5 | | | | | | | 01 | 3.0 V | 9 | 4.0 | 9.5 | | | | | | | All | | 10 | 5.0 | 11.0 | | | | | _ | | | | 11 | 3.0 | 8.5 | | | | | | M, D, P, L, R | 01, | | 9 | 4.0 | 9.5 | | | | | | F | V | | 9 | 4.0 | 10.5 | | | | | | | 02 | 4.5 V | 9 | 1.0 | 7.0 | | | | | | | V | | 10, 11 | 1.0 | 8.5 | | | | | | | 01 | 4.5 V | 9 | 3.0 | 7.0 | | | | | | | All | | 10 | 4.2 | 8.2 | | | | | _ | | | | 11 | 2.5 | 6.5 | | | | | | M, D, P, L, R | 01, 02 | | 9 | 3.0 | 7.0 | | | | | | F | V | | 9 | 3.0 | 8.5 | | | Common edge output skew time, | t <sub>OSLH</sub> , | C <sub>L</sub> = 50 pF minimum | 1 | AII<br>AII | 3.0 V | 9 | | 0.5 | ns | | Om to On | t <sub>OSHL</sub><br><u>12</u> / | $R_L = 500\Omega$<br>See 4.4.1e | | All | | 10, 11 | | 0.6 | | | 3003 | | See figure 4 | | | 4.5 V | 9 | | 0.5 | | | | | | | | | 10, 11 | | 0.7 | | | Opposite edge | t <sub>OST</sub> | | | All | 3.0 V | 9, 10, 11 | | 1.5 | ns | | output skew time,<br>Om to On<br>3003 | <u>12</u> / | | | All | 4.5 V | 9, 10, 11 | | 1.0 | | | Pin skew time, Om | t <sub>PS</sub> | | | All | 3.0 V | 9, 10, 11 | | 1.5 | ns | | 3003 | <u>12</u> / | | | All | 4.5 V | 9, 10, 11 | | 1.0 | | | Output rise and | t <sub>RISE1</sub> , | | | All | 3.0 V | 9, 11 | | 4.0 | ns | | fall time, Om $(20\% \text{ to } 80\% \text{ of } V_{CC})$ | t <sub>FALL1</sub> All | | All | | 10 | | 5.0 | | | | 3004 | | | | | 4.5 V | 9, 11 | | 3.0 | | | | | | | | | 10 | | 4.0 | | | Output rise and fall time, Om (20% to 80% of V <sub>CC</sub> ) 3004 | t <sub>RISE2</sub> ,<br>t <sub>FALL2</sub><br><u>13</u> / | $C_L$ = 14 pF min. or $C_L$ = 1000 $\Omega$ or $R_L$ = 5 See 4.4.1e See figure 4 | | AII<br>AII | 3.0 V | 9, 10, 11 | | 1.2 | ns | See footnotes at next sheet. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 10 | ## TABLE IA. Electrical performance characteristics - Continued. - 1/ For tests not listed in MIL-STD-883 [e.g. I<sub>CC</sub>(O/V1)], utilize the general test procedure under the conditions listed herein. All inputs and outputs shall be tested, as applicable, to the tests in table I herein. - 2/ Each input/output, as applicable, shall be tested at the specified temperature for the specified limits. Output terminals not designated shall be high level logic, low level logic, or open, except as follows: - a. $V_{IC}$ (pos) tests, the GND terminal can be open. $T_C = +25$ °C. - b. $V_{IC}$ (neg) tests, the $V_{CC}$ terminal shall be open. $T_C = +25^{\circ}C$ . - c. All I<sub>CC</sub> tests, the output terminal shall be open. When performing these tests, the current meter shall be placed in the circuit such that all current flows through the meter. - 3/ RHA devices supplied to this drawing have been characterized through all levels M, D, P, L, R, and F of irradiation. However, these devices are only tested at the "F" level. Pre and post irradiation values are identical unless otherwise specified in table I. When performing post irradiation electrical measurements for any RHA level, T<sub>A</sub> = +25°C. - 4/ The word "All" in the device type and device class column, means limits for all device types and classes. - 5/ For negative and positive voltage and current values, the sign designates the potential difference in reference to GND and the direction of current flow respectively; and the absolute value of the magnitude, not the sign, is relative to the minimum and maximum limits, as applicable, listed herein. - 6/ RHA sample do not have to be tested at -55°C and +125°C postirradiation. - $\underline{Z}'$ Transmission driving tests are performed at $V_{CC} = 5.5 \text{ V}$ dc with a 2 ms duration maximum. This test may be performed using $V_{IN} = V_{CC}$ or GND. When $V_{IN} = V_{CC}$ or GND is used, the test is guaranteed for $V_{IN} = V_{IH}$ or $V_{IL}$ . - 8/ Power dissipation capacitance (C<sub>PD</sub>) shall be tested by loading all outputs with a 50 pF minimum load capacitance (measure from output pin to GND) and conditioning CK<sub>IN</sub> with the signal specified in table I, herein. The resulting I<sub>CC</sub> current is then measured. C<sub>PD</sub> is then calculated using the following equation: $C_{PD} = (I_{CCD} / (V_{CC} \times 10^6)) - 400 \text{ pF}$ Where $I_{CCD}$ is the $I_{CC}$ measured. Under the conditions specified in table I, herein, for $CK_{IN}$ over frequencies (f) of 1 MHz to 100 MHz, $C_{PD}$ is guaranteed to meet the limits calculated with the following equation: $C_{PD} = 850 \text{ pF} - (1.2 \text{ x } 10^{-18} \text{ x f})$ $C_{\text{PD}}$ determines both the power consumption (PD) and current consumption (Is). Where $P_D = (C_{PD} + C_L)(V_{CC} \times V_{CC})f + (I_{CC} \times V_{CC})$ $I_S = (C_{PD} + C_L)V_{CC}f + I_{CC}$ For both P<sub>D</sub> and I<sub>S</sub>, f is the frequency of the input signal and C<sub>L</sub> is the external output load capacitance. - 9/ See EIA/JEDEC Standard No. 78 for electrically induced latch-up test methods and procedures. The values listed for V<sub>trigger</sub>, I<sub>trigger</sub>, and V<sub>over</sub> are to be accurate within ± 5 percent. - $\underline{10}/$ Tests shall be performed in sequence, attributes data only. Functional tests shall include the truth table and other logic patterns used for fault detection. Functional tests shall be performed in sequence as approved by the qualifying activity on qualified devices. For V<sub>CC</sub> = 4.5 V and 5.5 V, H ≥ 2.5 V, L < 2.5 V. For V<sub>CC</sub> = 3.0 V and 3.6 V, H ≥ 1.5 V, L < 1.5 V. For device classes Q and V, functional tests at V<sub>CC</sub> = 3.0 V and 3.6 V are guaranteed, if not tested. - 11/ AC limits at $V_{CC} = 5.5$ V are equal to the limits at $V_{CC} = 4.5$ V and guaranteed by testing at $V_{CC} = 4.5$ V. AC limits at $V_{CC} = 3.6$ V are equal to the limits at $V_{CC} = 3.0$ V and guaranteed by testing at $V_{CC} = 3.0$ V. Minimum ac limits for $V_{CC} = 5.5$ V and $V_{CC} = 3.6$ V are guaranteed by guard banding the minimum limits for testing at $V_{CC} = 4.5$ V and $V_{CC} = 3.0$ V, respectively, to 0.5 ns greater than the limits specified in table I, herein. For propagation delay tests, all paths must be tested. - 12/ For skew parameters, toslh is the absolute value of the difference between the tplh of an output Om and the tplh of any other output On; tosh is the absolute value of the difference between the tphl of an output Om and the tphl of any other output On; tosh is the absolute value of the difference between the maximum tplh of any output Om and the minimum tphl of any output On, and also the absolute value of the difference between the maximum tphl of any output Om and the minimum tplh of any output On; tps is the absolute value of the difference between the tphl and tplh of any output Om. The limits for tost specified in table I, herein, apply to either of the two test conditions for tost as described herein. For all skew parameters, m = 0 to 7; n = 0 to 7; and m is not equal to n. - 13/ For $t_{RISE2}$ and $t_{FALL2}$ test of device type 01 (Class V) consider condition $C_L$ = 14 pF(min) and $R_L$ = 1000Ω, but device type 02 test condition consider $C_L$ = 50 pF(min) and $R_L$ = 500Ω. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 11 | TABLE IB. SEP test limits. 1/ 2/ | Device<br>Type | Bias for latch-up test $V_{DD} = 5.5 \text{ V}$<br>No latch-up at effective LET = $3/4$<br>[MeV-cm <sup>2</sup> /mg] | |----------------|----------------------------------------------------------------------------------------------------------------------| | 01 | LET = 100 | | 02 | LET = 110 | - 1/ For SEP test conditions, see 4.4.4.4 herein. - Technology characterization and model verification supplemented by in-line data may be used in lieu of end-of-line testing. Test plan must be approved by TRB and qualifying activity. - 3/ Tested at worst case temperature, $T_A = +125$ °C $\pm 10$ °C for latch-up. - 4/ Tested to an effective LET = 100 MeV-cm<sup>2</sup>/mg for device type 01 and LET = 110 MeV-cm<sup>2</sup>/mg for device type 02 with no latch-up (SEL). | Devi | ice type 01 and 02 | | | | |-----------------|--------------------|-----------------|--|--| | Case outlines | C, D and X | 2 | | | | Terminal number | Termina | l symbol | | | | 1 | O <sub>0</sub> | NC | | | | 2 | O <sub>2</sub> | O <sub>0</sub> | | | | 3 | NC | O <sub>2</sub> | | | | 4 | GND | NC | | | | 5 | V <sub>CC</sub> | GND | | | | 6 | $O_4$ | NC | | | | 7 | O <sub>6</sub> | V <sub>CC</sub> | | | | 8 | O <sub>7</sub> | NC | | | | 9 | O <sub>5</sub> | O <sub>4</sub> | | | | 10 | GND | O <sub>6</sub> | | | | 11 | V <sub>CC</sub> | NC | | | | 12 | CKIN | O <sub>7</sub> | | | | 13 | O <sub>3</sub> | O <sub>5</sub> | | | | 14 | O <sub>1</sub> | NC | | | | 15 | | GND | | | | 16 | | NC | | | | 17 | | V <sub>CC</sub> | | | | 18 | | CKIN | | | | 19 | | O <sub>3</sub> | | | | 20 | | O <sub>1</sub> | | | NC = No internal connection | Terminal Description | | | | | |----------------------|-------------|--|--|--| | Terminal symbol | Description | | | | | CKIN | Clock Input | | | | | On (n = 0 to 7) | Outputs | | | | FIGURE 1. Terminal connections. | STANDARD MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 12 | | Device type 01 and 02 | | | |-----------------------|------------|--| | Inputs | Outputs 1/ | | | CKIN | On | | | H<br>L | H<br>L | | H = High voltage level L = Low voltage level FIGURE 2. Truth table. FIGURE 3. Logic diagram. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------------------------|------------------|---------------------|------------| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | SHEET 13 | $t_{PHL1}$ and $t_{PLH1}$ are the $t_{PHL}$ and $t_{PLH}$ , respectively, for the output under test, Om. $t_{PHL2}$ and $t_{PLH2}$ are the $t_{PHL}$ and $t_{PLH}$ , respectively, for any other output, On. Where m = 0 to 7, n = 0 to 7, and m is not equal to n. #### NOTES: - 1. When measuring $t_{PLH}$ , $t_{PHL}$ , $t_{OSHL}$ , $t_{OSHL}$ , $t_{OST}$ , $t_{PS}$ , $t_{RISE1}$ , and $t_{FALL1}$ : $V_{TEST}$ = open; $R_L$ = 500 $\Omega$ or equivalent; $C_L$ = 50 pF or equivalent ( $C_L$ includes test jig and probe capacitance). - 2. When measuring $t_{RISE2}$ and $t_{FALL2}$ : $V_{TEST} = V_{CC}$ ; $R_L = 1000\Omega$ or equivalent; $C_L = 14$ pF or equivalent ( $C_L$ includes test jig and probe capacitance) for device type 01(class V), but for device type 02 test $R_L = 500\Omega$ or equivalent; $C_L = 50$ pF. All load circuit elements shall be within 0.5 inches from the output test pin. - 3. $V_{R1} = 20\%$ of $V_{CC}$ , $V_{R2} = 80\%$ of $V_{CC}$ when measuring $t_{RISE1}$ and $t_{FALL1}$ . - 4. $V_{R1} = 20\%$ of $V_{CC}$ , $V_{R2} = 80\%$ of $V_{CC}$ when measuring $t_{RISE2}$ and $t_{FALL2}$ . - 5. Input signal from pulse generator: $V_{IN}$ = 0.0 V to $V_{CC}$ ; PRR $\leq$ 10 MHz; $t_r \leq$ 2.5 ns; $t_f \leq$ 2.5 ns; $t_r$ and $t_f$ shall be measured from 10% of $V_{CC}$ to 90% of $V_{CC}$ and from 10% of $V_{CC}$ to 90% of $V_{CC}$ , respectively; duty cycle = 50 percent. For $t_{OSHL}$ , $t_{OSLH}$ , $t_{OSLH}$ , $t_{OST}$ , $t_{PS}$ , $t_{RISE1}$ , $t_{FALL1}$ , $t_{RISE2}$ , and $t_{FALL2}$ , PRR $\leq$ 100 MHz. - 6. The t<sub>PHL</sub> and t<sub>PLH</sub> paramters shall be tested at a minimum input frequency of 1 MHz. The t<sub>OSHL</sub>, t<sub>OSLH</sub>, t<sub>OSLH</sub>, t<sub>OST</sub>, t<sub>PS</sub>, t<sub>RISE1</sub>, and t<sub>FALL1</sub> parameters shall be tested at a minimum input frequency of 50 MHz. The t<sub>RISE2</sub> and t<sub>FALL2</sub> parameters shall be tested at a minimum input frequency of 33.3 MHz. - 7. The outputs are measured one at a time with one transition per measurement. FIGURE 4. Switching waveforms and test circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 14 | ### 4. VERIFICATION - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - (2) $T_A = +125^{\circ}C$ , minimum. - b. Interim and final electrical test parameters shall be as specified in table II herein. - 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table II herein. - c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | | |----------------------------------------------------|------------------|---------------------|--| | DLA LAND AND MARITIME<br>COLUMBUS, OHIO 43218-3990 | | REVISION LEVEL<br>D | | 5962-92174 15 SHEET ### 4.4.1 Group A inspection. - a. Tests shall be as specified in table II herein. - b. Latch-up and ground bounce tests are required for device classes Q and V. These tests shall be performed only for initial qualification and after process or design changes which may affect the performance of the device. Latch-up tests shall be considered destructive. For latch-up and ground-bounce tests, test all applicable pins on five devices with zero failures. - c. C<sub>IN</sub> and C<sub>PD</sub> shall be measured only for initial qualification and after process or design changes which may affect capacitance. C<sub>IN</sub> shall be measured between the designated terminal and GND at a frequency of 1 MHz. C<sub>PD</sub> shall be tested in accordance with the latest revision of JEDEC Standard No. 20 and table I herein. For C<sub>IN</sub> and C<sub>PD</sub>, test all applicable pins on five devices with zero failures. - d. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table in figure 2 herein. The test vectors used to verify the truth table shall, at a minimum, test all functions of each input and output. All possible input to output logic patterns per function shall be guaranteed, if not tested, to the truth table in figure 2, herein. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device. - e. The t<sub>OSHL</sub>, t<sub>OSLH</sub>, t<sub>OST</sub>, t<sub>PS</sub>, t<sub>RISE</sub>, and t<sub>FALL</sub> shall be measured only for initial qualification and after process or design changes which may affect dynamic performance. Test five devices at T<sub>C</sub> = -55°C, +25°C, and +125°C with zero failures. TABLE II. Electrical test requirements. | Test requirements | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>method 5005, table I) | (in acco | ogroups<br>ordance with<br>88535, table III) | |---------------------------------------------------|---------------------------------------------------------------------------|----------------------------------------|---------------------------------------------------| | | Device<br>class M | Device<br>class Q | Device<br>class V | | Interim electrical parameters (see 4.2) | | | 1 | | Final electrical parameters (see 4.2) | <u>1</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | <u>1</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | <u>2</u> / <u>3</u> / 1, 2, 3, 7,<br>8, 9, 10, 11 | | Group A test requirements (see 4.4) | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | 1, 2, 3, 4, 7,<br>8, 9, 10, 11 | | Group C end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | <u>3</u> / 1, 2, 3, 7,8,<br>9, 10, 11 | | Group D end-point electrical parameters (see 4.4) | 1, 2, 3 | 1, 2, 3 | 1, 2, 3, 7, 9 | | Group E end-point electrical parameters (see 4.4) | 1, 7, 9 | 1, 7, 9 | 1, 7, 9 | - 1/ PDA applies to subgroup 1. - 2/ PDA applies to subgroups 1, 7, and deltas. - 3/ Delta limits, as specified in table III, shall be required the delta limits shall be completed with reference to the zero hour electrical parameters. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 16 | TABLE III. Burn-in and operating life test, delta parameters (+25°C). | Parameter <u>1</u> / | Symbol | Device<br>type | Delta Limits | |----------------------|-------------------------------------|----------------|--------------------| | Supply current | I <sub>ССН</sub> , I <sub>ССL</sub> | 01 | ±100 nA <u>2</u> / | | | | 02 | ±150 nA | | Input current | I <sub>IH</sub> , I <sub>IL</sub> | 02 | ±20 nA | | Output voltage low | V <sub>OL</sub> | 02 | ±0.04 V | | Output voltage high | V <sub>OH</sub> | 02 | ±0.2 V | - 1/ These parameters shall be recorded before and after the required burn-in and life tests to determine delta limits. - 2/ The limit may not be production tested. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - b. $T_A = +125$ °C, minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in method 1005 of MIL-STD-883. - 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table II herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at $T_A = +25$ °C $\pm 5$ °C, after exposure, to the subgroups specified in table II herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 17 | 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883, method 1019, condition A, and as specified herein: Prior to and during total dose irradiation characterization and testing, the devices for characterization shall be biased so that 50 percent are at inputs high and 50 percent are at inputs low, and the devices for testing shall be biased to the worst case condition established during characterization. Devices shall be biased as follows: - 1. Inputs tested high, $V_{CC}$ = 5.5 V dc +5%, $R_{CC}$ = 10 $\Omega$ ±20%, $V_{IN}$ = 5.0 V dc +5%, $R_{IN}$ = 1 k $\Omega$ ±20%, and all outputs are open. - 2. Inputs tested low, $V_{CC}$ = 5.5 V dc +5%, $R_{CC}$ = 10 $\Omega$ ±20%, $V_{IN}$ = 0.0 V dc, $R_{IN}$ = 1 k $\Omega$ ±20%, and all outputs are open. - 4.4.4.1.1 <u>Accelerated annealing testing.</u> Accelerated annealing tests shall be performed on all devices requiring a RHA level greater than 5k rads (Si). The post-anneal end-point electrical parameter limits shall be as specified in table IA herein and shall be the pre-irradiation end-point electrical parameter limits at $25^{\circ}$ C $\pm 5^{\circ}$ C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device. - 4.4.4.2 <u>Dose rate induced latch-up testing</u>. When required by the customer, dose rate induced latch-up testing shall be performed in accordance with method 1020 of MIL-STD-883 and as specified herein. Tests shall be performed on devices, SEC, or approved test structures at technology qualification and after any design or process changes which may affect the RHA capability of the process. - 4.4.4.3 <u>Dose rate upset testing</u>. When required by the customer, dose rate upset testing shall be performed in accordance with method 1021 of MIL-STD-883 and herein. - a. Transient dose rate upset testing shall be performed at initial qualification and after any design or process change which may affect the RHA performance of the devices. Test 10 devices with 0 defects unless otherwise specified. - b. Transient dose rate upset testing for class Q and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-PRF-38535. Device parametric parameters that influence upset immunity shall be monitored at the wafer level in accordance with the wafer level hardness assurance plan and MIL-PRF-38535. - 4.4.4.4 <u>Single event phenomena (SEP)</u>. When specified in the purchase order or contract, SEP testing shall be performed on class V devices. SEP testing shall be performed on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at initial qualification and after any design or process changes which may affect the upset or latch-up characteristics. Test four devices with zero failures. ASTM F1192 may be used as a guideline when performing SEP testing. The test conditions for SEP are as follows: - a. The ion beam angle of incidence shall be between normal to the die surface and $60^{\circ}$ to the normal, inclusive (i.e. $0^{\circ} \le \text{angle} \le 60^{\circ}$ ). No shadowing of the ion beam due to fixturing or package related effects is allowed. - b. The fluence shall be $\geq 100$ errors or $\geq 10^7$ ions/cm<sup>2</sup>. - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude. - d. The particle range shall be $\geq$ 20 micron in silicon. - e. The test temperature shall be +25°C for the upset measurements and the maximum rated operating temperature ±10°C for the latch-up measurements. - f. Bias conditions shall be defined by the manufacturer for the latch-up measurements. - g. Test four devices with zero failures. - h. For SEP test limits, see table IB herein. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 18 | - 4.5 Methods of inspection. Methods of inspection shall be specified as follows: - 4.5.1 <u>Voltage and current</u>. Unless otherwise specified, all voltages given are referenced to the microcircuit GND terminal. Currents given are conventional current and positive when flowing into the referenced terminal. - 5. PACKAGING - 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. - 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes. - 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished using DD Form 1692, Engineering Change Proposal. - 6.3 <u>Record of users</u>. Military and industrial users should inform DLA Land and Maritime when a system application requires configuration control and which SMD's are applicable to that system. DLA Land and Maritime will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DLA Land and Maritime -VA, telephone (614) 692-0544. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DLA Land and Maritime-VA, Columbus, Ohio 43218-3990, or telephone (614) 692-0547. - 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535 and MIL-HDBK-1331. - 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DLA Land and Maritime -VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DLA Land and Maritime -VA. - 6.7 <u>Additional information.</u> When specified in the purchase order or contract, a copy of the following additional data shall be supplied. - a. RHA upset levels. - b. Test conditions (SEP). - c. Number of upsets (SEP). - d. Number of transients (SEP). - e. Occurrence of latch-up (SEP). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-92174 | |----------------------------------|------------------|----------------|------------| | DLA LAND AND MARITIME | | REVISION LEVEL | SHEET | | COLUMBUS, OHIO 43218-3990 | | D | 19 | ### STANDARD MICROCIRCUIT DRAWING BULLETIN DATE: 10-10-18 Approved sources of supply for SMD 5962-92174 are listed below for immediate acquisition information only and shall be added to MIL-HDBK-103 and QML-38535 during the next revision. MIL-HDBK-103 and QML-38535 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DLA Land and Maritime -VA. This information bulletin is superseded by the next dated revision of MIL-HDBK-103 and QML-38535. DLA Land and Maritime maintains an online database of all current sources of supply at <a href="http://www.dscc.dla.mil/Programs/Smcr/">http://www.dscc.dla.mil/Programs/Smcr/</a>. | Standard<br>microcircuit drawing<br>PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962-9217401MCA | 0C7V7 | 54AC2525DMQB | | 5962-9217401MDA | 0C7V7 | 54AC2525FMQB | | 5962-9217401M2A | 0C7V7 | 54AC2525LMQB | | 5962R9217401VDA | <u>3</u> / | 54AC2525WRQMLV | | 5962F9217401VDA | <u>3</u> / | 54AC2525WFQMLV | | 5962F9217402VXC | F8859 | RHFAC2525K01V | | 5962F9217402VXA | F8859 | RHFAC2525K02V | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed contact the vendor to determine its availability. - 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. - 3/ Not available from an approved source of supply. Vendor CAGE Vendor name and address 0C7V7 QP Semiconductor 2945 Oakmead Village Court Santa Clara, CA 95051 F8859 ST Microelectronics 3 rue de Suisse BP4199 35041 RENNES cedex2 - France The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in the information bulletin.