## Parascan™ tunable integrated capacitor WLCSP 3 solder bars ### Product status link STPTIC-82C4 #### **Features** - High power capability - 5:1 tuning range - · High linearity - High quality factor (Q) - · Low leakage current - Compatible with high voltage control IC (STHVDAC series) - RF tunable passive implementation in mobile phones to optimize antenna radiated performance - Available in wafer level chip scale package: - WLCSP package 0.75 x 0.72 x 0.32 mm - WLCSP package is not sensitive to moisture (MSL = 1) - ECOPACK2 compliant component #### **Applications** - Cellular antenna open loop tunable matching network in multi-band GSM/ WCDMA/LTE mobile phone - · Open loop tunable RF filters ## **Description** The ST integrated tunable capacitor offers excellent RF performance, low power consumption and high linearity required in adaptive RF tuning applications. The fundamental building block of PTIC is a tunable material called Parascan™, which is a version of barium strontium titanate (BST) developed by Paratek microwave. BST capacitors are tunable capacitors intended for use in mobile phone application and dedicated to RF tunable applications. These tunable capacitors are controlled through an extended bias voltage ranging from 1 to 24 V. The implementation of BST tunable capacitor in mobile phones enables significant improvement in terms of radiated performance making the performance almost insensitive to the external environment. Parascan is a trademark of Paratek Microwave Inc. ## 1 Electrical characteristics Table 1. Absolute maximum ratings (limiting values) | Symbol | Parameter | Rating | Unit | |-----------------------|--------------------------------------------------------|-------------------------|------| | P <sub>IN</sub> | Input power RF <sub>IN</sub> (CW model) / all RF ports | +40 | dBm | | V <sub>ESD(HBM)</sub> | Human body model, JESD22-A114-B, all I/O | Class 1B <sup>(1)</sup> | V | | V <sub>ESD(MM)</sub> | Machine model, JESD22-A115-A, all I/O | +100 | V | | V <sub>ESD(CDM)</sub> | Charge device model, JESD22-C101, all I/O | > ± 125 | V | | T <sub>device</sub> | Device temperature | +125 | °C | | T <sub>stg</sub> | Storage temperature | -55 to +150 | | | V <sub>x</sub> | Bias voltage | 25 | V | <sup>1.</sup> Class 1B defined as passing 500 V, but fails after exposure to 1000V ESD pulse. Table 2. Recommended operating conditions | Symbol | Parameter | | Unit | | | | |---------------------|-----------------------|------|------|------|-------|--| | Symbol | raidilletei | Min. | Тур. | Max. | Offic | | | P <sub>IN</sub> | RF input power | | +33 | +39 | dBm | | | F <sub>OP</sub> | Operating frequency | 700 | | 2700 | MHz | | | T <sub>device</sub> | Device temperature | | | +100 | °C | | | T <sub>OP</sub> | Operating temperature | -30 | | +85 | °C | | | V <sub>BIAS</sub> | Bias voltage | 1 | | 24 | V | | Table 3. Representative performance ( $T_{amb}$ = 25 °C otherwise specified) | Symbol | Parameter | Conditions | | Unit | | | |------------------|-----------------------------|----------------------------------------------------------------|------|------|-------|-------| | Syllibol | raranietei | Conditions | | Тур. | Max. | Oille | | C <sub>1V</sub> | Capacitor at 1 V bias | STPTIC-82G2 | 8.54 | 9.7 | 10.86 | pF | | C <sub>2V</sub> | Capacitor at 2 V bias | STPTIC-82G2 | 7.38 | 8.2 | 9.2 | pF | | C <sub>24V</sub> | Capacitor at 24 V bias | STPTIC-82G2 | 1.53 | 1.66 | 1.79 | pF | | С | Capacitance accuracy | V <sub>BIAS</sub> range = 2 V/ 20 V | | | 10 | % | | ΔC | Tuning range | Ratio between C <sub>1V</sub> /C <sub>24V</sub> <sup>(1)</sup> | 5/1 | | | | | IL | Leakage current | Measured with V <sub>BIAS</sub> = 24 V | | | 100 | nA | | Q <sub>LB</sub> | Quality factor | Measured at 700 MHz at 2 V | 55 | 65 | | | | Q <sub>HB</sub> | Quality factor | Measured at 2700 MHz at 10 V | 25 | | | | | Q <sub>HB</sub> | Quality factor | Measured at 2700 MHz at 2 V | 20 | | | | | IP3 | Third order intercent point | V <sub>BIAS</sub> = 2 V <sup>(2)(3)</sup> | 52 | 60 | | dBm | | 1173 | Third order intercept point | V <sub>BIAS</sub> = 20 V <sup>(2)(3)</sup> | 70 | 75 | | dBm | | H2 | Second harmonic | V <sub>BIAS</sub> = 2 V <sup>(4)(3)</sup> | | -65 | -45 | dBm | DS11849 - Rev 6 page 2/15 | Symbol | Parameter | Conditions | | Unit | | | |--------------------|-----------------|-----------------------------------------------|------|------|------|------| | Syllibol | Parameter | Conditions | Min. | Тур. | Max. | Unit | | H2 Second harmonic | | V <sub>BIAS</sub> = 20 V <sup>(4)(3)</sup> | | -70 | -60 | dBm | | H3 | Third harmonia | V <sub>BIAS</sub> = 2 V <sup>(4)(3)</sup> | | -35 | -30 | dBm | | пз | Third harmonic | V <sub>BIAS</sub> = 20 V <sup>(4)(3)</sup> | | -65 | -60 | dBm | | | Transition time | Transition between 20 V to 2 V <sup>(5)</sup> | | | 100 | μs | | t <sub>T</sub> | | Transition between 2 V to 20 V | | | 60 | μs | | | | Transition between 20 V to 4 V or 4 V to 20 V | | | 60 | μs | - 1. Measured at low frequency - 2. $F_1$ = 894 MHz, $F_2$ = 849 MHz, $P_1$ = +25 dBm, $P_2$ = +25 dBm, $2f_1$ $f_2$ = 939 MHz - 3. IP3 and harmonics are measured in the shunt configuration in a 50 $\Omega$ environment - 4. 850 MHz, $P_{IN} = +34 \text{ dBm}$ - 5. One or both of RF<sub>IN</sub> and RF<sub>OUT</sub> must be connected to DC ground, using the HVDAC turbo mode. Transition time for tuner between Cmin. to 90% of Cmax. or Cmax. to 90% of Cmin. include MIPI order work time (trig with last MIPI CLK). DS11849 - Rev 6 page 3/15 #### 1.1 **Electrical characteristic curves** Figure 2. Quality factor versus frequency 90 80 70 60 50 40 30 20 10 1000 1500 2000 2500 3000 F(MHz) Figure 3. Harmonic power versus bias voltage (series) Harmonic power (dbm) pin = +34dbm at 850 MHz 0 -10 -20 -30 -40 -50 -60 DS11849 - Rev 6 page 4/15 Table 4. Capacitance variation according to $V_{\mbox{\footnotesize BIAS}}$ | V <sub>BIAS</sub> (V) | Capacitance (min.) | Capacitance (typ.) | Capacitance (max.) | |-----------------------|--------------------|--------------------|--------------------| | 2 | 7.38 pF | 8.20 pF | 9.02 pF | | 3 | 6.19 pF | 6.87 pF | 7.55 pF | | 4 | 5.39 pF | 5.97 pF | 6.56 pF | | 5 | 4.69 pF | 5.19 pF | 5.70 pF | | 6 | 4.20 pF | 4.65 pF | 5.10 pF | | 7 | 3.75 pF | 4.15 pF | 4.55 pF | | 8 | 3.43 pF | 3.79 pF | 4.15 pF | | 9 | 3.14 pF | 3.46 pF | 3.79 pF | | 10 | 2.92 pF | 3.21 pF | 3.51 pF | | 11 | 2.70 pF | 2.98 pF | 3.25 pF | | 12 | 2.54 pF | 2.80 pF | 3.05 pF | | 13 | 2.38 pF | 2.62 pF | 2.86 pF | | 14 | 2.26 pF | 2.48 pF | 2.70 pF | | 15 | 2.14 pF | 2.34 pF | 2.55 pF | | 16 | 2.04 pF | 2.24 pF | 2.43 pF | | 17 | 1.95 pF | 2.13 pF | 2.32 pF | | 18 | 1.87 pF | 2.05 pF | 2.22 pF | | 19 | 1.79 pF | 1.96 pF | 2.13 pF | | 20 | 1.73 pF | 1.89 pF | 2.05 pF | DS11849 - Rev 6 page 5/15 # **2** Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: www.st.com. ECOPACK is an ST trademark. DS11849 - Rev 6 page 6/15 ## 2.1 WLCSP 3 solder bars package information Figure 8. WLCSP 3 solder bars package outline Table 5. WLCSP 3 solder bars package dimensions | Dimensions | A1 | A2 | B1 | B2 | В3 | C1 | C2 | C3 | D1 | D2 | D3 | E1 | E2 | |---------------|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----|-----| | STPTIC-82G2C4 | 720 | 750 | 100 | 420 | 200 | 100 | 550 | 375 | 225 | 90 | 315 | 125 | 300 | | Tolerance | ±30 | ±30 | ±15 | ±10 | ±15 | ±15 | ±10 | ±15 | ±20 | ±25 | ±40 | ±25 | ±25 | DS11849 - Rev 6 page 7/15 Figure 9. Recommended PCB land pattern for WLCSP 3 solder bars package **Table 6. Dimensions** | Ball | L1 | W1 | X1 | Y1 | Y2 | |-----------------------------|-----|-----|-----|-----|-----| | Typical values (in microns) | 300 | 200 | 350 | 130 | 200 | DS11849 - Rev 6 page 8/15 # 2.2 Packing information Figure 10. Tape and reel outline **Table 7. Pocket dimensions** | Pocket dimensions | L | w | н | |-------------------|-----|-----|-----| | STPTIC-82G2C4 | 820 | 790 | 385 | DS11849 - Rev 6 page 9/15 Figure 11. Marking **Table 8. Pinout description** | Pad / ball number | pin name | Description | |-------------------|--------------------|-------------------| | A1 | DC bias | DC bias voltage | | B1 | RF1 | RF input / output | | B2 | RF2 <sup>(1)</sup> | RF input / output | 1. When connected in shunt, please connect RF2 (B2 ball) to GND DS11849 - Rev 6 page 10/15 ## 2.3 Reflow profile Figure 12. ST ECOPACK® recommended soldering reflow profile for PCB mounting Note: Minimize air convection currents in the reflow oven to avoid component movement. Table 9. Recommended values for soldering reflow | Profile | Value | Value | | | |-------------------------------------------------|---------------|---------|--|--| | Floine | Typical | Max. | | | | Temperature gradient in preheat (T = 70-180 °C) | 0.9 °C/s | 3 °C/s | | | | Temperature gradient (T = 200-225 °C) | 2 °C/s | 3 °C/s | | | | Peak temperature in reflow | 240-245 °C | 260 °C | | | | Time above 220 °C | 60 s | 90 s | | | | Temperature gradient in cooling | -2 to -3 °C/s | -6 °C/s | | | | Time from 50 to 220 °C | 160 to 22 | 0 s | | | DS11849 - Rev 6 page 11/15 # 3 Evaluation board Figure 13. Series and shunt connection Figure 14. Layer 1 and layer 4 Figure 15. Layer 2 and layer 3 DS11849 - Rev 6 page 12/15 # 4 Ordering information Figure 16. Ordering information scheme | ST | PTIC | - | 82 | G | 2 | C4 | |------------------------|---------------------------------------------|---|----------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------|----------------------------------|---------------------------------------------| | <u>Manufacturer</u> | Product family | - | Capacitor<br>value | Linearity | Tuning | <u>Package</u> | | ST<br>Microelectronics | PTIC Parascan™ tunable Integrated capacitor | | 12 = 1.2 pF<br>27 = 2.7 pF<br>33 = 3.3 pF<br>39 = 3.9 pF<br>47 = 4.7 pF<br>56 = 5.6 pF<br>68 = 6.8 pF<br>82 = 8.2 pF | F: Standard (x24)<br>G: Standard (x24)<br>L: High (x48) | 1 = 4/1 tuning<br>2 = 5/1 tuning | M6 : QFN<br>C5 : WLCSP<br>C4 : WLCSP 3 bars | **Table 10. Ordering information** | Order code | Marking | Base qty. | Package | Delivery mode | |--------------|---------|-----------|---------------------|---------------| | STPTIC82G2C4 | 82H | 15 000 | WLCSP 3 solder bars | Tape and reel | DS11849 - Rev 6 page 13/15 # **Revision history** **Table 11. Document revision history** | Date | Revision | Changes | |-------------|----------|--------------------------------------------------------------| | 14-Dec-2016 | 1 | First issue. | | 01-Mar-2017 | 2 | Updated Table 3. | | 30-Apr-2018 | 3 | Updated properties restrictions. | | 15-May-2018 | 4 | Updated Figure 8. WLCSP 3 solder bars package outline. | | 25-Feb-2020 | 5 | Updated Section Features. | | 16-Mar-2020 | 6 | Updated Table 1. Absolute maximum ratings (limiting values). | DS11849 - Rev 6 page 14/15 #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to www.st.com/trademarks. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2020 STMicroelectronics - All rights reserved DS11849 - Rev 6 page 15/15