### Single high-side switch #### **Features** | R <sub>DS(on)</sub> | l <sub>OUT</sub> | V <sub>CC</sub> | |---------------------|------------------|-----------------| | 0.060 Ω | 2.5 A | 65 V | - 8 V to 60 V operating voltage range - Minimum output current limitation: 2.6 A - Non-dissipative short-circuit protection (cut-off) - · Programmable cut-off delay time using external capacitor - Diagnostic signalization for: open load in off-state, cut-off and junction thermal shutdown - · Fast demagnetization of inductive load - · Ground disconnection protection - V<sub>CC</sub> disconnection protection - · Undervoltage lock-out - Designed to meet IEC 61131-2 - PSSO12 package ### **Applications** - Programmable logic control - Industrial PC peripheral input/output - · Numerical control machines - · SIL applications # Product status IPS160H | Product summary | | | | | |-----------------|-------------------|---------------|--|--| | Order code | IPS160H IPS160HTR | | | | | Package | PowerSSO12 | | | | | Packing | Tube | Tape and reel | | | #### **Description** The IPS160H is a monolithic device which can drive capacitive, resistive or inductive loads with one side connected to ground; it is specifically designed to match safety integrity level (SIL) applications. Built-in thermal shutdown protects the chip against overtemperature and short-circuit. In order to minimize the power dissipation when the output is shorted, a non-dissipative short-circuit protection (cut-off) is implemented, it limits both the output average current value and, consequently, the device overheating. The DIAG common diagnostic pin reports the thermal shutdown, open load in off-state and cut-off. Cut-off delay time can be programmed by an external capacitor. ## 1 Block diagram Undervoltage Vcc detection Vcc clamp Logic interface IN Output clamp OUT **Current limitation** cut-off DIAG Open load in off-state CoD Junction Overtemperature GIPG1702151307LM Figure 1. Block diagram DS10907 - Rev 7 page 2/26 ### 2 Pin description Figure 2. Pin connection (top view) Table 1. Pin configuration | Number | Name | Function | Туре | |--------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------| | 1, 12, TAB | VCC | Device supply voltage | Supply | | 2 | IN | Channel input | Input | | 3 | DIAG | Common diagnostic pin both for thermal shutdown, cut-off and open load | Output open drain | | 4 | CoD | Cut-off delay pin, cannot be left floating. Connected to GND by 1 k $\Omega$ resistor to disable the cut-off function. Connect to a C <sub>CoD</sub> capacitor to set the cut-off delay see Table 8. Protection and diagnostic | Input | | 5, 6 | NC | Not connected | | | 7 | GND | Device ground | Ground | | 8, 9, 10, 11 | OUT | Channel power stage output | Output | #### 2.1 IN This pin drives the output stage to pin OUT. IN pin has internal weak pull-down resistors, see Table 7. Logic inputs. #### 2.2 OUT Output power transistor is in high-side configuration, with active clamp for fast demagnetization. #### 2.3 DIAG This pin is used for diagnostic purpose and it is internally wired to an open drain transistor. The open drain transistor is turned on in case of junction thermal shutdown, cut-off, or open load in off-state. DS10907 - Rev 7 page 3/26 #### 2.4 CoD This pin cannot be left floating and can be used to program the cut-off delay time $t_{coff}$ , see Table 8. Protection and diagnostic through an external capacitor ( $C_{CoD}$ ). The cut-off function can be completely disabled connecting the CoD pin to GND through 1 k $\Omega$ resistor: in this condition the output channel remains in limitation condition, supplying the current to the load until the input is forced LOW or the thermal shutdown threshold is triggered. #### 2.5 **GND** IC ground. #### 2.6 VCC IC supply voltage. DS10907 - Rev 7 page 4/26 ### 3 Absolute maximum ratings Table 2. Absolute maximum ratings | Symbol | Parameter | Value | Unit | |----------------------------------|----------------------------------------------------------------------------------------------|-------------------------------------------------------------|------| | V <sub>CC</sub> | Supply voltage | -0.3 to 65 | V | | V <sub>OUT</sub> | Output channel voltage | V <sub>cc</sub> -V <sub>clamp</sub> to V <sub>cc</sub> +0.3 | V | | I <sub>IN</sub> | Input current | -10 to +10 | mA | | V <sub>IN</sub> | IN voltage | V <sub>CC</sub> | V | | V <sub>COD</sub> | Output cut-off voltage pin | 5.5 | V | | I <sub>COD</sub> | Input current on cut-off pin | -1 to +10 | mA | | V <sub>DIAG</sub> | Fault voltage | V <sub>CC</sub> | V | | I <sub>DIAG</sub> | Fault current | -5 to +10 | mA | | Icc (1) | Maximum DC reverse current flowing through the IC from GND to $\ensuremath{\mathrm{V_{CC}}}$ | -250 | mA | | l <sub>OUT</sub> | Output stage current | Internally limited | | | -l <sub>OUT</sub> <sup>(1)</sup> | Maximum DC reverse current flowing through the IC from OUT to $\ensuremath{\mathrm{V_{CC}}}$ | 5 | A | | E <sub>AS</sub> <sup>(1)</sup> | Single pulse avalanche energy ( $T_{AMB}$ = 125 °C, $V_{CC}$ = 24 V, $I_{load}$ = 1 A) | 1000 | mJ | | P <sub>TOT</sub> | Power dissipation at T <sub>C</sub> = 25 °C <sup>(2)</sup> | Internally limited | W | | T <sub>STG</sub> | Storage temperature range | -55 to 150 | °C | | T <sub>J</sub> | Junction temperature | -40 to 150 | | <sup>1.</sup> Verified on application board with $R_{th(ja)}$ = 49 °C/W Note: Absolute maximum ratings are those values beyond which damage to the device may occur. Functional operation under these conditions is not implied. All voltages are referenced to GND. Table 3. Thermal data | Symbol | Parameter | Value | Unit | |---------------------|-------------------------------------|-------|------| | R <sub>th(JC)</sub> | Thermal resistance junction-case | 1 | °C/W | | R <sub>th(JA)</sub> | Thermal resistance junction-ambient | 49 | CIVV | Note: Package mounted on a 2-layer application board with Cu thickness = $35 \mu m$ , total dissipation area = $1.5 cm^2$ connected by 6 vias. DS10907 - Rev 7 page 5/26 <sup>2.</sup> $(T_{JSD(MAX)}-T_C)/R_{th(JA)}$ ### 4 Electrical characteristics (8 V < V<sub>CC</sub> < 60 V; -40 °C < T<sub>J</sub> < 125 °C, unless otherwise specified) Table 4. Supply | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------|----------------------------------|-----------------------------------------------------------------------------|-------------------|------|------|------| | V <sub>CC</sub> | Supply voltage | | V <sub>UVON</sub> | | 60 | V | | V <sub>UVON</sub> | Undervoltage on threshold | | 6.9 | | 8 | V | | V <sub>UVOFF</sub> | Undervoltage off threshold | | 6.5 | | 7.8 | V | | V <sub>UVH</sub> | Undervoltage hysteresis | | 0.15 | 0.5 | | V | | | Supply current in off-state | V <sub>CC</sub> = 24 V | | 300 | 500 | μА | | L | | V <sub>CC</sub> = 60 V | | 350 | 600 | | | I <sub>S</sub> | Supply current in on-state | V <sub>CC</sub> = 24 V | | 1 | 1.4 | | | | | V <sub>CC</sub> = 60 V | | 1.4 | 2.1 | mA | | I <sub>LGND</sub> | GND disconnection output current | V <sub>GND</sub> = V <sub>IN</sub> = V <sub>CC</sub> V <sub>OUT</sub> = 0 V | | | 1 | mA | Table 5. Output stage | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |---------------------------|--------------------------|-----------------------------------------------------------------------|------|------|------|------| | | | V <sub>CC</sub> = 24 V | | 60 | 90 | | | <b>D</b> | On state registeres | I <sub>OUT</sub> =1 A @ T <sub>J</sub> = 25 °C | | 60 | 80 | | | R <sub>DS(on)</sub> | On-state resistance | V <sub>CC</sub> = 24 V | | 100 | | mΩ | | | | I <sub>OUT</sub> =1 A @ T <sub>J</sub> = 125 °C | | | 120 | | | V <sub>OUT(OFF)</sub> | Off-state output voltage | V <sub>IN</sub> = 0 V and I <sub>OUT</sub> = 0 A | | | 2 | V | | 1 | Off state subsub sussess | V <sub>CC</sub> = 24 V, V <sub>IN</sub> = 0 V, V <sub>OUT</sub> = 0 V | | | 3 | | | I <sub>OUT</sub> (OFF) | Off-state output current | V <sub>CC</sub> = 60 V, V <sub>IN</sub> = 0 V, V <sub>OUT</sub> = 0 V | | | 10 | μA | | I <sub>OUT(OFF-min)</sub> | Off-state output current | V <sub>IN</sub> = 0 V, V <sub>OUT</sub> = 4 V | -35 | | 0 | | Table 6. Switching (V<sub>CC</sub> = 24 V; -40 °C < $T_J$ < 125 °C, $R_{LOAD}$ = 48 $\Omega$ ) | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|----------------------------|----------------------------------------------------------------|------|------|------|------| | t <sub>r</sub> | Rise time | I <sub>OUT</sub> = 0.5 A, Figure 3. Timing in normal operation | | 10 | | | | t <sub>f</sub> | Fall time | | | 10 | | | | t <sub>PD(H-L)</sub> | Propagation delay time off | | | 20 | | μs | | t <sub>PD(L-H)</sub> | Propagation delay time on | | | 30 | | | DS10907 - Rev 7 page 6/26 Figure 3. Timing in normal operation Table 7. Logic inputs | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |----------------------|--------------------------|------------------------------------------|------|------|------|------| | V <sub>IL</sub> | Input low level voltage | | | | 0.8 | | | V <sub>IH</sub> | Input high level voltage | | 2.2 | | | V | | V <sub>I(HYST)</sub> | Input hysteresis voltage | | | 0.4 | | | | L | Input current | V <sub>CC</sub> = V <sub>IN</sub> = 36 V | | | 200 | | | IIN | | V <sub>CC</sub> = V <sub>IN</sub> = 60 V | | | 550 | μA | Table 8. Protection and diagnostic | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------------------------------------|--------------------------------------|-----------------------|-----------------------|-----------------------|------| | V <sub>clamp</sub> | V <sub>CC</sub> active clamp | I <sub>CC</sub> = 10 mA | 65.5 | 68.5 | 71.5 | | | V <sub>demag</sub> | Demagnetization voltage | I <sub>OUT</sub> = 0.5 A; load =1 mH | V <sub>CC</sub> -71.5 | V <sub>CC</sub> -68.5 | V <sub>CC</sub> -65.5 | V | | V <sub>OLoff</sub> | Open load (off-state) or short to V <sub>CC</sub> detection threshold | | 2 | | 4 | | | t <sub>BKT</sub> | Open load blanking time | | | | 200 | μs | | V <sub>DIAG</sub> | Voltage drop on DIAG | I <sub>DIAG</sub> = 4 mA | | | 1 | V | DS10907 - Rev 7 page 7/26 | Symbol | Parameter | Test conditions | Min. | Тур. | Max. | Unit | |--------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|------|------|------| | | DIAC nin lankana aumant | V <sub>CC</sub> ≤ 36 V | | | 110 | | | I <sub>DIAG</sub> | DIAG pin leakage current | 36 V < V <sub>CC</sub> ≤ 60 V | | | 180 | μA | | I <sub>LIM</sub> | Output current limitation | $V_{CC} \le 32 \text{ V}, R_{LOAD} \le 10 \text{ m}\Omega$ | 2.6 | | 4.3 | Α | | t <sub>coff</sub> | Cut-off current delay time | Programmable by the external capacitor on CoD pin. Cut-off is disabled when CoD pin is connected to GND through 1 k $\Omega$ resistor.<br>T <sub>J</sub> < T <sub>JSD</sub> | 50xC <sub>COD</sub> [nf] ± 35% <sup>(1)</sup> | | ) | μs | | t <sub>res</sub> | Output stage restart delay time | T <sub>J</sub> < T <sub>JSD</sub> | 32xt <sub>coff</sub> [µs]± 40% | | | | | T <sub>JSD</sub> | Junction temperature shutdown | | 150 | 170 | 190 | | | T <sub>JHYST</sub> | Junction temperature thermal hysteresis | | | 15 | | °C | <sup>1.</sup> The formula is guaranteed in the range 10 nF $\leq$ C<sub>COD</sub> $\leq$ 100 nF. DS10907 - Rev 7 page 8/26 # 5 Output logic Table 9. Output stage truth table | Operation | IN | OUT | DIAG | |-----------------|----|---------------------------------------|---------------------------------------| | Normal | L | L | Н | | Normal | Н | Н | Н | | Cut-off | L | L | L | | Cut-on | Н | L | L | | Overtemperature | L | L | L | | Overtemperature | Н | L | L | | Open load | L | H (external pull-up resistor is used) | L (external pull-up resistor is used) | | | | H . | Н | | UVLO | X | L | X | | | X | L | X | DS10907 - Rev 7 page 9/26 #### 6 Protection and diagnostic The IC integrates several protections to ease the design of a robust application. #### 6.1 Undervoltage lock-out The device turns off if the supply voltage falls below the turn-off threshold ( $V_{UV(off)}$ ). Normal operation restarts after $V_{CC}$ exceeds the turn-on threshold ( $V_{UV(on)}$ ). Turn-on and turn-off thresholds are defined in Table 4. Supply. #### 6.2 Overtemperature The output stage turns off when its internal junction temperature $(T_J)$ exceeds the shutdown threshold $T_{JSD}$ . Normal operation restarts when $T_J$ comes back below the reset threshold $(T_{JSD} - T_{JHYST})$ , see Table 8. Protection and diagnostic. The internal fault signal is set when the channel is off due to thermal protection and it is reset when the junction triggers the reset threshold. This same behavior is reported on DIAG pin. #### 6.3 Cut-off The IC can limit the output current at the power stage by its embedded output current limitation circuit. This circuit continuously monitor the output current and, when load is increasing, at the triggering of its activation threshold (3.8A TYP) it starts limiting to I<sub>LIM</sub> limitation level (See Protection and diagnostic): while current limitation is active the IC enters an high dissipation status. The IPS160H implements the cut-off feature which limits the duration of the current limitation condition. The duration of the current limitation condition ( $T_{coff}$ ) can be set by a capacitor ( $C_{CoD}$ ) placed between CoD and GND pins. The design rule for $C_{CoD}$ is: $$t_{coff[us]}$$ +/- 35% = 50 x $C_{cod[nF]}$ The drift of +/-35% is guaranteed in the range of 10 nF < $C_{cod}$ < 100 nF; lower capacitance than 10 nF can be used. If $I_{LIM}$ threshold is triggered, the output stage remains in the current limitation condition ( $I_{OUT} = I_{LIM}$ ) no longer than $t_{coff}$ . If $t_{coff}$ elapses, the output stage turns off and restarts after the $t_{res}$ restart time. Thermal shutdown protection has higher priority than cut-off: - IC is forced off if T<sub>JSD</sub> is triggered before t<sub>coff</sub> elapses - if T<sub>JSD</sub> is triggered, IC is maintained off even after the t<sub>res</sub> has elapsed and until the T<sub>J</sub> decreases below T<sub>JSD</sub>-T<sub>JHYST</sub> Figure 4. Current limitation and cut-off DS10907 - Rev 7 page 10/26 The fault condition is reported on the DIAG pin. The internal cut-off flag signal is latched at output switch-off and released after the time $t_{res}$ , the same behavior is reported on DIAG pin. The status of the DIAG is independent on the IN pin status. If CoD pin is connected to GND through 1 $k\Omega$ resistor (cut-off feature disabled), when the output channel triggers the limitation threshold, it remains on, in current limitation condition, until the input becomes LOW or the thermal protection threshold is triggered. In case of low ambient temperature conditions ( $T_{AMB} < -20$ °C) and high supply voltage ( $V_{CC} > 36$ V) the cut-off function needs activating in order to avoid IC permanent damages. The following table reports the suggested cut-off delay for the different operating voltage. V<sub>CC</sub> [V] Cut-off delay [μs] Cut-off capacitance [nF] 36-48 100 2.2 48-60 50 1 Table 10. Minimum cut-off delay for TAMB less than -20 °C #### 6.4 Open load in off-state The IPS160H provides the open load detection feature which detects if the load is disconnected from the OUT pin. This feature can be activated by a resistor ( $R_{PU}$ ) between OUT and VCC pins. Figure 5. Open load off-state In case of wire break and during the OFF state (IN = low), the output voltage $V_{OUT}$ rises according to the the partitioning between the external pull-up resistor and the internal impedence of the IC (130 k $\Omega$ < RI < 360 k $\Omega$ ). The effect of the LED (if any) on the output pin has to be considered as well. In case of wire break and during the ON state (IN = high), the output voltage $V_{OUT}$ is pulled up to $V_{CC}$ by the low resistive integrated switch. If the load is not connected, in order to guarantee the correct open load signalization it must result: $V_{OUT} > V_{OLoff(max.)}$ Referring to the circuit in figure 6: $$V_{OUT} = V_{CC} - R_{PU} \times I_{PU} = V_{CC} - R_{PU} \times (I_{RI} + I_{LED} + I_{RL})$$ $$\tag{1}$$ therefore: DS10907 - Rev 7 page 11/26 $$R_{PU} < \frac{V_{CC(min)} - V_{OLoff(max)}}{\left(\frac{V_{OLoff(max)}}{RI(min)} + \frac{V_{OLoff(max)} - V_{LED}}{R_{LED}}\right)}$$ (2) If the load is connected, in order to avoid any false signalization of the open load, it must result as follows: $V_{OUT} < V_{OLoff(min)}$ By taking into account the circuit in figure 6: $$V_{OUT} = V_{CC} - R_{PU} \times I_{PU} = V_{CC} - R_{PU} \times \left(\frac{V_{OUT}}{R_I} + \frac{V_{OUT} - V_{LED}}{R_{LED}} + \frac{V_{OUT}}{R_L}\right) \tag{3}$$ so: $$R_{PU} > \frac{V_{CC(max)} - V_{OLoff(min)}}{\left(\frac{V_{OLoff(min)}}{RI(max)} + \frac{V_{OLoff(min)} - V_{LED}}{R_{LED}} + \frac{V_{OLoff(min)}}{R_L}\right)}$$ (4) The fault condition is reported on the DIAG pin and the fault reset occurs when load is reconnected. If the channel is switched on by IN pin, the fault condition is no longer detected. When inductive load is driven, some ringing of the output voltage may be observed at the end of the demagnetization. In fact, the load is completely demagnetized when $I_{LOAD} = 0$ A and the OUT pin remains floating until next turn-on. In order to avoid a fake signalization of the open load event driving inductive loads, the open load signal is masked for $t_{BKT}$ . So, the open load is reported on the DIAG pin with a delay of $t_{BKT}$ and if the open load event is triggered for more than $t_{BKT}$ . #### 6.5 VCC disconnection protection The IC is protected despite the $V_{CC}$ disconnection event. This event is intended as the disconnection of the $V_{CC}$ wire from the application board, see figure below. When this condition happens, the IC continues working normally until the voltage on the $V_{CC}$ pin is $\geq V_{UVOFF}$ . Once the $V_{UVOFF}$ is triggered, the output channel is turned off independently on the input status. In case of inductive load, if the $V_{CC}$ is disconnected while the output channel is still active, the IC allows the discharge of the energy still stored in the inductor through the integrated power switch. DS10907 - Rev 7 page 12/26 APPLICATION BOARD V<sub>CC</sub> >V<sub>UVOFF</sub> SUPPLY RAIL VCC EXPOSED DRIVING CIRCUITRY OUT IPS160H GROUND PLANE Figure 6. VCC disconnection ### 6.6 GND disconnection protection GND disconnection is intended as the disconnection event of the application ground, see figure below. When this event happens, the IC continues working normally until the voltage between $V_{CC}$ and GND pins of the IC results $\geq V_{UVOFF}$ . The voltage on GND pin of the IC rises up to the supply rail voltage level. In case of GND disconnection event, a current ( $I_{LGND}$ ) flows through OUT pin. Table 7. Logic inputs reports $I_{OUT} = I_{LGND}$ for the worst case of GND disconnection event in case of output shorted to ground. DS10907 - Rev 7 page 13/26 SUPPLY RAIL VCC EXPOSED PAD DRIVING CIRCUITRY OUT IPS160H GROUND PLANE Figure 7. GND disconnection DS10907 - Rev 7 page 14/26 ### 7 Active VDS clamp Active clamp is also known as fast demagnetization of inductive loads or fast current decay. When a high-side driver turns off an inductance, an undervoltage is detected on output. The OUT pin is pulled down to $V_{demag}$ . The conduction state is modulated by an internal circuitry in order to keep the OUT pin voltage at about $V_{demag}$ until the load energy has been dissipated. The energy is dissipated both in IC internal switch and in load resistance. Figure 8. Active clamp equivalent principle schematic DS10907 - Rev 7 page 15/26 Figure 9. Fast demag waveforms The demagnetization of inductive load causes a huge electrical and thermal stress to the IC. The curve plotted below shows the maximum demagnetization energy that the IC can support in a single demagnetization pulse with $V_{CC}$ = 24 V and $T_{AMB}$ = 125 °C. If higher demagnetization energy is required then an external free-wheeling Schottky diode has to be connected between OUT (cathode) and GND (anode) pins. Note that in this case the fast demagnetization is inhibited. DS10907 - Rev 7 page 16/26 Figure 10. Typical demagnetization energy (single pulse) at $V_{CC}$ = 24 V and $T_{AMB}$ = 125 °C DS10907 - Rev 7 page 17/26 ### 8 Package information In order to meet environmental requirements, ST offers these devices in different grades of ECOPACK packages, depending on their level of environmental compliance. ECOPACK specifications, grade definitions and product status are available at: <a href="https://www.st.com">www.st.com</a>. ECOPACK is an ST trademark. DS10907 - Rev 7 page 18/26 ### 8.1 PowerSSO12 package information Figure 11. PowerSSO12 package outline DS10907 - Rev 7 page 19/26 Table 11. PowerSSO12 package mechanical data | Dim. | mm | | | | |------|-------|-------|-------|--| | | Min. | Тур. | Max. | | | A | 1.250 | | 1.700 | | | A1 | 0.000 | | 0.100 | | | A2 | 1.100 | | 1.600 | | | В | 0.230 | | 0.410 | | | С | 0.190 | | 0.250 | | | D | 4.800 | | 5.000 | | | E | 3.800 | | 4.000 | | | е | | 0.800 | | | | Н | 5.800 | | 6.200 | | | h | 0.250 | | 0.55 | | | L | 0.400 | | 1.270 | | | k | Od | | 8d | | | X | 1.900 | | 2.500 | | | Υ | 3.600 | | 4.200 | | | ddd | | | 0.100 | | Note: Dimension D doesn't include mold flash protrusions or gate burrs. Mold flash protrusions or gate burrs don't exceed 0.15 mm in total both side. Figure 12. PowerSSO12 recommended footprint DS10907 - Rev 7 \_\_\_\_\_\_ page 20/26 Figure 13. PowerSSO12 tape packing information [mm] Figure 14. PowerSS012 reel packing information [mm] NOTES: 1. MATERIAL: POLYSTYRENE (BLACK) 2. ANTISTATIC COATED 3. FLANGE WARPAGE: 3 MM MAXIMUM 4. ALL DIMENSIONS ARE IN MM 5. ESD — SURFAGE RESISTIVITY 10.5 TO 10.10 MMS/S.9.0. 6. GENERAL TOLERANCE: ±0.25 MM 7. TOTAL THICKNESS OF REEL: 18.4 MAX. 8. MOLD NO: TX12-07-AS DS10907 - Rev 7 page 21/26 ### **Revision history** Table 12. Document revision history | Date | Revision | Changes | |-------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 19-Mar-2015 | 1 | Initial release. | | 04-Nov-2015 | 2 | Minor text changes throughout the document. Added figure 7 titled " $V_{CC}$ disconnection", figure 10 titled: "Fast demag waveforms" and figure 11 titled "Typical demagnetization energy (single pulse) at $V_{CC}$ = 24 V and $T_{AMB}$ = 125 °C. | | 11-May-2016 | 3 | Updated tables titled: "Supply", "Switching ( $V_{CC}$ = 24 V; 125 °C > $T_J$ > -40 °C, $R_{LOAD}$ = 48 $\Omega$ )" and "Protection diagnostic". Changed figures titled: " $t_{PD(L-H)}$ and $t_{PD(H-L)}$ " and "Current limitation and cutoff". | | 20-May-2016 | 4 | Document status promoted from preliminary to production data. | | 08-Mar-2018 | 5 | Updated E <sub>AS</sub> value in Table 2. Absolute maximum ratings | | 14-Dec-2018 | 6 | Added reel packaging information in Section 8.1 PowerSSO12 package information | | 02-Dec-2019 | 7 | Updated value in Table 4. Supply. Text change in Section 2.4 CoD. Change to Figure 14 title. | DS10907 - Rev 7 page 22/26 ### **Contents** | 1 | Bloc | ck diagram | 2 | |-----------------|--------|--------------------------------|----| | Pin description | | descriptiondescription | 3 | | | 2.1 | IN | 3 | | | 2.2 | OUT | 3 | | | 2.3 | DIAG | 3 | | | 2.4 | CoD | 3 | | | 2.5 | GND | 4 | | | 2.6 | VCC | 4 | | 3 | Abs | olute maximum ratings | 5 | | 4 | Elec | etrical characteristics | 6 | | 5 | Out | put logic | 9 | | 6 | Prot | ection and diagnostic | 10 | | | 6.1 | Undervoltage lock-out | 10 | | | 6.2 | Overtemperature | 10 | | | 6.3 | Cut-off | 10 | | | 6.4 | Open load in off-state | 11 | | | 6.5 | VCC disconnection protection | 12 | | | 6.6 | GND disconnection protection | 13 | | 7 | Acti | ve clamp | 15 | | 8 | Pac | kage information | 18 | | | 8.1 | PowerSSO12 package information | 18 | | Rev | rision | history | 22 | ### **List of tables** | Table 1. | Pin configuration | 3 | |-----------|----------------------------------------------------------------------------------|----| | Table 2. | Absolute maximum ratings | 5 | | Table 3. | Thermal data | 5 | | Table 4. | Supply | 6 | | Table 5. | Output stage | 6 | | Table 6. | Switching ( $V_{CC}$ = 24 V; -40 °C < $T_J$ < 125 °C, $R_{LOAD}$ = 48 $\Omega$ ) | 6 | | Table 7. | Logic inputs | 7 | | | | | | Table 9. | Output stage truth table | ć | | Table 10. | Minimum cut-off delay for T <sub>AMB</sub> less than -20 °C | 11 | | Table 11. | PowerSSO12 package mechanical data | 20 | | Table 12. | Document revision history | 22 | # **List of figures** | Figure 1. | Block diagram | . 2 | |------------|-------------------------------------------------------------------------------------------------------|-----| | Figure 2. | Pin connection (top view) | . 3 | | Figure 3. | Timing in normal operation | . 7 | | Figure 4. | Current limitation and cut-off | 10 | | Figure 5. | Open load off-state | 11 | | Figure 6. | VCC disconnection | | | Figure 7. | GND disconnection | 14 | | Figure 8. | Active clamp equivalent principle schematic | 15 | | Figure 9. | Fast demag waveforms | 16 | | Figure 10. | Typical demagnetization energy (single pulse) at V <sub>CC</sub> = 24 V and T <sub>AMB</sub> = 125 °C | 17 | | Figure 11. | PowerSSO12 package outline | 19 | | Figure 12. | PowerSSO12 recommended footprint | 20 | | Figure 13. | PowerSSO12 tape packing information [mm] | 21 | | Figure 14. | PowerSS012 reel packing information [mm] | 21 | | | | | #### **IMPORTANT NOTICE - PLEASE READ CAREFULLY** STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, enhancements, modifications, and improvements to ST products and/or to this document at any time without notice. Purchasers should obtain the latest relevant information on ST products before placing orders. ST products are sold pursuant to ST's terms and conditions of sale in place at the time of order acknowledgement. Purchasers are solely responsible for the choice, selection, and use of ST products and ST assumes no liability for application assistance or the design of Purchasers' products. No license, express or implied, to any intellectual property right is granted by ST herein. Resale of ST products with provisions different from the information set forth herein shall void any warranty granted by ST for such product. ST and the ST logo are trademarks of ST. For additional information about ST trademarks, please refer to <a href="https://www.st.com/trademarks">www.st.com/trademarks</a>. All other product or service names are the property of their respective owners. Information in this document supersedes and replaces information previously supplied in any prior versions of this document. © 2019 STMicroelectronics - All rights reserved DS10907 - Rev 7 page 26/26