# **Quad Bus Buffer** # with 3-State Control Inputs The NLSF3T125 is a high speed CMOS quad bus buffer fabricated with silicon gate CMOS technology. It achieves high speed operation similar to equivalent Bipolar Schottky TTL while maintaining CMOS low power dissipation. The NLSF3T125 requires the 3–state control input $(\overline{OE})$ to be set High to place the output into the high impedance state. The T125 inputs are compatible with TTL levels. This device can be used as a level converter for interfacing 3.3 V to 5.0 V, because it has full 5.0 V CMOS level output swings. The NLSF3T125 input structures provide protection when voltages between 0 V and 5.5 V are applied, regardless of the supply voltage. The output structures also provide protection when $V_{CC}=0$ V. These input and output structures help prevent device destruction caused by supply voltage – input/output voltage mismatch, battery backup, hot insertion, etc. The internal circuit is composed of three stages, including a buffer output which provides high noise immunity and stable output. The inputs tolerate voltages up to 7.0~V, allowing the interface of 5.0~V systems to 3.0~V systems. #### **Features** - High Speed: $t_{PD} = 3.8 \text{ ns}$ (Typ) at $V_{CC} = 5.0 \text{ V}$ - Low Power Dissipation: $I_{CC} = 4.0 \,\mu\text{A}$ (Max) at $T_A = 25^{\circ}\text{C}$ - TTL-Compatible Inputs: $V_{IL} = 0.8 \text{ V}$ ; $V_{IH} = 2.0 \text{ V}$ - Power Down Protection Provided on Inputs - Balanced Propagation Delays - Designed for 2.0 V to 5.5 V Operating Range - Low Noise: $V_{OLP} = 0.8 \text{ V (Max)}$ - Pin and Function Compatible with Other Standard Logic Families - Latchup Performance Exceeds 300 mA - ullet ESD Performance: Human Body Model; > 2000 V, Machine Model; > 200 V - Chip Complexity: 72 FETs or 18 Equivalent Gates - Pb-Free Package is Available\* #### **FUNCTION TABLE** | NLSF3T125 | | | | | | |-----------|-----|--------|--|--|--| | Inp | uts | Output | | | | | Α | ŌĒ | Y | | | | | Н | L | Н | | | | | L | L | L | | | | | X | н | Z | | | | <sup>\*</sup>For additional information on our Pb–Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ## ON Semiconductor® http://onsemi.com QFN-16 CASE 485G #### MARKING DIAGRAM A = Assembly Location L = Wafer Lot Y = Year W = Work Week = Pb–Free Package (Note: Microdot may be in either location) ### **ORDERING INFORMATION** | Device | Package | Shipping† | |----------------|---------------------|------------------| | NLSF3T125MNR2 | QFN-16 | 3000/Tape & Reel | | NLSF3T125MNR2G | QFN-16<br>(Pb-Free) | 3000/Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **Active-Low Output Enables** Figure 1. Logic Diagram Figure 2. QFN - 16 Pinout (Top View) ### **MAXIMUM RATINGS** | Parameter | Symbol | Value | Unit | | |-----------------------------------------------|--------------------------------------|------------------|--------------------------------------------------|----| | DC Supply Voltage | | V <sub>CC</sub> | - 0.5 to + 7.0 | V | | DC Input Voltage | | V <sub>in</sub> | - 0.5 to + 7.0 | V | | | put in 3–State<br>n or Low State | V <sub>out</sub> | - 0.5 to + 7.0<br>- 0.5 to V <sub>CC</sub> + 0.5 | V | | Input Diode Current | l <sub>IK</sub> | <b>– 20</b> | mA | | | Output Diode Current (V <sub>OUT</sub> < GND; | V <sub>OUT</sub> > V <sub>CC</sub> ) | I <sub>OK</sub> | ± 20 | mA | | DC Output Current, per Pin | I <sub>out</sub> | ± 25 | mA | | | DC Supply Current, V <sub>CC</sub> and GND F | Icc | ± 75 | mA | | | Power Dissipation in Still Air Q | FN Packages | P <sub>D</sub> | 500 | mW | | Storage Temperature | | T <sub>stg</sub> | - 65 to + 150 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range GND $\leq$ ( $V_{in}$ or $V_{out}$ ) $\leq$ $V_{CC}$ . Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or $V_{CC}$ ). Unused outputs must be left open. ## **RECOMMENDED OPERATING CONDITIONS** | Parameter | | Symbol | Min | Max | Unit | |--------------------------|---------------------------------------------|---------------------------------|--------|------------------------|------| | DC Supply Voltage | | V <sub>CC</sub> | 2.0 | 5.5 | V | | DC Input Voltage | | V <sub>in</sub> | 0 | 5.5 | V | | DC Output Voltage | Output in 3-State<br>High or Low State | V <sub>out</sub> | 0<br>0 | 5.5<br>V <sub>CC</sub> | V | | Operating Temperature | | T <sub>A</sub> | - 40 | + 85 | °C | | Input Rise and Fall Time | $'_{CC} = 5.0 \text{ V } \pm 0.5 \text{ V}$ | t <sub>r</sub> , t <sub>f</sub> | 0 | 20 | ns/V | ## DC ELECTRICAL CHARACTERISTICS | | | | Voc | $V_{CC}$ $T_A = 25^{\circ}C$ | | T <sub>A</sub> ≤ | 85°C | $T_A \le 125^{\circ}C$ | | | | |------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------------------|-------------------|--------------------------------------------------------------------|-------------------|---------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------|--------------------------------------------------------------------|---------------------------------------------------------------------|------| | Parameter | Test Conditions | Symbol | (V) | Min | Тур | Max | Min | Max | Min | Max | Unit | | Minimum<br>High-Level<br>Input Voltage | 2.3 V ± 0.3 V<br>3.3 V ± 0.3 V<br>5.0 V ± 0.5 V | V <sub>IH</sub> | | 0.5 V <sub>CC</sub><br>0.4 V <sub>CC</sub><br>0.44 V <sub>CC</sub> | | | 0.5 V <sub>CC</sub><br>0.4 V <sub>CC</sub><br>0.44 V <sub>CC</sub> | | 0.5 V <sub>CC</sub><br>0.4 V <sub>CC</sub><br>0.44 V <sub>CC</sub> | | V | | Maximum<br>Low-Level<br>Input Voltage | 2.3 V ± 0.3 V<br>3.3 V ± 0.3 V<br>5.0 V ± 0.5 V | V <sub>IL</sub> | | | | 0.3 V <sub>CC</sub><br>0.18 V <sub>CC</sub><br>0.18 V <sub>CC</sub> | | 0.3 V <sub>CC</sub><br>0.18 V <sub>CC</sub><br>0.18 V <sub>CC</sub> | | 0.3 V <sub>CC</sub><br>0.18 V <sub>CC</sub><br>0.18 V <sub>CC</sub> | V | | Minimum<br>High-Level<br>Output Voltage | $V_{OL}$ @ $I_{OL}$ , 50 mA<br>$V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OH} = -50 \mu A$ | V <sub>OH</sub> | 2.0<br>3.0<br>4.5 | 1.9<br>2.9<br>4.4 | 2.0<br>3.0<br>4.5 | | 1.9<br>2.9<br>4.4 | | 1.9<br>2.9<br>4.4 | | V | | $V_{IN} = V_{IH}$ or $V_{IL}$ | $V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OH} = -2.0$ mA<br>$I_{OH} = -4.0$ mA<br>$I_{OH} = -8.0$ mA | | 2.0<br>3.0<br>4.5 | 1.82<br>2.58<br>3.94 | | | 1.72<br>2.48<br>3.80 | | 1.60<br>2.34<br>3.66 | | | | Maximum<br>Low-Level<br>Output Voltage | $V_{OL}$ @ $I_{OL}$ , 50 mA<br>$V_{IN} = V_{IH}$ or $V_{IL}$<br>$I_{OL} = 50 \mu A$ | V <sub>OL</sub> | 2.0<br>3.0<br>4.5 | | 0.0<br>0.0<br>0.0 | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | | 0.1<br>0.1<br>0.1 | V | | $V_{IN} = V_{IH}$ or $V_{IL}$ | $V_{IN} = V_{IH} \text{ or } V_{IL}$ $I_{OL} = 2.0 \text{ mA}$ $I_{OL} = 4.0 \text{ mA}$ $I_{OL} = 8.0 \text{ mA}$ | | 2.0<br>3.0<br>4.5 | | | 0.36<br>0.36<br>0.36 | | 0.44<br>0.44<br>0.44 | | 0.52<br>0.52<br>0.52 | | | Maximum<br>Input Leakage<br>Current | V <sub>IN</sub> = 5.5 V or GND | I <sub>IN</sub> | 0<br>to<br>5.5 | | | ± 0.1 | | ± 1.0 | | ± 1.0 | μΑ | | Maximum<br>Quiescent<br>Supply Current | $V_{IN} = V_{CC}$ or GND | I <sub>CC</sub> | 5.5 | | | 2.0 | | 20 | | 40 | μΑ | | Quiescent<br>Supply<br>Current | Input: V <sub>IN</sub> = 3.4 V | I <sub>CCT</sub> | 5.5 | | | 1.35 | | 1.50 | | 1.65 | mA | | Maximum<br>3-State<br>Leakage<br>Current | $V_{IN} = V_{IH} \text{ or } V_{IL}$<br>$V_{OUT} = V_{CC} \text{ or GND}$ | I <sub>OZ</sub> | 5.5 | | | ±0.25 | | ±2.5 | | ±2.5 | μА | | Output<br>Leakage<br>Current | V <sub>OUT</sub> = 5.5 V | I <sub>OPD</sub> | 0.0 | | | 0.5 | | 5.0 | | 10 | μΑ | ### AC ELECTRICAL CHARACTERISTICS (Input $t_r = t_f = 3.0 \text{ ns}$ ) | | | | T <sub>A</sub> = 25°C T <sub>A</sub> | | T <sub>A</sub> = 5 | ≤ 85°C | <b>T</b> <sub>A</sub> ≤ ' | 125°C | | | |-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------------------------|------------|--------------------|------------|---------------------------|------------|--------------|------| | Parameter | Test Conditions | Symbol | Min | Тур | Max | Min | Max | Min | Max | Unit | | Maximum Propagation Delay, | $V_{CC} = 2.3 \pm 0.3 \text{ V C}_{L} = 15 \text{ pF}$ | t <sub>PLH</sub> , | 1.0 | 14.5 | 16.9 | 1.0 | 18.1 | 1.0 | 19.2 | ns | | A to Y | $V_{CC} = 3.3 \pm 0.3 \text{ V C}_{L} = 15 \text{ pF}$<br>$C_{L} = 50 \text{ pF}$ | t <sub>PHL</sub> | 1.0<br>1.0 | 5.6<br>8.1 | 8.0<br>11.5 | 1.0<br>1.0 | 9.5<br>13.0 | 1.0<br>1.0 | 12.0<br>16.0 | ns | | | $V_{CC} = 5.0 \pm 0.5 \text{ V C}_{L} = 15 \text{ pF}$<br>$C_{L} = 50 \text{ pF}$ | | 1.0<br>1.0 | 3.8<br>5.3 | 5.5<br>7.5 | 1.0<br>1.0 | 6.5<br>8.5 | 1.0<br>1.0 | 8.5<br>10.5 | | | Maximum Output | $V_{CC} = 2.3 \pm 0.3 \text{ V C}_{L} = 15 \text{ pF}$ | | 1.0 | 14.8 | 16.2 | 1.0 | 17.4 | 1.0 | 19.3 | ns | | Enable TIme, OE to Y | $V_{CC} = 3.3 \pm 0.3 \text{ V C}_{L} = 15 \text{ pF}$ $R_{L} = 1.0 \text{ k}\Omega$ $C_{L} = 50 \text{ pF}$ | t <sub>PZL</sub> ,<br>t <sub>PZH</sub> | 1.0<br>1.0 | 5.4<br>7.9 | 8.0<br>11.5 | 1.0<br>1.0 | 9.5<br>13.0 | 1.0<br>1.0 | 11.5<br>15.0 | ns | | | $\begin{aligned} &V_{CC} = 5.0 \pm 0.5 \text{ V C}_{L} = 15 \text{ pF} \\ &R_{L} = 1.0 \text{ k}\Omega \qquad &C_{L} = 50 \text{ pF} \end{aligned}$ | | 1.0<br>1.0 | 3.6<br>5.1 | 5.1<br>7.1 | 1.0<br>1.0 | 6.0<br>8.0 | 1.0<br>1.0 | 7.5<br>9.5 | | | Maximum Output<br>Disable Time, OE to Y | $V_{CC} = 2.3 \pm 0.3 \text{ V C}_{L} = 15 \text{ pF}$ | t <sub>PLZ</sub> ,<br>t <sub>PHZ</sub> | 1.0 | 15.4 | 18.0 | 1.0 | 19.8 | 1.0 | 22.0 | ns | | | $V_{CC} = 3.3 \pm 0.3 \text{ V C}_{L} = 50 \text{ pF}$ $R_{L} = 1.0 \text{ k}\Omega$ | | 1.0 | 9.5 | 13.2 | 1.0 | 15.0 | 1.0 | 18.0 | ns | | | $V_{CC} = 5.0 \pm 0.5 \text{ V C}_{L} = 50 \text{ pF}$<br>$R_{L} = 1.0 \text{ k}\Omega$ | | 1.0 | 6.1 | 8.8 | 1.0 | 10.0 | 1.0 | 12.0 | ns | | Output-to-Output Skew | $V_{CC} = 3.3 \pm 0.3 \text{ V C}_{L} = 50 \text{ pF}$ (Note 1) | t <sub>OSLH</sub> ,<br>t <sub>OSHL</sub> | | | 1.5 | | 1.5 | | 2.0 | ns | | | $V_{CC} = 5.0 \pm 0.5 \text{ V C}_{L} = 50 \text{ pF}$ (Note 1) | | | | 1.0 | | 1.0 | | 1.5 | | | Maximum Input Capacitance | | C <sub>in</sub> | | 4 | 10 | | 10 | | 10 | pF | | Maximum Three–State Output<br>Capacitance (Output in High<br>Impedance State) | | C <sub>out</sub> | | 6 | | | | | | pF | | | | | | Ту | pical @ | 25°C, \ | / <sub>CC</sub> = 5. | 0V | • | | | Power Dissipation Capacitance | (Note 2) | C <sub>PD</sub> | | | | 15 | | | | pF | # **NOISE CHARACTERISTICS** (Input $t_r = t_f = 3.0$ ns, $C_L = 50$ pF, $V_{CC} = 5.0$ V) | | | T <sub>A</sub> = | | | |----------------------------------------------|------------------|------------------|-------|------| | Characteristic | Symbol | Тур | Max | Unit | | Quiet Output Maximum Dynamic V <sub>OL</sub> | V <sub>OLP</sub> | 0.3 | 0.8 | V | | Quiet Output Minimum Dynamic V <sub>OL</sub> | V <sub>OLV</sub> | - 0.3 | - 0.8 | V | | Minimum High Level Dynamic Input Voltage | V <sub>IHD</sub> | | 3.5 | V | | Maximum Low Level Dynamic Input Voltage | V <sub>ILD</sub> | | 1.5 | V | Parameter guaranteed by design. t<sub>OSLH</sub> = |t<sub>PLHm</sub> - t<sub>PLHn</sub>|, t<sub>OSHL</sub> = |t<sub>PHLm</sub> - t<sub>PHLn</sub>|. C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC(OPR)</sub> = C<sub>PD</sub> • V<sub>CC</sub> • f<sub>in</sub> + I<sub>CC</sub>/4 (per buffer). C<sub>PD</sub> is used to determine the no–load dynamic power consumption; P<sub>D</sub> = C<sub>PD</sub> • V<sub>CC</sub><sup>2</sup> • f<sub>in</sub> + I<sub>CC</sub> • V<sub>CC</sub>. ## **SWITCHING WAVEFORMS** Figure 3. Figure 4. \*Includes all probe and jig capacitance Figure 5. Test Circuit \*Includes all probe and jig capacitance Figure 6. Test Circuit #### PACKAGE DIMENSIONS #### 16 PIN QFN CASE 485G-01 **ISSUE C** #### NOTES: - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. - CONTROLLING DIMENSION: MILLIMETERS. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN 0.25 AND 0.30 MM FROM TERMINAL. - COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS. L<sub>max</sub> CONDITION CAN NOT VIOLATE 0.2 MM - MINIMUM SPACING BETWEEN LEAD TIP AND FLAG | | MILLIMETERS | | | | | | |-----|-------------|------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 0.80 | 1.00 | | | | | | A1 | 0.00 | 0.05 | | | | | | A3 | 0.20 | REF | | | | | | b | 0.18 | 0.30 | | | | | | D | 3.00 | BSC | | | | | | D2 | 1.65 | 1.85 | | | | | | E | 3.00 | BSC | | | | | | E2 | 1.65 | 1.85 | | | | | | е | 0.50 BSC | | | | | | | K | 0.18 TYP | | | | | | | L | 0.30 | 0.50 | | | | | ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice on semiconductor and are registered readerlands of semiconductor Components industries, Ltc (SCILLC). Solitude services the inject that changes without further holice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications. intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5773-3850 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative