# LM6685 Ultra Fast Single Latched Comparator ## **General Description** The LM6685 is an ultra fast single voltage comparator manufactured with an advanced high speed bipolar process that makes possible very short propagation delays (2.6 ns) with excellent matching characteristics. The comparator has differential analog inputs and complementary logic outputs compatible with most forms of ECL. The output current capability is adequate for driving terminated $50\Omega$ transmission lines. The low input offsets and short delays make this comparator especially suitable for high speed precision analog to digitial processing. The LM6685 is functionally compatible with AD96685 and SP9685. #### **Features** - 2.6 ns Typical Propagation Delay - Complementary ECL Outputs - 50Ω Line Driving Capability - Built-In Latch - Typical Output Skew 0.2 ns - Propagation Delay Constant with Overdrive ## **Applications** - High-speed analog-to-digital processing - High-speed window comparator ## **Connection Diagrams** **Top View** \*No connection should be made to pin. ## **Ordering Information** | Temperature Range -30°C to +85°C | Package | NSC Package<br>Number | |----------------------------------|---------------|-----------------------| | LM6685IN | Molded DIP | N16A | | LM6685IM | Surface Mount | M14A | ## **Absolute Maximum Ratings (Note 4)** If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Storage Temperature Range Molded DIP and Surface Mount -65°C to +150°C Lead Temperature Molded DIP and Surface Mount (Soldering, 10 seconds) 265°C Internal Power Dissipation (Note 1) 1.36W 16L-Molded DIP 0.87W 14L-Surface Mount +7.0VPositive Supply Voltage -7.0V **Negative Supply Voltage** 150°C Junction Temperature ±4.0V Input Voltage ±6.0V Differential Input Voltage 30 mA **Output Current** ## Operating Ratings (Note 4) Temperature Range -30°C to +85°C Industrial +6.0VPositive Supply Voltage -5.2V Negative Supply Voltage Minimum Operating Voltage 9.7V $V^+$ to $V^-$ (Note 5) Thermal Resistance ## DC Electrical Characteristics (Note 2) | Symbol | Parameter | Conditions | LM6685I | | | Units | |--------------------------------------|---------------------------------------------------------------|----------------------------------------------------------------|---------|---------|----------|-------| | | | | Тур | Min | Max | Units | | V <sub>IO</sub> Input Offset V | Input Offset Voltage | $R_S \le 100\Omega$ , $T_A = 25^{\circ}C$ | 0.3 | - 1.9 | + 1.9 | mV | | | | $R_S \le 100\Omega$ | -2.5 | + 2.5 | <u> </u> | | | ΔV <sub>ΙΟ</sub> /ΔΤ | Average Temperature<br>Coefficient of Input<br>Offset Voltage | R <sub>S</sub> ≤ 100Ω | 1.3 | | | μV/°C | | I <sub>IO</sub> Input Offset Current | Input Offset Current | 25°C ≤ T <sub>A</sub> ≤ T <sub>A Max</sub> | 0.1 | -1.0 | + 1.0 | μΑ | | | | T <sub>A</sub> == T <sub>A Min</sub> | 0.2 | -1.3 | + 1.3 | | | I <sub>IB</sub> Input Bias Current | Input Bias Current | 25°C ≤ T <sub>A</sub> ≤ T <sub>A Max</sub> | 4.0 | | 9 | μА | | | | $T_A = T_{A \text{ Min}}$ | 5.0 | | 11 | ,,,,, | | V <sub>CM</sub> | Common Mode Voltage Range | | | -3.3 | +3.3 | ٧ | | CMR | Common Mode Rejection | $R_S \le 100\Omega$ , (Note 6)<br>-3.3V $\le V_{CM} \le +3.3V$ | 106 | 80 | | dB | | PSRR | Power Supply Rejection Ratio | $R_S \le 100\Omega$ , $\Delta V_S = \pm 5\%$ (Note 6) | 85 | 70 | | dB | | VOH Output Voltage HIGH | Output Voltage HIGH | T <sub>A</sub> = 25°C | -0.885 | -0.960 | -0.810 | | | | | T <sub>A</sub> = T <sub>A Min</sub> | -0.975 | -1.060 | -0.890 | _ v | | | | $T_A = T_{A \text{ Max}}$ | -0.795 | -0.890 | -0.700 | | | V <sub>OL</sub> Output Voltage Lo | Output Voltage LOW | T <sub>A</sub> = 25°C | -1.750 | - 1.850 | -1.650 | v | | | | $T_A = T_{A \text{ Min}}$ | -1.783 | -1.890 | -1.675 | | | | | $T_A = T_{A \text{ Max}}$ | -1.725 | -1.825 | - 1.625 | | | 1+ | Positive Supply Current | | 15 | | 19 | mA | | 1- | Negative Supply Current | | 17 | | 23 | mA | | Pc | Power Consumption | | 200 | | 270 | mW | ## Switching Characteristics $V_{\text{IN}} = 100 \text{ mV}$ with overdrive, $V_{\text{OD}} = 10 \text{ mV}$ (Notes 2, 3) | Symbol | Parameter | Conditions | LM66851 | | | 11-14- | |-------------------------------------------------|-------------------------------------------------|-----------------------|---------|-----|-----|--------| | | | | Тур | Min | Max | Units | | tpD+,tpD- | Propagation Delay | T <sub>A</sub> = 25°C | 2.6 | | 3.5 | ns | | t <sub>PD</sub> + (E),<br>t <sub>PD</sub> - (E) | Latch Enable to<br>Output (HIGH or LOW) Display | T <sub>A</sub> = 25°C | 2.0 | | 2.5 | ns | | ts | Min Latch Set up Time | T <sub>A</sub> = 25°C | 0.5 | | 1.0 | ns | | t <sub>H</sub> | Min Latch Hold Time | T <sub>A</sub> = 25°C | 0.5 | | 1.0 | ns | Note 1: Ratings apply to ambient temperature at 25°C. Note 2: Unless otherwise specified V +=6.0V, V -=-5.2V, R<sub>L</sub> $=50\Omega$ to termination voltage V<sub>T</sub> =-2.0V; all switching characteristics are for a 100 mV input step with 10 mV overdirve. The specification given for V<sub>IO</sub>, I<sub>IO</sub>, I<sub>IO</sub>, I<sub>IO</sub>, R, PSRR, apply for $\pm 5\%$ supply voltage tolerances. T<sub>A</sub> = T<sub>J</sub>. Note 3: Guaranteed but not tested in production. Note 4: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is intended to be functional, but do not guarantee specific performance limits. For guaranteed specifications and test conditions, see the Electrical Characteristics. The guaranteed specifications apply only for the last conditions tested. Note 5: The junction-to-ambient thermal resistance of the plastic molded DIP (N) is 92°C/W and the molded plastic SO(M) package is 144°C/W. All numbers apply for packages soldered directly into a PC board. Note 6: Limit applies for 25°C only. ## **Equivalent Circuit** Typical Performance Characteristics $T_A=25^{\circ}C$ , $V_{+}=6.0V$ , $V_{-}=-5.2V$ , $V_{T}=-2.0V$ , $R_L=50\Omega$ and switching characteristics are for $V_{1N}=100$ mV, $V_{OD}=10$ mV, unless otherwise specified (Continued) TL/H/10068-6 ## Typical Applications (T<sub>A</sub> = 25°C) #### **High Speed Window Detector** #### **High Speed Sampling** TL/H/10068-10 ## **Application Information** #### **Propagation Delay Test Circuit** ## Measurement Of Propagation Delay Propagation delays $t_{PD}+(\overline{Q} \text{ output})$ and $t_{PD}-(Q \text{ output})$ are measured with input signal conditions of a 100 mV step with an overdrive of 10 mV (the overdrive is the voltage in excess of that needed to bring the output to the center of its dynamic range). Offset is compensated for by adjusting $V_1$ until outputs are in the linear region while the Pulse Generator is disconnected. $V_1$ is then increased in the positive direction so inverting input changes by 10 mV, i.e. the overdrive condition. Propagation delays are then measured with actual input pulse condition of + 110 mV to 0V swing, with a $t_{PD}+$ or $t_{PD}-$ reading taken between the + 10 mV level of the input pulse and the 50% point of the outputs. #### Thermal Considerations To achieve the high speed of the LM6685, a certain amount of power must be dissipated as heat. This increases the temperature of the die relative to the ambient temperature. In order to be compatible with ECL III and ECL 10,000, which normally use air flow as a means of package cooling, the device must have an air flow across the package of 500 linear feet per minute or greater. Thus, even though different ECL circuits on a printed circuit board may have different power dissipations, all will have the same input and output levels, etc. provided each sees the same air flow and air temperature. This eases design, since the only change in characteristics between devices is due to the increase in ambient temperature of the air passing over the devices. If the LM6685 is operated without air flow, the change in electrical characteristics due to the increased die temperature must be taken into account. TL/H/10068-11 ## Interconnection Techniques All high speed ECL circuits require that special precautions be taken for optimum system performance. The LM6685 is particularly critical because it features very high gain (60 dB) at very high frequencies (100 MHz). A ground plane must be provided for a good, low inductance, ground current return path. The impedance at the inputs should be as low as possible and lead lengths as short as practical. It is preferable to solder the device directly to the printed circuit board instead of using a socket. Open wiring on the outputs should be limited to less than one inch, since severe ringing occurs beyond this length. For longer lengths, the printed circuit interconnections become microstrip transmission lines when backed up by a ground plane, with a characteristic impedance of 50 to 150 $\Omega$ . Reflections will occur unless the line is terminated in its characteristic impedance. The termination resistors normally go to -2.0V, but a Thevenin equivalent to V- can be used at some increase in power. Best results are usually obtained with the terminating resistor at the end of the driven line. The lower impedance lines are more suitable for driving capacitive loads. The supply voltages should be decoupled with RF capacitors connected to the ground plane as close to the device supply leads as possible. ## **Timing Diagram** MAY CHANGE FROM L TO H **Key to Timing Diagram** CHANGING FROM L TO H TL/H/10068-13 Note: The setup and hold times are a measure of the time required for an input signal to propagate through the first stage of the comparator to reach the latching circuitry. Input signal changes occurring before ts will be detected and held; those occurring after th will not be detected. Changes between ts and th may or may not be detected. ## **Definition of Terms** ply. | D0111111 | | | | | | | |-----------------|-----------------------------------------------------------------------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | V <sub>IO</sub> | Input Offset Voltage—That voltage which<br>must be applied between the two input termi-<br>nals through two equal resistances to obtain | CMR | <b>Common Mode Rejection</b> —The ratio of the input voltage range to the peak-to-peak change in input offset voltage over this range. | | | | | | zero voltage between the two outputs. | PSRR | Power Supply Rejection Ratio—The ratio of | | | | | | Average Temperature Coefficient of Input Offset Voltage—The ratio of the change in in- | | the change in input offset voltage to the change in power supply voltages producing it. | | | | | | put offset voltage over the operating tempera-<br>ture range to the temperature range. | V <sub>OH</sub> | Output Voltage HIGH—The logic HIGH output voltage with an external pull-down resistor re- | | | | | lio | Input Offset Current—The difference be- | | turned to a negative supply. | | | | | | tween the currents into the two input terminals when there is zero voltage between the two outputs. | V <sub>OL</sub> | Output Voltage LOW—The logic LOW output voltage with an external pull-down resistor returned to a negative supply. | | | | | I <sub>IB</sub> | Input Bias Current—The average of the two input currents. | 1+ | Positive Supply Current—The current required from the positive supply to operate the | | | | | Rı | Input Resistance—The resistance looking into either input terminal with the other grounded. | | comparator. | | | | | | | | Negative Supply Current-The current re- | | | | | Ci | Input Capacitance—The capacitance looking into either input terminal with other grounded. | | quired from the negative supply to operate the comparator. | | | | | V <sub>CM</sub> | Common Mode Voltage Range—The range of voltages on the input terminals for which the offset and propagation delay specifications ap- | P <sub>c</sub> | <b>Power Consumption</b> —The power dissipated by the comparator with both outputs terminated in $50\Omega$ to $-2.0V$ . | | | | #### Switching Terms (see Timing Diagram) tpD+ input to Output HIGH Delay—The propagation delay measured from the time the input signal crosses the input offset voltage to the 50% point of an output LOW to HIGH transition. t<sub>PD</sub>- Input to Output LOW Delay—The propagation delay measured from the time the input signal crosses the input offset voltage to the 50% point of an output HIGH to LOW transition. t<sub>PD+(E)</sub> **Latch Enable to Output HIGH Delay**—The propagation delay measured from the 50% point of the Latch Enable signal LOW to HIGH transition to the 50% point of an output LOW to HIGH transition. tPD-(E) Latch Enable to Output LOW Delay—The propagation delay measured from the 50% point of the Latch Enable signal HIGH to LOW transition to the 50% point of an output HIGH to LOW transition. ts Minimum Setup Time—The minimum time before the negative transition of the Latch Enable signal that an input signal change must be present in order to be acquired and held at the outputs. th Minimum Hold Time—The minimum time after the negative transition of the Latch Enable signal that the input signal must remain unchanged in order to be acquired and held at the outputs. tpw(E) Minimum Latch Enable Pulse Width—The minimum time that the Latch Enable signal must be HIGH in order to acquire and hold an input signal change. ## **Other Symbols** T<sub>A</sub> Ambient temperatureR<sub>S</sub> Input source resistanceV<sub>CC</sub> Supply voltages V+ Positive supply voltageV- Negative supply voltage V<sub>T</sub> Output load terminating voltage R<sub>L</sub> Output load resistance V<sub>IN</sub> Input pulse amplitude V<sub>OD</sub> Input overdrive Frequency ·