# Single Supply Quad Comparators

These comparators are designed for use in level detection, low-level sensing and memory applications in consumer and industrial electronic applications.

#### **Features**

- Single or Split Supply Operation
- Low Input Bias Current: 25 nA (Typ)
- Low Input Offset Current: ±5.0 nA (Typ)
- Low Input Offset Voltage
- Input Common Mode Voltage Range to GND
- Low Output Saturation Voltage: 130 mV (Typ) @ 4.0 mA
- TTL and CMOS Compatible
- These Devices are Pb–Free, Halogen Free/BFR Free and are RoHS Compliant



#### ON Semiconductor®

http://onsemi.com

#### **MARKING DIAGRAMS**







LMxxxx = Specific Device Code

A = Assembly Location

WL = Wafer Lot Y, YY = Year

WW = Work Week
G = Pb-Free Package

#### **PIN CONNECTIONS**



#### ORDERING INFORMATION

See detailed ordering and shipping information on page 5 of this data sheet.

#### **MAXIMUM RATINGS**

| Rating                                    |                                      | Symbol                               | Value                   | Unit       |
|-------------------------------------------|--------------------------------------|--------------------------------------|-------------------------|------------|
| Power Supply Voltage                      |                                      | V <sub>CC</sub>                      | +36 or ±18              | Vdc        |
| Input Differential Voltage Range          |                                      | $V_{IDR}$                            | 36                      | Vdc        |
| Input Common Mode Voltage Range           |                                      | V <sub>ICMR</sub>                    | −0.3 to V <sub>CC</sub> | Vdc        |
| Output Short Circuit to Ground (Note 1)   |                                      | I <sub>sc</sub>                      | Continuous              |            |
| Power Dissipation @ T <sub>A</sub> = 25°C | Plastic Package<br>Derate above 25°C | P <sub>D</sub><br>1/R <sub>θJA</sub> | 1.0<br>8.0              | W<br>mW/°C |
| Junction Temperature                      |                                      | TJ                                   | 150                     | °C         |
| Operating Ambient Temperature Range       | LM2901S<br>LM339S                    | T <sub>A</sub>                       | -40 to +105<br>0 to +70 | °C         |
| Storage Temperature Range                 |                                      | T <sub>stg</sub>                     | -65 to +150             | °C         |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. The maximum output current may be as high as 20 mA, independent of the magnitude of V<sub>CC</sub>. Output short circuits to V<sub>CC</sub> can cause excessive

heating and eventual destruction.



NOTE: Diagram shown is for 1 comparator.

Figure 1. Circuit Schematic

#### **ELECTRICAL CHARACTERISTICS** ( $V_{CC} = +5.0 \text{ Vdc}$ , $T_A = +25^{\circ}\text{C}$ , unless otherwise noted)

|                                                                                                                                 |                   | LM339S |      | LM2901S                 |     |      |                         |      |
|---------------------------------------------------------------------------------------------------------------------------------|-------------------|--------|------|-------------------------|-----|------|-------------------------|------|
| Characteristic                                                                                                                  | Symbol            | Min    | Тур  | Max                     | Min | Тур  | Max                     | Unit |
| Input Offset Voltage (Note 2)                                                                                                   | V <sub>IO</sub>   | -      | ±2.0 | ±5.0                    | _   | ±2.0 | ±7.0                    | mVdc |
| Input Bias Current (Notes 2, 3)<br>(Output in Analog Range)                                                                     | I <sub>IB</sub>   | -      | 25   | 250                     | -   | 25   | 250                     | nA   |
| Input Offset Current (Note 2)                                                                                                   | I <sub>IO</sub>   | _      | ±5.0 | ±50                     | _   | ±5.0 | ±50                     | nA   |
| Input Common Mode Voltage Range                                                                                                 | V <sub>ICMR</sub> | 0      | -    | V <sub>CC</sub><br>-1.5 | 0   | -    | V <sub>CC</sub><br>-1.5 | V    |
| Supply Current                                                                                                                  | Icc               |        |      |                         |     |      |                         | mA   |
| $R_L = \infty$ (For All Comparators)                                                                                            |                   | -      | 0.8  | 2.0                     | _   | 0.8  | 2.0                     |      |
| $R_L = \infty$ , $V_{CC} = 30 \text{ Vdc}$                                                                                      |                   | -      | 1.0  | 2.5                     | _   | 1.0  | 2.5                     |      |
| Voltage Gain $R_L \geq 15 \; k\Omega, \; V_{CC} = 15 \; Vdc$                                                                    | A <sub>VOL</sub>  | 50     | 200  | -                       | 25  | 100  | -                       | V/mV |
| Large Signal Response Time $V_{I} = TTL \ Logic \ Swing, \ V_{ref} = 1.4 \ Vdc, \ V_{RL} = 5.0 \ Vdc, \\ R_{L} = 5.1 \ k\Omega$ | -                 | _      | 200  | -                       | _   | 200  | -                       | ns   |
| Response Time (Note 4) $V_{RL} = 5.0 \text{ Vdc}, R_L = 5.1 \text{ k}\Omega$                                                    | -                 | _      | 1.0  | -                       | -   | 1.0  | -                       | μs   |
| Output Sink Current $V_{I}(-) \ge +1.0 \text{ Vdc}, V_{I}(+) = 0, V_{O} \le 1.5 \text{ Vdc}$                                    | I <sub>Sink</sub> | 6.0    | 16   | -                       | 6.0 | 16   | -                       | mA   |
| Saturation Voltage $V_I(-) \ge +1.0 \text{ Vdc}, V_I(+) = 0, I_{sink} \le 4.0 \text{ mA}$                                       | V <sub>sat</sub>  | _      | 130  | 400                     | -   | 130  | 400                     | mV   |
| Output Leakage Current $V_I(+) \ge +1.0 \text{ Vdc}, V_I(-) = 0, V_O = +5.0 \text{ Vdc}$                                        | I <sub>OL</sub>   | _      | 0.1  | _                       | _   | 0.1  | -                       | nA   |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.
2. At the output switch point, V<sub>O</sub> ≈ 1.4 Vdc, R<sub>S</sub> ≤ 100 Ω 5.0 Vdc ≤ V<sub>CC</sub> ≤ 30 Vdc, with the inputs over the full common mode range (0 Vdc to V<sub>CC</sub> −1.5 Vdc).
3. The bias current flows out of the inputs due to the PNP input stage. This current is virtually constant, independent of the output state.
4. The response time specified is for a 100 mV input step with 5.0 mV overdrive. For larger signals, 300 ns is typical.

#### **PERFORMANCE CHARACTERISTICS** ( $V_{CC} = +5.0 \text{ Vdc}$ , $T_A = T_{low} \text{ to } T_{high} \text{ (Note 5))}$

|                                                                                           |                   | LM339S |     | LM2901S              |     |     |                      |      |
|-------------------------------------------------------------------------------------------|-------------------|--------|-----|----------------------|-----|-----|----------------------|------|
| Characteristic                                                                            | Symbol            | Min    | Тур | Max                  | Min | Тур | Max                  | Unit |
| Input Offset Voltage (Note 6)                                                             | V <sub>IO</sub>   | _      | _   | ±9.0                 | -   | -   | ±15                  | mVdc |
| Input Bias Current (Notes 6, 7)<br>(Output in Analog Range)                               | I <sub>IB</sub>   | _      | -   | 400                  | -   | -   | 500                  | nA   |
| Input Offset Current (Note 6)                                                             | I <sub>IO</sub>   | _      | _   | ±150                 | _   | _   | ±200                 | nA   |
| Input Common Mode Voltage Range                                                           | V <sub>ICMR</sub> | 0      | _   | V <sub>CC</sub> -2.0 | 0   | -   | V <sub>CC</sub> -2.0 | V    |
| Saturation Voltage $V_I(-) \ge +1.0 \text{ Vdc}, V_I(+) = 0, I_{sink} \le 4.0 \text{ mA}$ | V <sub>sat</sub>  | -      | -   | 700                  | -   | -   | 700                  | mV   |
| Output Leakage Current $V_I(+) \ge +1.0 \text{ Vdc}, V_I(-) = 0, V_O = 30 \text{ Vdc}$    | l <sub>OL</sub>   | _      | -   | 1.0                  | -   | -   | 1.0                  | μΑ   |
| Differential Input Voltage All $V_l \ge 0$ Vdc                                            | V <sub>ID</sub>   | _      | _   | V <sub>CC</sub>      | -   | _   | V <sub>CC</sub>      | Vdc  |

- (LM339S)  $T_{low} = 0^{\circ}C$ ,  $T_{high} = +70^{\circ}C$  (LM2901S)  $T_{low} = -40^{\circ}C$ ,  $T_{high} = +105^{\circ}C$  At the output switch plant,  $V_{O} \simeq 1.4$  Vdc,  $R_{S} \le 100~\Omega$  5.0 Vdc  $\le V_{CC} \le 30$  Vdc, with the inputs over the full common mode range (2) Vdc  $\le V_{CC} \le 30$  Vdc, with the inputs over the full common mode range (0 Vdc to  $\dot{V}_{CC}$  –1.5  $\dot{V}$ dc).
- 7. The bias current flows out of the inputs due to the PNP input stage. This current is virtually constant, independent of the output state.





R<sub>S</sub> = Source Resistance  $R1 \simeq R_S$ 

| Logic | Device      | V <sub>CC</sub><br>(V) | R <sub>L</sub><br>kΩ |
|-------|-------------|------------------------|----------------------|
| CMOS  | 1/4 MC14001 | +15                    | 100                  |
| TTL   | 1/4 MC7400  | +5.0                   | 10                   |

Figure 4. Driving Logic



**Figure 3. Noninverting Comparator** with Hysteresis



Figure 5. Squarewave Oscillator

#### **APPLICATIONS INFORMATION**

These quad comparators feature high gain, wide bandwidth characteristics. This gives the device oscillation tendencies if the outputs are capacitively coupled to the inputs via stray capacitance. This oscillation manifests itself during output transitions ( $V_{OL}$  to  $V_{OH}$ ). To alleviate this situation input resistors < 10 k $\Omega$  should be used. The

addition of positive feedback (< 10 mV) is also recommended. It is good design practice to ground all unused input pins.

Differential input voltages may be larger than supply voltages without damaging the comparator's inputs. Voltages more negative than -300 mV should not be used.



D1 prevents input from going negative by more than 0.6 V.

$$R1 + R2 = R3$$

 $R3 \le \frac{R5}{10}$  for small error in zero crossing

Figure 6. Zero Crossing Detector (Single Supply)



 $V_{in(min)} \approx 0.4 \text{ V peak for 1\% phase distortion } (\Delta\theta).$ 

Figure 7. Zero Crossing Detector (Split Supplies)

#### **ORDERING INFORMATION**

| Device    | Package              | Shipping <sup>†</sup> |
|-----------|----------------------|-----------------------|
| LM339SNG  | PDIP-14<br>(Pb-Free) | 25 Units / Rail       |
| LM2901SNG | PDIP-14<br>(Pb-Free) | 25 Units / Rail       |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.

#### PACKAGE DIMENSIONS

#### PDIP-14 CASE 646-06 ISSUE R



- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- CONTROLLING DIMENSION: INCHES
- DIMENSIONS A, A1 AND L ARE MEASURED WITH THE PACK-AGE SEATED IN JEDEC SEATING PLANE GAUGE GS-3. DIMENSIONS D, D1 AND E1 DO NOT INCLUDE MOLD FLASH OR PROTRUSIONS. MOLD FLASH OR PROTRUSIONS ARE
- NOT TO EXCEED 0.10 INCH.
  DIMENSION E IS MEASURED AT A POINT 0.015 BELOW DATUM PLANE H WITH THE LEADS CONSTRAINED PERPENDICULAR TO DATUM C.
- DIMENSION E3 IS MEASURED AT THE LEAD TIPS WITH THE LEADS UNCONSTRAINED.
- DATUM PLANE H IS COINCIDENT WITH THE BOTTOM OF THE LEADS, WHERE THE LEADS EXIT THE BODY.

  PACKAGE CONTOUR IS OPTIONAL (ROUNDED OR SQUARE
- CORNERS).

|     | INCHES    |                | MILLIMETERS |       |  |  |
|-----|-----------|----------------|-------------|-------|--|--|
| DIM | MIN       | MAX            | MIN         | MAX   |  |  |
| Α   |           | 0.210          |             | 5.33  |  |  |
| A1  | 0.015     |                | 0.38        | -     |  |  |
| A2  | 0.115     | 0.195          | 2.92        | 4.95  |  |  |
| b   | 0.014     | 0.022          | 0.35        | 0.56  |  |  |
| b2  | 0.060     | 0.060 TYP 1.52 |             | TYP   |  |  |
| С   | 0.008     | 0.014          | 0.20        | 0.36  |  |  |
| D   | 0.735     | 0.775          | 18.67       | 19.69 |  |  |
| D1  | 0.005     |                | 0.13        | -     |  |  |
| E   | 0.300     | 0.325          | 7.62        | 8.26  |  |  |
| E1  | 0.240     | 0.280          | 6.10        | 7.11  |  |  |
| е   | 0.100 BSC |                | 2.54        | BSC   |  |  |
| eВ  |           | 0.430          |             | 10.92 |  |  |
| L   | 0.115     | 0.150          | 2.92        | 3.81  |  |  |
| M   |           | 10°            |             | 10°   |  |  |

ON Semiconductor and in are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking.pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all Claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### **PUBLICATION ORDERING INFORMATION**

#### LITERATURE FULFILLMENT

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada

Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com

N. American Technical Support: 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910

Japan Customer Focus Center

Phone: 81–3–5817–1050

ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative