# **DS21Q41B** Quad T1 Framer ### **FEATURES** - Four T1 DS1/ISDN-PRI framing transceivers - All four framers are fully independent - Frames to D4, ESF, and SLC-96 formats - 8-bit parallel control port that can be connected to either multiplexed or non-multiplexed buses - Each of the four framers contains dual two-frame elastic stores that can connect to asynchronous or synchronous backplanes up to 8.192 MHz - Extracts and inserts robbed bit signaling - Framer and payload loopbacks - Large counters for BPVs, LCVs, EXZs, CRC6, PCVs, F-bit errors and the number of multiframes out of sync - Contains ANSI ones density monitor and enforcer - CSU loop code generator and detector - Programmable output clocks for Fractional T1, ISDN– PRI, Actual Size and per channel loopback applications - Onboard FDL support circuitry - Pin compatible with DS21Q43 Quad E1 Framer - 5V supply; low power CMOS - Available in 128-pin TQFP - Industrial (-40°C to +85°C) grade version available (DS21Q41BTN) # **DESCRIPTION** The DS21Q41B combines four of the popular DS2141A T1 Controllers onto a single monolithic die. The "B" designation denotes that some new features are available in the Quad version that were not available in the single T1 device. The added features in the DS21Q41B are listed in Section 1. The DS21Q41B offers a substantial space savings to applications that require more than one T1 framer on a card. The Quad version is only slightly bigger than the single T1 device. All four framers in the DS21Q41B are totally independent, they do # **FUNCTIONAL DIAGRAM** # **ACTUAL SIZE** not share a common framing synchronizer. Also, the transmit and receive sides of each framer are totally independent. The dual two-frame elastic stores contained in each of the four framers can be independently enabled and disabled as required. The DS21Q41B meets all of the latest specifications including ANSI T1.403 (and the emerging T1.403–199X), ANSI T1.231–1993, AT&T TR62411, AT&T TR54016, ITU G.704 and G.706. # 1.0 INTRODUCTION The DS21Q41B Quad T1 Framer is made up of five main parts: framer #0, framer #1, framer #2, framer #3, and the control port which is shared by all four framers. See the Block Diagram in Figure 1–1. Each of the four framers within the DS21Q41B maintain the same register structure that appeared in the DS2141A. The two framer select inputs (FS0 and FS1) are used to determine which framer within the DS21Q41B is being accessed. In this manner, software written for the DS2141A can also be used with only slight modifications, in the DS21Q41B. Several new features have been added to the framers in the DS21Q41B over the DS2141A. Below is short list of the new features. More details can be found in Sections 2 through 12. | ADDED FEATURE | SECTION | |------------------------------------------------------------------------------------------|----------| | Non-multiplexed parallel control port operation | 2 | | ANSI ones density monitor (transmit and receive sides) and enforcer (transmit side only) | 3 and 4 | | CSU loop code generator | 3 | | Elastic store reset and minimum delay mode | 3 and 10 | | Divide RSYNC output by two for D4 to ESF conversion applications | 3 | | TCLK keep alive | 3 | | Indications of transmit side elastic store slip direction | 4 | | Ability to decouple the receive and transmit elastic stores | 10 | | Counting of excessive zeros (EXZs) | 5 | # DS21Q41B BLOCK DIAGRAM Figure 1-1 # TRANSMIT PIN LIST Table 1-1 | IIT PIN LIST | lable 1-1 | | | | | |--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | SYMBOL | TYPE | DESCRIPTION | | | | | TCLK0 | I | Transmit Clock for Framer 0 | | | | | TCLK1 | ı | Transmit Clock for Framer 1 | | | | | TCLK2 | I | Transmit Clock for Framer 2 | | | | | TCLK3 | I | Transmit Clock for Framer 3 | | | | | TSER0 | ı | Transmit Serial Data for Framer 0 | | | | | TSER1 | I | Transmit Serial Data for Framer 1 | | | | | TSER2 | I | Transmit Serial Data for Framer 2 | | | | | TSER3 | I | Transmit Serial Data for Framer 3 | | | | | TCHCLK0 | 0 | Transmit Channel Clock from Framer 0 | | | | | TCHCLK1 | 0 | Transmit Channel Clock from Framer 1 | | | | | TCHCLK2 | 0 | Transmit Channel Clock from Framer 2 | | | | | TCHCLK3 | 0 | Transmit Channel Clock from Framer 3 | | | | | TCHBLK0 | 0 | Transmit Channel Block from Framer 0 | | | | | TCHBLK1 | 0 | Transmit Channel Block from Framer 1. | | | | | TCHBLK2 | 0 | Transmit Channel Block from Framer 2 | | | | | TCHBLK3 | 0 | Transmit Channel Block from Framer 3 | | | | | TLCLK0 | 0 | Transmit Link Clock from Framer 0 | | | | | TLCLK1 | 0 | Transmit Link Clock from Framer 1 | | | | | TLCLK2 | 0 | Transmit Link Clock from Framer 2 | | | | | TLCLK3 | 0 | Transmit Link Clock from Framer 3 | | | | | TLINK0 | I | Transmit Link Data for Framer 0 | | | | | TLINK1 | I | Transmit Link Data for Framer 1 | | | | | TLINK2 | I | Transmit Link Data for Framer 2 | | | | | TLINK3 | I | Transmit Link Data for Framer 3 | | | | | TPOS0 | 0 | Transmit Bipolar Data from Framer 0 | | | | | TPOS1 | 0 | Transmit Bipolar Data from Framer 1 | | | | | TPOS2 | 0 | Transmit Bipolar Data from Framer 2 | | | | | TPOS3 | 0 | Transmit Bipolar Data from Framer 3 | | | | | TNEG0 | 0 | Transmit Bipolar Data from Framer 0 | | | | | TNEG1 | 0 | Transmit Bipolar Data from Framer 1 | | | | | TNEG2 | 0 | Transmit Bipolar Data from Framer 2 | | | | | TNEG3 | 0 | Transmit Bipolar Data from Framer 3 | | | | | | TCLK0 TCLK1 TCLK2 TCLK3 TSER0 TSER1 TSER2 TSER3 TCHCLK0 TCHCLK1 TCHCLK2 TCHCLK3 TCHBLK0 TCHBLK1 TCHBLK2 TCHBLK3 TLCLK0 TLCLK1 TLCLK2 TLCLK3 TLINK0 TLINK1 TLINK2 TLINK3 TPOS0 TPOS1 TPOS2 TPOS3 TNEG0 TNEG1 TNEG2 | TCLK0 I TCLK1 I TCLK2 I TCLK3 I TSER0 I TSER1 I TSER2 I TSER3 I TCHCLK0 O TCHCLK1 O TCHCLK2 O TCHCLK3 O TCHBLK0 O TCHBLK1 O TCHBLK1 O TCHBLK2 O TCHBLK3 O TCHBLK3 O TCHBLK3 O TLCLK1 O TLCLK1 O TLCLK1 O TLCLK1 O TLCLK1 O TLCLK2 O TLCLK3 O TLCLK1 O TLCLK3 O TLCLK1 O TLCLK3 O TLCLK3 O TLINK0 I TLINK1 I TLINK1 I TLINK2 I TLINK3 I TPOSO O TPOS1 O TPOS2 O TPOS3 O TNEG0 O TNEG1 O TNEG2 O | | | | | PIN | SYMBOL | TYPE | DESCRIPTION | | |-----|----------|------|-----------------------------------------------------|--| | 21 | TSYNC0 | I/O | Transmit Sync for Framer 0 | | | 55 | TSYNC1 | I/O | Transmit Sync for Framer 1 | | | 89 | TSYNC2 | I/O | Transmit Sync for Framer 2 | | | 115 | TSYNC3 | I/O | Transmit Sync for Framer 3 | | | 127 | TFSYNC0 | I | Transmit Sync for Elastic Store in Framer 0 | | | 33 | TFSYNC1 | 1 | Transmit Sync for Elastic Store in Framer 1 | | | 67 | TFSYNC2 | 1 | Transmit Sync for Elastic Store in Framer 2 | | | 93 | TFSYNC3 | İ | Transmit Sync for Elastic Store in Framer 3 | | | 125 | TSYSCLK0 | I | Transmit System Clock for Elastic Store in Framer 0 | | | 31 | TSYSCLK1 | I | Transmit System Clock for Elastic Store in Framer 1 | | | 65 | TSYSCLK2 | Ī | Transmit System Clock for Elastic Store in Framer 2 | | | 91 | TSYSCLK3 | I | Transmit System Clock for Elastic Store in Framer 3 | | # RECEIVE PIN LIST Table 1-2 | PIN | SYMBOL | TYPE | DESCRIPTION | |-----|---------|------|-------------------------------------| | 6 | RCLK0 | I | Receive Clock for Framer 0 | | 40 | RCLK1 | I | Receive Clock for Framer 1 | | 74 | RCLK2 | I | Receive Clock for Framer 2 | | 100 | RCLK3 | I | Receive Clock for Framer 3 | | 13 | RSER0 | 0 | Receive Serial Data from Framer 0 | | 49 | RSER1 | 0 | Receive Serial Data from Framer 1 | | 83 | RSER2 | 0 | Receive Serial Data from Framer 2 | | 107 | RSER3 | 0 | Receive Serial Data from Framer 3 | | 9 | RCHCLK0 | 0 | Receive Channel Clock from Framer 0 | | 43 | RCHCLK1 | 0 | Receive Channel Clock from Framer 1 | | 77 | RCHCLK2 | 0 | Receive Channel Clock from Framer 2 | | 103 | RCHCLK3 | 0 | Receive Channel Clock from Framer 3 | | 10 | RCHBLK0 | 0 | Receive Channel Block from Framer 0 | | 44 | RCHBLK1 | 0 | Receive Channel Block from Framer 1 | | 80 | RCHBLK2 | 0 | Receive Channel Block from Framer 2 | | 104 | RCHBLK3 | 0 | Receive Channel Block from Framer 3 | | 5 | RLCLK0 | 0 | Receive Link Clock from Framer 0 | | 39 | RLCLK1 | 0 | Receive Link Clock from Framer 1 | | 73 | RLCLK2 | 0 | Receive Link Clock from Framer 2 | | 99 RLCLK3 O Receive Link Clock from Framer 3 4 RLINK0 O Receive Link Data from Framer 0 38 RLINK1 O Receive Link Data from Framer 1 72 RLINK2 O Receive Link Data from Framer 2 98 RLINK3 O Receive Link Data from Framer 3 8 RPOS0 I Receive Bipolar Data for Framer 0 42 RPOS1 I Receive Bipolar Data for Framer 1 76 RPOS2 I Receive Bipolar Data for Framer 2 102 RPOS3 I Receive Bipolar Data for Framer 3 7 RNEG0 I Receive Bipolar Data for Framer 0 41 RNEG1 I Receive Bipolar Data for Framer 1 75 RNEG2 I Receive Bipolar Data for Framer 2 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Sipolar Data for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O <th></th> | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | 38 RLINK1 O Receive Link Data from Framer 1 72 RLINK2 O Receive Link Data from Framer 2 98 RLINK3 O Receive Link Data from Framer 3 8 RPOS0 I Receive Bipolar Data for Framer 0 42 RPOS1 I Receive Bipolar Data for Framer 1 76 RPOS2 I Receive Bipolar Data for Framer 2 102 RPOS3 I Receive Bipolar Data for Framer 3 7 RNEG0 I Receive Bipolar Data for Framer 0 41 RNEG1 I Receive Bipolar Data for Framer 1 75 RNEG2 I Receive Bipolar Data for Framer 2 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O Receive Sync for Framer 3 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O | | | 72 RLINK2 O Receive Link Data from Framer 2 98 RLINK3 O Receive Link Data from Framer 3 8 RPOS0 I Receive Bipolar Data for Framer 0 42 RPOS1 I Receive Bipolar Data for Framer 1 76 RPOS2 I Receive Bipolar Data for Framer 2 102 RPOS3 I Receive Bipolar Data for Framer 3 7 RNEG0 I Receive Bipolar Data for Framer 0 41 RNEG1 I Receive Bipolar Data for Framer 1 75 RNEG2 I Receive Bipolar Data for Framer 2 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O Receive Sync for Framer 2 106 RSYNC3 I/O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 2 109 RFSYNC3 O | | | 98 RLINK3 O Receive Link Data from Framer 3 8 RPOS0 I Receive Bipolar Data for Framer 0 42 RPOS1 I Receive Bipolar Data for Framer 1 76 RPOS2 I Receive Bipolar Data for Framer 2 102 RPOS3 I Receive Bipolar Data for Framer 3 7 RNEG0 I Receive Bipolar Data for Framer 0 41 RNEG1 I Receive Bipolar Data for Framer 1 75 RNEG2 I Receive Bipolar Data for Framer 2 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O Receive Sync for Framer 3 17 RFSYNC3 O Receive Frame Sync from Framer 0 51 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O | J | | 8 RPOS0 I Receive Bipolar Data for Framer 0 42 RPOS1 I Receive Bipolar Data for Framer 1 76 RPOS2 I Receive Bipolar Data for Framer 2 102 RPOS3 I Receive Bipolar Data for Framer 3 7 RNEG0 I Receive Bipolar Data for Framer 0 41 RNEG1 I Receive Bipolar Data for Framer 1 75 RNEG2 I Receive Bipolar Data for Framer 2 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 0 48 RSYNC2 I/O Receive Sync for Framer 3 17 RFSYNC1 O Receive Frame Sync from Framer 0 51 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O <td></td> | | | 42 RPOS1 I Receive Bipolar Data for Framer 1 76 RPOS2 I Receive Bipolar Data for Framer 2 102 RPOS3 I Receive Bipolar Data for Framer 3 7 RNEG0 I Receive Bipolar Data for Framer 0 41 RNEG1 I Receive Bipolar Data for Framer 1 75 RNEG2 I Receive Bipolar Data for Framer 2 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 2 106 RSYNC3 I/O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 | | | 76 RPOS2 I Receive Bipolar Data for Framer 2 102 RPOS3 I Receive Bipolar Data for Framer 3 7 RNEG0 I Receive Bipolar Data for Framer 0 41 RNEG1 I Receive Bipolar Data for Framer 1 75 RNEG2 I Receive Bipolar Data for Framer 2 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Bipolar Data for Framer 3 12 RSYNC1 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O Receive Sync for Framer 2 106 RSYNC3 I/O Receive Sync for Framer 3 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 1 85 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Frame Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 0 84 RMSYNC2 O Receive Multiframe Sync from Framer 1 | | | 102 | | | 7 RNEG0 I Receive Bipolar Data for Framer 0 41 RNEG1 I Receive Bipolar Data for Framer 1 75 RNEG2 I Receive Bipolar Data for Framer 2 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O Receive Sync for Framer 2 106 RSYNC3 I/O Receive Sync for Framer 3 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 41 RNEG1 I Receive Bipolar Data for Framer 1 75 RNEG2 I Receive Bipolar Data for Framer 2 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O Receive Sync for Framer 2 106 RSYNC3 I/O Receive Sync for Framer 3 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 1 85 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 75 RNEG2 I Receive Bipolar Data for Framer 2 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O Receive Sync for Framer 2 106 RSYNC3 I/O Receive Sync for Framer 3 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 1 85 RFSYNC2 O Receive Frame Sync from Framer 3 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 101 RNEG3 I Receive Bipolar Data for Framer 3 12 RSYNC0 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O Receive Sync for Framer 2 106 RSYNC3 I/O Receive Sync for Framer 3 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 1 85 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 12 RSYNC0 I/O Receive Sync for Framer 0 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O Receive Sync for Framer 2 106 RSYNC3 I/O Receive Sync for Framer 3 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 1 85 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 48 RSYNC1 I/O Receive Sync for Framer 1 82 RSYNC2 I/O Receive Sync for Framer 2 106 RSYNC3 I/O Receive Sync for Framer 3 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 1 85 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 82 RSYNC2 I/O Receive Sync for Framer 2 106 RSYNC3 I/O Receive Sync for Framer 3 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 1 85 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 106 RSYNC3 I/O Receive Sync for Framer 3 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 1 85 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 17 RFSYNC0 O Receive Frame Sync from Framer 0 51 RFSYNC1 O Receive Frame Sync from Framer 1 85 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 51 RFSYNC1 O Receive Frame Sync from Framer 1 85 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 85 RFSYNC2 O Receive Frame Sync from Framer 2 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 109 RFSYNC3 O Receive Frame Sync from Framer 3 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | ļ | | 16 RMSYNC0 O Receive Multiframe Sync from Framer 0 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 50 RMSYNC1 O Receive Multiframe Sync from Framer 1 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | 84 RMSYNC2 O Receive Multiframe Sync from Framer 2 | | | | | | 108 RMSYNC3 O Receive Multiframe Sync from Framer 3 | | | | | | 11 RSYSCLK0 I Receive System Clock for Elastic Store in Framer 0 | | | 45 RSYSCLK1 I Receive System Clock for Elastic Store in Framer 1 | ļ | | 81 RSYSCLK2 I Receive System Clock for Elastic Store in Framer 2 | ļ | | 105 RSYSCLK3 I Receive System Clock for Elastic Store in Framer 3 | | | 18 RLOS/LOTC0 O Receive Loss of Sync/Loss of Transmit Clock from Framer 0 | | | 52 RLOS/LOTC1 O Receive Loss of Sync/Loss of Transmit Clock from Framer 1 | | | 86 RLOS/LOTC2 O Receive Loss of Sync/Loss of Transmit Clock from Framer 2 | | | 112 RLOS/LOTC3 O Receive Loss of Sync/Loss of Transmit Clock from Framer 3 | | # CONTROL PORT/TEST/SUPPLY PIN LIST Table 1-3 | PIN | SYMBOL | TYPE | DESCRIPTION | |-----|-------------------|------|-----------------------------------------------------------------| | 57 | TEST | 1 | 3-State Control for all Output and I/O Pins | | 60 | CS | 1 | Chip Select | | 58 | FS0 | 1 | Framer Select 0 for Parallel Control Port | | 59 | FS1 | 1 | Framer Select 1 for Parallel Control Port | | 61 | BTS | 1 | Bus Type Select for Parallel Control Port | | 63 | WR(R/W) | 1 | Write Input (Read/Write) | | 62 | RD (DS) | Ţ | Read Input (Data Strobe) | | 23 | A0 | I | Address Bus Bit 0; LS | | 24 | A1 | 1 | Address Bus Bit 1 | | 25 | A2 | Ţ | Address Bus Bit 2 | | 26 | А3 | I | Address Bus Bit 3 | | 27 | A4 | 1 | Address Bus Bit 4 | | 28 | <b>A</b> 5 | I | Address Bus Bit 5 | | 29 | A6 or ALE<br>(AS) | I | Address Bus Bit 6; MSB or Address Latch Enable (Address Strobe) | | 30 | ĪNT | 0 | Receive Alarm Interrupt for all Four Framers | | 64 | MUX | I | Non-Multiplexed or Multiplexed Bus Select | | 117 | D0 or AD0 | 1/0 | Data Bus Bit 0 or Address/Data Bus Bit 0; LSB | | 118 | D1 or AD1 | 1/0 | Data Bus Bit 1 or Address/Data Bus Bit 1 | | 119 | D2 or AD2 | 1/0 | Data Bus Bit 2 or Address/Data Bus Bit 2 | | 120 | D3 or AD3 | 1/0 | Data Bus Bit 3 or Address/Data Bus Bit 3 | | 121 | D4 or AD4 | 1/0 | Data Bus Bit 4 or Address/Data Bus Bit 4 | | 122 | D5 or AD5 | 1/0 | Data Bus Bit 5 or Address/Data Bus Bit 5 | | 123 | D6 or AD6 | 1/0 | Data Bus Bit 6 or Address/Data Bus Bit 6 | | 124 | D7 or AD7 | 1/0 | Data Bus Bit 7 or Address/Data Bus Bit 7; MSB | | 15 | $V_{\mathrm{DD}}$ | 1 | Positive Supply Voltage | | 47 | $V_{\mathrm{DD}}$ | 1 | Positive Supply Voltage | | 79 | $V_{\mathrm{DD}}$ | _ | Positive Supply Voltage | | 111 | $V_{\mathrm{DD}}$ | 1 | Positive Supply Voltage | | 14 | V <sub>SS</sub> | _ | Signal Ground | | 46 | V <sub>SS</sub> | - | Signal Ground | | 78 | V <sub>SS</sub> | | Signal Ground | | 110 | V <sub>SS</sub> | - | Signal Ground | **DS21Q41B PIN DESCRIPTION** Table 1–4 **Transmit Clock [TCLK].** 1.544 MHz primary clock. Used to clock data through the transmit side formatter. **Transmit Serial Data [TSER].** Transmit NRZ serial data. Sampled on the falling edge of TCLK when the transmit side elastic store is disabled. Sampled on the falling edge of TSYSCLK when the transmit side elastic store is enabled. Transmit Channel Clock [TCHCLK]. 192 KHz clock which pulses high during the LSB of each channel. Synchronous with TCLK when the transmit side elastic store is disabled. Synchronous with TSYSCLK when the transmit side elastic store is enabled. Useful for parallel to serial conversion of channel data, locating robbed—bit signaling bits, and for blocking clocks in DDS applications. See Section 12 for timing details. **Transmit Bipolar Data [TPOS and TNEG].** Updated on rising edge of TCLK. Can be programmed to output NRZ data on TPOS via the TCR1.7 control bit. Transmit Channel Block [TCHBLK]. A user programmable output that can be forced high or low during any of the 24 T1 channels. Synchronous with TCLK when the transmit side elastic store is disabled. Synchronous with TSYSCLK when the transmit side elastic store is enabled. Useful for blocking clocks to a serial UART or LAPD controller in applications where not all T1 channels are used such as Fractional T1, 384K bps service, 768K bps, or ISDN-PRI. Also useful for locating individual channels in drop-and-insert applications and for per-channel loopback. See Section 12 for timing details **Transmit System Clock [TSYSCLK].** 1.544 MHz or 2.048 MHz clock. Only used when the transmit side elastic store function is enabled. Should be tied low in applications that do not use the transmit side elastic store. **Transmit Link Clock [TLCLK].** 4 KHz or 2 KHz (ZBTSI) demand clock for the TLINK input. See Section 12 for timing details. **Transmit Link Data [TLINK].** If enabled via TCR1.2, this pin will be sampled during the F-bit time on the falling edge of TCLK for data insertion into either the FDL stream (ESF) or the Fs bit position (D4) or the Z-bit position (ZBTSI). See Section 12 for timing details. Transmit Sync [TSYNC]. A pulse at this pin will establish either frame or multiframe boundaries for the DS21Q41B. Via TCR2.2, the DS21Q41B can be programmed to output either a frame or multiframe pulse at this pin. If this pin is set to output pulses at frame boundaries, it can also be set via TCR2.4 to output double—wide pulses at signaling frames. See Section 12 for timing details. **Transmit Frame Sync [TFSYNC].** 8 KHz pulse. Only used when the transmit side elastic store is enabled. A pulse at this pin will establish frame boundaries for the DS21Q41B. Should be tied low in applications that do not use the transmit side elastic store. See Section 12 for timing details. Receive Link Data [RLINK]. Updated with either FDL data (ESF) or Fs bits (D4) or Z bits (ZBTSI) one RCLK before the start of a frame. See Section 12 for timing details. **Receive Link Clock [RLCLK].** 4 KHz or 2 KHz (ZBTSI) demand clock for the RLINK input. See Section 12 for timing details. Receive Clock [RCLK]. 1.544 MHz primary clock. Used to clock data through the receive side of the framer Receive Channel Clock [RCHCLK]. 192 KHz clock which pulses high during the LSB of each channel. Synchronous with RCLK when the receive side elastic store is disabled. Synchronous with RSYSCLK when the receive side elastic store is enabled. Useful for parallel to serial conversion of channel data, locating robbed—bit signaling bits, and for blocking clocks in DDS applications. See Section 12 for timing details. Receive Channel Block [RCHBLK]. A user programmable output that can be forced high or low during any of the 24 T1 channels. Synchronous with RCLK when the receive side elastic store is disabled. Synchronous with RSYSCLK when the receive side elastic store is enabled. Useful for blocking clocks to a serial UART or LAPD controller in applications where not all T1 channels are used such as Fractional T1, 384K bps service, 768K bps, or ISDN-PRI. Also useful for locating individual channels in drop—and—insert applications and for per—channel loopback. See Section 12 for timing details. Receive Serial Data [RSER]. Received NRZ serial data. Updated on rising edges of RCLK when the receive side elastic store is disabled. Updated on the rising edges of RSYSCLK when the receive side elastic store is enabled. Receive Sync [RSYNC]. An extracted pulse, one RCLK wide, is output at this pin which identifies either frame (RCR2.4=0) or multiframe boundaries (RCR2.4=1). If set to output frame boundaries, then via RCR2.5, RSYNC can also be set to output double—wide pulses on signaling frames. If the receive side elastic store is enabled, then this pin can be enabled to be an input at which a frame boundary pulse is applied. See Section 12 for timing details. Receive Frame Sync (RFSYNC). An extracted 8 KHz pulse, one RCLK wide, is output at this pin which identifies frame boundaries. See Section 12 for timing details. Receive Multiframe Sync [RMSYNC]. Only used when the receive side elastic store is enabled. An extracted pulse, one RSYSCLK wide, is output at this pin which identifies multiframe boundaries. If the receive side elastic store is disabled, then this output should be ignored. See Section 12 for timing details. Receive Bipolar Data Inputs [RPOS and RNEG]. Sampled on falling edge of RCLK. Tie together to receive NRZ data and disable bipolar violation monitoring circuitry. Receive System Clock [RSYSCLK]. 1.544 MHz or 2.048 MHz clock. Only used when the elastic store function is enabled. Should be tied low in applications that do not use the elastic store. Allowing this pin to float can cause the device to 3–state it's outputs. Receive Loss of Sync/Loss of Transmit Clock [RLOS/LOTC]. A dual function output. If CCR1.6=0, then this pin will toggle high when the synchronizer is searching for the T1 frame and multiframe. If CCR1.6=1, then this pin will toggle high if the TCLK pin has not been toggled for 5 $\mu$ s. Receive Alarm Interrupt [INT]. Flags host controller during conditions defined in the Status Registers of the four framers. User can poll the Interrupt Status Register (ISR) to determine which status register in which framer is active (if any). Active low, open drain output. **3–State Control [Test].** Set high to 3–state all output and I/O pins (including the parallel control port). Set low for normal operation. Useful in board level testing. **Bus Operation [MUX].** Set low to select non-multiplexed bus operation. Set high to select multiplexed bus operation. Data Bus [D0 to D7] or Address/Data Bus [AD0 to AD7]. In non-multiplexed bus operation (MUX=0), serves as the data bus. In multiplexed bus operation (MUX=1), serves as a 8-bit multiplexed address/data bus. **Address Bus [A0 to A5].** In non-multiplexed bus operation (MUX=0), serves as the address bus. In multiplexed bus operation (MUX=1), these pins are not used and should be tied low. **Bus Type Select [BTS].** Strap high to select Motorola bus timing; strap low to select Intel bus timing. This pin controls the function of the $\overline{RD}(DS)$ , ALE(AS), and $\overline{WR}(R/\overline{W})$ pins. If BTS=1, then these pins assume the function listed in parenthesis (). Read Input [RD] (Data Strobe [DS]). Framer Selects [FS0 and FS1]. Selects which of the four framers to be accessed. **Chip Selects** [CS]. Must be low to read or write to any of the four framers. **A6 or Address Latch Enable [ALE] (Address Strobe [AS]).** In non–multiplexed bus operation (MUX=0), serves as the upper address bit. In multiplexed bus operation (MUX=1), serves to demultiplex the bus on a positive–going edge. Write Input $[\overline{WR}]$ (Read/Write $[R/\overline{W}]$ ). Positive Supply [V<sub>DD</sub>]. 5.0 volts ±0.5volts. Signal Ground [V<sub>SS</sub>]. 0.0 volts. # DS21Q41B REGISTER MAP Table 1-5 | | R/W | REGISTER NAME | | | | |---------|-----|--------------------------------------------------------|--|--|--| | ADDRESS | R/W | | | | | | 20 | | Status Register 1 | | | | | 21 | R/W | Status Register 2 | | | | | 22 | R/W | Receive Information Register 1 | | | | | 23 | R | Line Code Violation Count<br>Register 1 | | | | | 24 | R | Line Code Violation Count<br>Register 2 | | | | | 25 | R | Path Code Violation Count<br>Register 1 <sup>(1)</sup> | | | | | 26 | R | Path Code Violation Count<br>Register 2 | | | | | 27 | R | Multiframe Out of Sync Count<br>Register 2 | | | | | 28 | R | Receive FDL Register | | | | | 29 | R/W | Receive FDL Match Register 1 | | | | | 2A | R/W | Receive FDL Match Register 2 | | | | | 2B | R/W | Receive Control Register 1 | | | | | 2C | R/W | Receive Control Register 2 | | | | | 2D | R/W | Receive Mark Register 1 | | | | | 2E | R/W | Receive Mark Register 2. | | | | | 2F | R/W | Receive Mark Register 3 | | | | | 30 | R/W | Common Control Register 3 | | | | | 31 | R/W | Receive Information Register 2 | | | | | 32 | R/W | Transmit Channel Blocking<br>Register 1 | | | | | 33 | R/W | Transmit Channel Blocking<br>Register 2 | | | | | 34 | R/W | Transmit Channel Blocking<br>Register 3 | | | | | 35 | R/W | Transmit Control Register 1 | | | | | 36 | R/W | Transmit Control Register 2 | | | | | 37 | R/W | Common Control Register 1 | | | | | 38 | R/W | Common Control Register 2 | | | | | 39 | R/W | Transmit Transparency Register 1 | | | | | зА | R/W | Transmit Transparency Register 2 | | | | | 3B | R/W | Transmit Transparency Register 3 | | | | | 3C | R/W | Transmit Idle Register 1 | | | | | 3D | R/W | Transmit Idle Register 2 | | | | | 3E | R/W | Transmit Idle Register 3 | | | | | ADDRESS | R/W | REGISTER NAME | | | |---------|-----|----------------------------------------|--|--| | 3F | R/W | Transmit Idle Definition Register | | | | 60 | R | Receive Signaling Register 1 | | | | 61 | R | Receive Signaling Register 2 | | | | 62 | R | Receive Signaling Register 3 | | | | 63 | R | Receive Signaling Register 4 | | | | 64 | R | Receive Signaling Register 5 | | | | 65 | R | Receive Signaling Register 6 | | | | 66 | R | Receive Signaling Register 7 | | | | 67 | R | Receive Signaling Register 8 | | | | 68 | R | Receive Signaling Register 9 | | | | 69 | R | Receive Signaling Register 10 | | | | 6A | R | Receive Signaling Register 11 | | | | 6B | R | Receive Signaling Register 12 | | | | 6C | R/W | Receive Channel Blocking<br>Register 1 | | | | 6D | R/W | Receive Channel Blocking<br>Register 2 | | | | 6E | R/W | Receive Channel Blocking<br>Register 3 | | | | 6F | R/W | Interrupt Mast Register 2 | | | | 70 | R/W | Transmit Signaling Register 1 | | | | 71 | R/W | Transmit Signaling Register 2 | | | | 72 | R/W | Transmit Signaling Register 3 | | | | 73 | R/W | Transmit Signaling Register 4 | | | | 74 | R/W | Transmit Signaling Register 5 | | | | 75 | R/W | Transmit Signaling Register 6 | | | | 76 | R/W | Transmit Signaling Register 7 | | | | 77 | R/W | Transmit Signaling Register 8 | | | | 78 | R/W | Transmit Signaling Register 9 | | | | 79 | R/W | Transmit Signaling Register 10 | | | | 7A | R/W | Transmit Signaling Register 11 | | | | 7B | R/W | Transmit Signaling Register 12 | | | | 7C | R/W | Test Register <sup>(2)</sup> | | | | 7D | R/W | Test Register <sup>(2)</sup> | | | | 7E | R/W | Transmit FDL Register | | | | 7F | R/W | Interrupt Mask Register 1 | | | - 1. Address 25 also contains Multiframe Out of Sync Count Register 1. - 2. The Test Registers are used only by the factory; these registers must be cleared (set to all zeros) on power—up initialization to insure proper operation. - 3. Any unused register address will allow the status of the interrupts to appear on the bus. # DS21Q41B FRAMER DECODE Table 1-6 | FS1 | FS0 | FRAMER ACCESSED | | | |-----|-----|-----------------|--|--| | 0 | 0 | #0 | | | | 0 | 1 | #1 | | | | 1 | 0 | #2 | | | | 1 | 1 | #3 | | | # 2.0 PARALLEL PORT The DS21Q41B is controlled via either a non–mutliplexed (MUX=0) or multiplexed (MUX=1) by an external microcontroller or microprocessor. The DS21Q41B can operate with either Intel or Motorola bus timing configurations. If the BTS pin is tied low, Intel timing will be selected; if tied high, Motorola timing will be selected. All Motorola bus signals are listed in parenthesis (). See the timing diagrams in the A.C. Electrical Characteristics for more details. # 3.0 CONTROL REGISTERS The operation of each framer within the DS21Q41B is configured via a set of seven registers. Typically, the control registers are only accessed when the system is first powered up. Once the DS21Q41B has been initialized, the control registers will only need to be accessed when there is a change in the system configuration. There are two Receive Control Registers (RCR1 and RCR2), two Transmit Control Registers (TCR1 and TCR2), and three Common Control Registers (CCR1, CCR2, and CCR3). RCR1: RECEIVE CONTROL REGISTER 1 (Address=2B Hex) | (MSB) | | | | | | | (LSB) | |--------|---------|------|------------------------------------------------------------|----------------|---------------|---------------|--------| | LCVCRF | ARC | OOF1 | OOF2 | SYNCC | CYNCT | SYNCE | RESYNC | | SYMBOL | POSITIO | ON | NAME AND DE | | | | | | LCVCRF | RCR1. | | <b>Line Code Vio</b> l<br>0=do not count<br>1=count excess | excessive zer | | ction Select. | | | ARC | RCR1. | | <b>Auto Resync (</b><br>0=Resync on C<br>1=Resync on C | OF or RCL ev | ent | | | | OOF1 | RCR1. | - ( | Out Of Frame :<br>0=2/4 frame bit<br>1=2/5 frame bit | s in error | | | | | OOF2 | RCR1. | | Out Of Frame :<br>0=follow RCR1<br>1=2/6 frame bit | .5 | | | | | SYNCC | RCR1. | ( | <b>Sync Criteria.</b><br>0=search for Ft<br>1=cross couple | pattern, then | search for Fs | pattern | | | | | | <b>In ESF Framin</b><br>0=search for FF<br>1=search for FF | S pattern only | | | | | SYNCT | RCR1. | | <b>Sync Time.</b><br>0=qualify 10 bit<br>1=qualify 24 bit | | | | | SYNCE RCR1.1 Sync Enable. 0=auto resync enabled 1=auto resync disabled RESYNC RCR1.0 Resync. When toggled from low to high, a resynchronization of the receive side framer is initiated. Must be cleared and set again for a subsequent resvnc. # RCR2: RECEIVE CONTROL REGISTER 2 (Address=2C Hex) | (MSB) | | | | | | | (LSB) | | |-------|-------|------|-----|------|------|------|--------|--| | RCS | ZBTSI | RSDW | RSM | RSIO | D4YM | FSBE | MOSCRF | | | RCS | ZBTSI | RSDW | RSM RSIO D4YM FSBE MOSCRF | | | | | | |--------|----------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------------------|-----------------|--------------------|--| | SYMBOL | . POSITI | ON N | NAME AND DESCRIPTION | | | | | | | RCS | RCR2 | C | Receive Code Select. 0=idle code (7F Hex) 1=digital milliwatt code (1E/0B/0B/1E/9E/8B/8B/9E Hex) | | | | | | | ZBTSI | RCR2 | C | ZBTSI Enable. 0=ZBTSI disabled 1=ZBTSI enabled | | | | | | | RSDW | RCR2 | | RSYNC Double-Wide. 0=do not pulse double-wide in signaling frames 1=do pulse double-wide in signaling frames (note: this bit must be set to zero when RCR2.4=1 or when RCR2.3=1) | | | | must be set to | | | RSM | RCR2 | C | RSYNC Mode :<br>)=frame mode<br> =multiframe m | (see the timing | | | | | | RSIO | RCR2 | 0 | RSYNC I/O Sel<br>D=RSYNC is an<br>I=RSYNC is an<br>De set to zero w | n output<br>input (only vali | | re enabled) (no | ote: this bit must | | | D4YM | RCR2 | c | <b>04 Yellow Alar</b><br>ezeros in bit 2<br>ea one in the S | of all channels | _ | | | | | FSBE | RCR2 | C | PCVCR Fs Bit<br>)=do not report<br> =report bit erro | bit errors in F | sbit position; o | , , | | | | MOSCRF | RCR2 | C | Multiframe Out<br>ecount errors<br>ecount the num | in the framing | bit position | | et. | | # TCR1: TRANSMIT CONTROL REGISTER 1 (Address=35 Hex) (MSB) (LSB) LOTCMC TFPT TCPT RBSE GB7S TLINK TBL TYEL | LOTOMO | TEPT TOPT | RBSE GB/S ILINK IBL IYEL | |--------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | POSITION | NAME AND DESCRIPTION | | LOTCMC | TCR1.7 | Loss Of Transmit Clock Mux Control. Determines whether the transmit side formatter should switch to the ever present RCLK if the TCLK input should fail to transition (see Figure 1–1 for details). 0=do not switch to RCLK if TCLK stops 1=switch to RCLK if TCLK stops | | TFPT | TCR1.6 | <b>Transmit Framing Pass Through.</b> (see note below) 0=Ft or FPS bits sourced internally 1=Ft or FPS bits sampled at TSER during F-bit time | | TCPT | TCR1.5 | Transmit CRC Pass Through. (see note below) 0=source CRC6 bits internally 1=CRC6 bits sampled at TSER during F-bit time | | RBSE | TCR1.4 | Robbed Bit Signaling Enable. (see note below) 0=no signaling is inserted in any channel 1=signaling is inserted in all channels (the TTR registers can be used to block insertion on a channel by channel basis) | | GB7S | TCR1.3 | Global Bit 7 Stuffing. (see note below) 0=allow the TTR registers to determine which channels containing all zeros are to be Bit 7 stuffed 1=force Bit 7 stuffing in all zero byte channels regardless of how the TTR registers are programmed | | TLINK | TCR1.2 | TLINK Select. (see note below) 0=source FDL or Fs bits from TFDL register 1=source FDL or Fs bits from the TLINK pin | | TBL | TCR1.1 | Transmit Blue Alarm. (see note below) 0=transmit data normally 1=transmit an unframed all ones code at TPOS and TNEG | | TYEL | TCR1.0 | Transmit Yellow Alarm. (see note below) 0=do not transmit yellow alarm 1=transmit yellow alarm | Note: for a detailed description of how the bits in TCR1 affect the transmit side formatter of the DS21Q41, please see Figure 12–9. # TCR2: TRANSMIT CONTROL REGISTER 2 (Address=36 Hex) | (INIOR) | | | | | | | (LSB) | |---------|-------|-------|------|-----|------|------|-------| | TEST1 | TEST0 | ZBTSI | TSDW | TSM | TSIO | D4YM | B77S | | | | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | |--------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | POSITION | NAME AND DESCRIPTION | | TEST1 | TCR2.7 | Test Mode Bit 1 for Output Pins. See Table 3–1. | | TEST0 | TCR2.6 | Test Mode Bit 0 for Output Pins. See Table 3–1. | | ZBTSI | TCR2.5 | ZBTSI Enable. 0=ZBTSI disabled 1=ZBTSI enabled | | TSDW | TCR2.4 | TSYNC Double—Wide. (Note: this bit must be set to zero when TCR2.3=1 or when TCR2.2=0) 0=do not pulse double—wide in signaling frames 1=do pulse double—wide in signaling frames | | TSM | TCR2.3 | TSYNC Mode Select. 0=frame mode (see the timing in Section 12) 1=multiframe mode (see the timing in Section 12) | | TSIO | TCR2.2 | TSYNC I/O Select. 0=TSYNC is an input 1=TSYNC is an output | | D4YM | TCR2.1 | D4 Yellow Alarm Select. 0=zeros in bit 2 of all channels 1=a one in the S-bit position of frame 12 | | B7ZS | TCR2.0 | Bit 7 Zero Suppression Enable. 0=no stuffing occurs 1=Bit 7 force to a one in channels with all zeros | # **OUTPUT PIN TEST MODES** Table 3-1 | TEST1 | TEST0 | EFFECT ON OUTPUT PINS | |-------|-------|-------------------------------------------------------------------------------| | 0 | 0 | Operate normally | | 0 | 1 | Force all output pins 3-state (including all I/O pins and parallel port pins) | | 1 | 0 | Force all output pins low (including all I/O pins except parallel port pins) | | 1 | 1 | Force all output pins high (including all I/O pins except parallel port pins) | # CCR1: COMMON CONTROL REGISTER 1 (Address=37 Hex) | (MSB) | (MPR) | | | | | | | | |-------|-------|------|--------|--------|------|-----|-----|--| | TESE | ODF | RSAO | TSCLKM | RSCLKM | RESE | PLB | FLB | | | SYMBOL | POSITION | NAME AND DESCRIPTION | |--------|----------|------------------------------------------------------------------------------------------------------------------------------| | TESE | CCR1.7 | Transmit Elastic Store Enable. 0=elastic store is bypassed 1=elastic store is enabled | | ODF | CCR1.6 | Output Data Format. 0=bipolar data at TPOS and TNEG 1=NRZ data at TPOS; TNEG=0 | | RSAO | CCR1.5 | Receive Signaling All ones. 0=allow robbed signaling bits to appear at RSER 1=force all robbed signaling bits at RSER to one | | TSCLKM | CCR1.4 | TSYSCLK Mode Select.<br>0=if TSYSCLK is 1.544 MHz<br>1=if TSYSCLK is 2.048 MHz | | RSCLKM | CCR1.3 | RSYSCLK Mode Select. 0=if RSYSCLK is 1.544 MHz 1=if RSYSCLK is 2.048 MHz | | RESE | CCR1.2 | Receive Elastic Store Enable. 0=elastic store is bypassed 1=elastic store is enabled | | PLB | CCR1.1 | Payload Loopback. 0=loopback disabled 1=loopback enabled | | FLB | CCR1.0 | Framer Loopback. 0=loopback disabled 1=loopback enabled | # PAYLOAD LOOPBACK When CCR1.1 is set to a one, the DS21Q41B will be forced into Payload LoopBack (PLB). Normally, this loopback is only enabled when ESF framing is being performed. In a PLB situation, the DS21Q41B will loop the 192 bits of payload data (with BPVs corrected) from the receive section back to the transmit section. The FPS framing pattern, CRC6 calculation, and the FDL bits are not looped back, they are reinserted by the DS21Q41B. When PLB is enabled, the following will occur: - data will be transmitted from the TPOS and TNEG pins synchronous with RCLK instead of TCLK - 2. all of the receive side signals will continue to operate normally - 3. the TCHCLK and TCHBLK signals are forced low - 4. data at the TSER pin is ignored - the TLCLK signal will become synchronous with RCLK instead of TCLK # FRAMER LOOPBACK When CCR1.0 is set to a one, the DS21Q41B will enter a Framer LoopBack (FLB) mode. This loopback is useful in testing and debugging applications. In FLB, the DS21Q41B will loop data from the transmit side back to the receive side. When FLB is enabled, the following will occur: - an unframed all ones code will be transmitted at TPOS and TNEG - 2. data at RPOS and RNEG will be ignored - 3. all receive side signals will take on timing synchronous with TCLK instead of RCLK # CCR2: COMMON CONTROL REGISTER 2 (Address=38 Hex) | (MSB) | | | | | | | (LSB) | | |-------|-------|--------|------|-----|-------|--------|-------|--| | TFM | TB8ZS | TSLC96 | TFDL | RFM | RB8ZS | RSLC96 | RFDL | | | I FIVI | 10023 | 131090 | IFDL | ⊓ FIVI | NDOZO | NOLU90 | NEDL | | |--------|---------|--------|------------------------------------------------------------------------------|------------|---------------|--------|------|--| | SYMBOL | POSITIO | ON | NAME AND DE | SCRIPTION | | | | | | TFM | CCR2 | | <b>Transmit Fram</b><br>0=D4 framing n<br>1=ESF framing | node | t. | | | | | TB8ZS | CCR2. | | <b>Transmit B8ZS Enable.</b> 0=B8ZS disabled 1=B8ZS enabled | | | | | | | TSLC96 | CCR2. | | <b>Transmit SLC-</b><br>0=SLC-96 disa<br>1=SLC-96 ena | bled | ertion Enable | | | | | TFDL | CCR2 | | Transmit Zero Stuffer Enable. 0=zero stuffer disabled 1=zero stuffer enabled | | | | | | | RFM | CCR2 | | <b>Receive Frame</b><br>0=D4 framing n<br>1=ESF framing | node | | | | | | RB8ZS | CCR2 | | <b>Receive B8ZS</b><br>0=B8ZS disable<br>1=B8ZS enable | ed | | | | | | RSLC96 | CCR2 | | <b>Receive SLC</b> -<br>0=SLC-96 disa<br>1=SLC-96 ena | lbled | | | | | | RFDL | CCR2 | | <b>Receive Zero I</b><br>0=zero destuffe<br>1=zero destuffe | r disabled | ble. | | | | # CCR3: COMMON CONTROL REGISTER 3 (Address=30 Hex) (MSB) (LSB) | ESMDM | ESR | RLOS | RSMS | PDE | TLD | TLU | _ | |--------|-----------|---------|-------------------------------------------------------|--------------------------------|----------------|---------------|------------------------------------------------------| | SYMBOL | _ POSITIO | N NC | IAME AND DE | SCRIPTION | | | | | ESMDM | CCR3 | 0 | Elastic Store N<br>=elastic stores<br>=elastic stores | operate at ful | Í two frame de | | or details. | | ESR | CCR3 | ti<br>T | c stores to a | known depth.<br>e been applied | Should be t | toggled after | ll force the elas-<br>RSYSCLK and<br>cleared and set | | RLOS | CCR3 | 0 | Function of the<br>EReceive Loss<br>=Loss of Trans | s of Sync (RLC | OS) | | | | RSMS | CCR3.4 | RSYNC Multiframe Skip Control. Useful in framing format conversions from D4 to ESF. 0=RSYNC will output a pulse at every multfirame 1=RSYNC will output a pulse at every other multiframe note: for this bit to have any affect, the RSYNC must be set to output multiframe pulses (RCR2.4=1 and RCR2.3=0). | |------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PDE | CCR3.3 | Pulse Density Enforcer Enable. 0=disable transmit pulse density enforcer 1=enable transmit pulse density enforcer | | TLD | CCR3.2 | Transmit Loop Down Code (001). 0=transmit data normally 1=replace normal transmitted data with loop down code | | TLU | CCR3.1 | Transmit Loop Up Code (00001). 0=transmit data normally 1=replace normal transmitted data with loop up code | | _ | CCR3.0 | Not Assigned. Must be set to zero when written | # LOOP CODE GENERATION When either the CCR3.1 or CCR3.2 bits are set to one, the DS21Q41B will replace the normal transmitted payload with either the Loop Up or Loop Down code respectively. The DS21Q41B will overwrite the repeating loop code pattern with the framing bits. The SCT will continue to transmit the loop codes as long as either bit is set. It is an illegal state to have both CCR3.1 and CCR3.2 set to one at the same time. # **PULSE DENSITY ENFORCER** The DS21Q41B always examines both the transmit and receive data streams for violations of the following rules which are required by ANSI T1.403-1989: — no more than 15 consecutive zeros — at least N ones in each and every time window of 8 x (N+1) bits where N=1 through 23. Violations for the transmit and receive data streams are reported in the RIR2.2 and RIR2.1 bits respectively. When the CCR3.3 is set to one, the DS21Q41B will force the transmitted stream to meet this requirement no matter the content of the transmitted stream. When running B8ZS, the CCR3.3 bit should be set to zero since B8ZS encoded data streams cannot violate the pulse density requirements. # **POWER-UP SEQUENCE** On power-up, after the supplies are stable, the DS21Q41B should be configured for operation by writing to all of the internal registers (this includes setting the Test Registers to 00Hex) since the contents of the internal registers cannot be predicted on power-up. Finally, after the TSYSCLK and RSYSCLK inputs are stable, the ESR bit should be toggled from a zero to a one (this step can be skipped if the elastic stores are disabled). # 4.0 STATUS AND INFORMATION REGISTERS There is a set of four registers that contain information on the current real time status of the DS21Q41B, Status Register 1 (SR1), Status Register 2 (SR2), Receive Information Register 1 (RIR1), and Receive Information Register 2 (RIR2). When a particular event has occurred (or is occurring), the appropriate bit in one of these four registers will be set to a one. All of the bits in these registers operate in a latched fashion. This means that if an event occurs and a bit is set to a one in any of the registers, it will remain set until the user reads that bit. The bit will be cleared when it is read and it will not be set again until the event has occurred again or if the alarm(s) is still present. The user will always precede a read of these registers with a write. The byte written to the register will inform the DS21Q41B which bits the user wishes to read and have cleared. The user will write a byte to one of these four registers, with a one in the bit positions he or she wishes to read and a zero in the bit positions he or she does not wish to obtain the latest information on. When a one is written to a bit location, the read register will be updated with current value and it will be cleared. When a zero is written to a bit position, the read register will not be updated and the previous value will be held. A write to the status and information registers will be immediately followed by a read of the same register. The read result should be logically AND'ed with the mask byte that was just written and this value should be written back into the same register to insure that the bit does indeed clear. This second write is necessary because the alarms and events in the status registers occur asynchronously in respect to their access via the parallel port. The write—read—write scheme is unique to the four status registers and it allows an external microcontroller or microprocessor to individually poll certain bits without disturbing the other bits in the register. This operation is key in controlling the DS21Q41B with higher—order software languages. The SR1 and SR2 registers have the unique ability to initiate a hardware interrupt via the $\overline{\text{INT}}$ output pin. All four framers within the DS21Q41B share the $\overline{\text{INT}}$ output. Each of the alarms and events in the SR1 and SR2 can be either masked or unmasked from the interrupt pins via the Interrupt Mask Register 1 (IMR1) and Interrupt Mask Register 2 (IMR2) respectively. The user can determine which framer has active interrupts by polling the Interrupt Status Register (ISR). ISR: INTERRUPT STATUS REGISTER (any unused address) | (MSB) | | | | | | | (LSB) | |--------|-----------|-------|--------------------------------------|-----------|-------------|-------|-------| | F3SR2 | F3SR1 | F2SR2 | F2SR1 | F1SR2 | F1SR1 | F0SR2 | F0SR1 | | SYMBOL | . POSITIO | ON | NAME AND DE | SCRIPTION | | | | | F3SR2 | ISR.7 | | Status of Inter<br>1=interrupt activ | | n Framer 3. | | | | F3SR1 | ISR.6 | | Status of Inter<br>1=interrupt activ | • | n Framer 3. | | | | F2SR2 | ISR.5 | | Status of Inter<br>1=interrupt activ | • | n Framer 2. | | | | F2SR1 | ISR.4 | | Status of Inter<br>1=interrupt activ | • | n Framer 2. | | | | F1SR2 | ISR.3 | | Status of Inter<br>1=interrupt activ | | n Framer 1. | | | | F1SR1 | ISR.2 | | Status of Inter<br>1=interrupt activ | • | n Framer 1. | | | | F0SR2 | ISR.1 | | Status of Inter<br>1=interrupt activ | • | n Framer 0. | | | | F0SR1 | ISR.0 | | Status of Inter<br>1=interrupt activ | • | n Framer 0. | | | # RIR1: RECEIVE INFORMATION REGISTER 1 (Address=22 Hex) | (MSB) | | | | | | | (LSB) | |-------|-----|------|------|------|------|------|-------| | COFA | 8ZD | 16ZD | RESF | RESE | SEFE | B8ZS | FBE | | 00.71 | 025 1025 | 1.23. 1.23. 32.2 33.2 | |--------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | POSITION | NAME AND DESCRIPTION | | COFA | RIR1.7 | <b>Change of Frame Alignment.</b> Set when the last resync resulted in a change of frame or multiframe alignment. | | 8ZD | RIR1.6 | <b>Eight Zero Detect.</b> Set when a string of at least eight consecutive zeros (regardless of the length of the string) have been received at RPOS and RNEG. | | 16ZD | RIR1.5 | <b>Sixteen Zero Detect.</b> Set when a string of at least sixteen consecutive zeros (regardless of the length of the string) have been received at RPOS and RNEG. | | RESF | RIR1.4 | <b>Receive Elastic Store Full.</b> Set when the receive elastic store buffer fills and a frame is deleted. | | RESE | RIR1.3 | <b>Receive Elastic Store Empty.</b> Set when the receive elastic store buffer empties and a frame is repeated. | | SEFE | RIR1.2 | <b>Severely Errored Framing Event.</b> Set when 2 out of 6 framing bits (Ft or FPS) are received in error. | | B8ZS | RIR1.1 | <b>B8ZS Code Word Detect.</b> Set when a B8ZS code word is detected at RPOS and RNEG independent of whether the B8ZS mode is selected or not via CCR2.6. Useful for automatically setting the line coding. | | FBE | RIR1.0 | Frame Bit Error. Set when a Ft (D4) or FPS (ESF) framing bit is received in error. | # RIR2: RECEIVE INFORMATION REGISTER 2 (Address=31 Hex) (MSB) (LSB) RLOSC RCLC TESF TESE TSLIP RBLC RPDV TPDV | | | 11020 | 1201 | 1 1202 | 1011 | TIDEO | 111 0 | 11.54 | |----|-------|----------|------|------------------------------------------|-----------------------------------------|----------------|-----------------|--------------------| | SY | MBOL | POSITION | ON N | IAME AND DE | SCRIPTION | | | | | R | RLOSC | RIR2. | | | of Sync Clear.<br>ı set until read. | | framer achieve | es synchroniza- | | F | RCLC | RIR2. | | Receive Carrie<br>emain set until | | Set when the | carrier signal | is restored; wil | | - | TESF | RIR2. | | <b>ransmit Elast</b><br>Ind a frame is o | | Set when the t | ansmit elastic | store buffer fills | | - | TESE | RIR2. | | | <b>ic Store Empt</b><br>frame is repeat | • | ne transmit ela | stic store buffer | | ٦ | TSLIP | RIR2. | | | t <b>ic Store Slip</b><br>repeated or d | | | transmit elastic | | F | RBLC | RIR2. | | | Alarm Clear.<br>emain set until | | Blue Alarm (A | IS) is no longei | | | | | | | | | | | | RPDV | RIR2.1 | Receive Pulse Density Violation. Set when the receive data stream does not meet the ANSI T1.403 requirements for pulse density. | |------|--------|---------------------------------------------------------------------------------------------------------------------------------| | TPDV | RIR2.0 | Transmit Pulse Density Violation. Set when the transmit data stream does not meet the ANSLT1 403 requirements for pulse density | # SR1: STATUS REGISTER 1 (Address=20 Hex) | (MSB) | | | | | | | (LSB) | |-------|-----------|------|-----------------------------------------|---------------------------------------|-------------------------------------|-----------------|---------------------------------------------------------| | LUP | LDN | LOTC | RSLIP | RBL | RYEL | RCL | RLOS | | SYMBO | _ POSITIO | ON | NAME AND DE | SCRIPTION | | | | | LUP | SR1.7 | | <b>Loop Up Code</b><br>is being receive | | t when the repo | eating00001 | loop up code | | LDN | SR1.6 | - | Loop Down Co<br>code is being re | | Set when the | repeating0 | 01 loop down | | LOTC | SR1.5 | | one channel tim | e (or 5.2 μs). V<br>so will force tra | Will force the R<br>ansmit side for | LOS/LOTC pir | transitioned for<br>high if enabled<br>th to RCLK if so | | RSLIP | SR1.4 | | Receive Elasti<br>store has either | | | | receive elastic | | RBL | SR1.3 | - | Receive Blue A | | en an unframe | ed all ones cod | le is received at | | RYEL | SR1.2 | _ | Receive Yellow<br>RNEG. | <b>/ Alarm.</b> Set w | hen a yellow a | larm is receive | ed at RPOS and | | RCL | SR1. | • | Receive Carrie<br>detected at RP | | | onsecutive ze | ros have been | receive T1 stream. Receive Loss of Sync. Set when the device is not synchronized to the RLOS SR1.0 # DS21Q41B ALARM SET & CLEAR CRITERIA Table 4-2 | ALARM | SET CRITERIA | CLEAR CRITERIA | |---------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------| | Blue Alarm (AIS)<br>(see note 1 below) | when over a 3 ms window, five or less zeros are received | when over a 3 ms window, six or more zeros are received | | Yellow Alarm (RAI) 1. D4 bit 2 mode (RCR2.2=0) | when bit 2 of 256 consecutive chan-<br>nels is set to zero for at least 254<br>occurrences | when bit 2 of 256 consecutive chan-<br>nels is set to zero for less than 254<br>occurrences | | 2. D4 12th F-bit mode<br>(RCR2.2=1; this mode is also<br>referred to as the "Japanese<br>Yellow Alarm") | when the 12th framing bit is set to one for two consecutive occurrences. | when the 12th framing bit is set to<br>zero for two consecutive occur-<br>rences | | 3. ESF mode | when 16 consecutive patterns of<br>00FF appear in the FDL | when 14 or less patterns of 00FF<br>hex out of 16 possible appear in the<br>FDL | | Red Alarm (RCL)<br>(this alarm is also referred to<br>as Loss of Signal) | when 192 consecutive zeros are received | when 14 or more ones out of 112 possible bit positions are received starting with the first one received | # NOTES: - 1. The definition of Blue Alarm (or Alarm Indication Signal) is an unframed all ones signal. Blue alarm detectors should be able to operate properly in the presence of a 10–3 error rate and they should not falsely trigger on a framed all ones signal. The blue alarm criteria in the DS21Q41B has been set to achieve this performance. It is recommended that the RBL bit be qualified with the RLOS bit. - 2. ANSI specifications use a different nomenclature than the DS21Q41B does; the following terms are equivalent: RBL=AIS RCL=LOS RLOS=LOF RYEL=RAI # LOOP UP/DOWN CODE DETECTION Bits SR1.7 and SR1.6 will indicate when either the standard "loop up" or "loop down" codes are being received by the DS21Q41B. When a loop up code has been received for 5 seconds, the CPE is expected to loop the recovered data (without correcting BPVs) back to the source. The loop down code indicates that the loopback should be discontinued. See the AT&T publication TR 62411 for more details. The DS21Q41B will detect the loop up/down codes in both framed and unframed circumstances with bit error rates as high as $10^{**}$ –2. The loop code detector has a nominal integration period of 48 ms. Hence, after about 48 ms of receiving either code, the proper status bit will be set to a one. After this initial indication, it is recommend that the software poll the DS21Q41B every 100 ms to 500 ms until 5 seconds has elapsed to insure that the code is continuously present. # SR2: STATUS REGISTER 2 (Address=21 Hex) | (MSB) | | | | | | | (LSB) | |-------|-----|-----|------|------|-------|-----|-------| | RMF | TMF | SEC | RFDL | TFDL | RMTCH | RAF | LORC | | SYMBOL | POSITION | NAME AND DESCRIPTION | |--------|----------|--------------------------------------------------------------------------------------------------------------------------------------------| | RMF | SR2.7 | Receive Multiframe. Set on receive multiframe boundaries. | | TMF | SR2.6 | Transmit Multiframe. Set on transmit multiframe boundaries. | | SEC | SR2.5 | One Second Timer. Set on increments of one second based on RCLK; will be set in increments of 999 ms, 999 ms, and 1002 ms every 3 seconds. | | RFDL | SR2.4 | <b>Receive FDL Buffer Full.</b> Set when the receive FDL buffer (RFDL) fills to capacity (8 bits). | | TFDL | SR2.3 | <b>Transmit FDL Buffer Empty.</b> Set when the transmit FDL buffer (TFDL) empties. | | RMTCH | SR2.2 | <b>Receive FDL Match Occurrence.</b> Set when the RFDL matches either RFDLM1 or RFDLM2. | | RAF | SR2.1 | <b>Receive FDL Abort.</b> Set when eight consecutive ones are received in the FDL. | | LORC | SR2.0 | <b>Loss of Receive Clock.</b> Set when the RCLK pin has not transitioned for at least 2 $\mu$ s (3 $\mu$ s $\pm$ 1 $\mu$ s). | # IMR1: INTERRUPT MASK REGISTER 1 (Address=7F Hex) (MSB) (LSB) | LUP | LDN | LOTC | SLIP | RBL | RYEL | RCL | RLOS | |--------|-----------|------|--------------------------------------------------------------|-----------|------|-----|------| | SYMBOL | L POSITIO | ON N | NAME AND DE | SCRIPTION | | | | | LUP | IMR1.7 | C | <b>_oop Up Code</b><br>)=interrupt mas<br>I=interrupt enal | ked | | | | | LDN | IMR1.6 | C | <b>Loop Down Co</b><br>D=interrupt mas<br>I=interrupt enal | ked | | | | | LOTC | IMR1.5 | C | <b>_oss of Transr</b><br>)=interrupt mas<br>I=interrupt enal | ked | | | | | SLIP | IMR1.4 | C | Elastic Store S<br>)=interrupt mas<br>I=interrupt enal | ked | ce. | | | | RBL | IMR1.3 | C | Receive Blue A<br>=interrupt mas<br>I=interrupt enal | ked | | | | | RYEL | IMR1.2 | C | Receive Yellov<br>)=interrupt mas<br>I=interrupt enal | ked | | | | | RCL | IMR1.1 | Receive Carrier Loss.<br>0=interrupt masked<br>1=interrupt enabled | |------|--------|--------------------------------------------------------------------| | RLOS | IMR1.0 | Receive Loss of Sync. 0=interrupt masked 1-interrupt enabled | # IMR2: INTERRUPT MASK REGISTER 2 (Address=6F Hex) | (MSB) | | | | | | | (LSB) | |-------|-----|-----|------|------|-------|-----|-------| | DME | TME | SEC | BEDI | TEDI | BMTCH | BVE | LORC | | RMF | TMF | SEC | RFDL | TFDL | RMTCH | RAF | LORC | |--------|---------|-------|----------------------------------------------------------|-----------|-------|-----|------| | SYMBOL | POSITIO | ON NC | IAME AND DE | SCRIPTION | | | | | RMF | IMR2. | C | Receive Multif<br>einterrupt mas<br>einterrupt ena | ked | | | | | TMF | IMR2. | C | <b>ransmit Multi</b><br>⊫interrupt mas<br>=interrupt ena | ked | | | | | SEC | IMR2. | Ċ | One Second To<br>=interrupt mas<br>=interrupt ena | ked | | | | | RFDL | IMR2. | C | Receive FDL B<br>=interrupt mas<br>=interrupt ena | ked | | | | | TFDL | IMR2. | C | ransmit FDL l<br>einterrupt mas<br>einterrupt ena | sked | | | | | RMTCH | IMR2. | C | Receive FDL N<br>=interrupt mas<br>=interrupt ena | ked | ence. | | | | RAF | IMR2. | C | Receive FDL A<br>=interrupt mas<br>=interrupt ena | ked | | | | | LORC | IMR2. | C | oss of Receive<br>interrupt mas<br>interrupt ena | ked | | | | # **5.0 ERROR COUNT REGISTERS** There are a set of three counters in the DS21Q41B that record bipolar violations, excessive zeros, errors in the CRC6 code words, framing bit errors, and number of multiframes that the device is out of receive synchronization. Each of these three counters are automatically updated on one second boundaries as determined by the one second timer in Status Register 2 (SR2.5). Hence, these registers contain performance data from the previous second. The user can use the interrupt from the one second timer to determine when to read these registers. The user has a full second to read the counters before the data is lost. All three counters will saturate at their respective maximum counts and they will not rollover (note: only the Line Code Violation Count Register has the potential to overflow). # 5.1 Line Code Violation Count Register (LCVCR) Line Code Violation Count Register 1 High (LCVCR1) is the most significant word and LCVCR2 is the least significant word of a 16-bit counter that records code violations (CVs). CVs are defined as Bipolar Violations (BPVs) or excessive zeros. See Table 5-1 for details of exactly what the LCVCRs count. If the B8ZS mode is set for the receive side via CCR2.2, then B8ZS code words are not counted. This counter is always enabled; it is not disabled during receive loss of synchronization (RLOS=1) conditions. LCVCR1 LCVCR2 # LCVCR1: LINE CODE VIOLATION COUNT REGISTER 1 (Address=23 Hex) LCVCR2: LINE CODE VIOLATION COUNT REGISTER 2 (Address=24 Hex) (MSB) (LSB) | LCV15 | LCV14 | LCV13 | LCV12 | LCV11 | LCV10 | LCV9 | LCV8 | |-------|-------|-------|-------|-------|-------|------|------| | LCV7 | LCV6 | LCV5 | LCV4 | LCV3 | LCV2 | LCV1 | LCV0 | SYMBOL POSITION NAME AND DESCRIPTION CV16 LCVCR1.7 MSB of the 16-Bit code violation count CV0 LCVCR2.0 LSB of the 16-Bit code violation count # LINE CODE VIOLATION COUNTING ARRANGEMENTS Table 5-1 | COUNT EXCESSIVE<br>ZEROS? (RCR1.7) | B8ZS ENABLED?<br>(CCR2.2) | WHAT IS COUNTED IN THE LCVCRs | |------------------------------------|---------------------------|------------------------------------| | no | no | BPVs | | yes | no | BPVs + 16 consecutive zeros | | no | yes | BPVs (B8ZS code words not counted) | | yes | yes | BPVs + 8 consecutive zeros | # 5.2 Path Code Violation Count Register (PCVCR) When the receive side of the DS21Q41B is set to operate in the ESF framing mode (CCR2.3=1), PCVCR will automatically be set as a 12-bit counter that will record errors in the CRC6 code words. When set to operate in the D4 framing mode (CCR2.3=0), PCVCR will auto- matically count errors in the Ft framing bit position. Via the RCR2.1 bit, the DS21Q41B can be programmed to also report errors in the Fs framing bit position. The PCVCR will be disabled during receive loss of synchronization (RLOS=1) conditions. See Table 5–2 for a detailed description of exactly what errors the PCVCR counts. # PCVCR1: PATH VIOLATION COUNT REGISTER 1 (Address=25 Hex) PCVCR2: PATH VIOLATION COUNT REGISTER 2 (Address=26 Hex) (MSB) (LSB) | (note 1) | (note 1) | (note 1) | (note 1) | CRC/FB11 | CRC/FB10 | CRC/FB9 | CRC/FB8 | PCVCR1 | |----------|----------|----------|----------|----------|----------|---------|---------|--------| | CRC/FB7 | CRC/FB6 | CRC/FB5 | CRC/FB4 | CRC/FB3 | CRC/FB2 | CRC/FB1 | CRC/FB0 | PCVCR2 | | SYMBOL | POSITION | NAME AND DESCRIPTION | |----------|----------|----------------------------------------------------------------| | CRC/FB11 | PCVCR1.3 | MSB of the 12-Bit CRC6 Error or Frame Bit Error Count (note 2) | | CRC/FB0 | PCVCR2.0 | LSB of the 12-Bit CRC6 Error or Frame Bit Error Count (note 2) | # NOTES: - 1. The upper nibble of the counter at address 25 is used by the Multiframes Out of Sync Count Register. - 2. PCVCR counts either errors in CRC code words (in the ESF framing mode; CCR2.3=1) or errors in the framing bit position (in the D4 framing mode; CCR2.3=0). # PATH CODE VIOLATION COUNTING ARRANGEMENTS Table 5-2 | FRAMING MODE<br>(CCR2.3) | COUNT Fs ERRORS?<br>(RCR2.1) | WHAT IS COUNTED IN THE PCVCRs | |--------------------------|------------------------------|---------------------------------------| | D4 | no | errors in the Ft pattern | | D4 | yes | errors in both the Ft and Fs patterns | | ESF | don't care | errors in the CRC6 code words | # 5.3 Multiframes Out of Sync Count Register (MOSCR) Normally the MOSCR is used to count the number of multiframes that the receive synchronizer is out of sync (RCR2.0=1). This number is useful in ESF applications needing to measure the parameters Loss Of Frame Count (LOFC) and ESF Error Events as described in AT&T publication TR54016. When the MOSCR is operated in this mode, it is not disabled during receive loss of synchronization (RLOS=1) conditions. The MOSCR has alternate operating mode whereby it will count either errors in the Ft framing pattern (in the D4 mode) or errors in the FPS framing pattern (in the ESF mode). When the MOSCR is operated in this mode, it is disabled during receive loss of synchronization (RLOS=1) conditions. See Table 5–3 for a detailed description of what the MOSCR is capable of counting. # MOSCR1: MULTIFRAMES OUT OF SYNC COUNT REGISTER 1 (Address=25 Hex) MOSCR2: MULTIFRAMES OUT OF SYNC COUNT REGISTER 2 (Address=27 Hex) (MSB) (LSB) | MOS/FB11 | MOS/FB10 | MOS/FB9 | MOS/FB8 | (note 1) | (note 1) | (note 1) | (note 1) | MOSCR1 | |----------|----------|---------|---------|----------|----------|----------|----------|--------| | MOS/FB7 | MOS/FB6 | MOS/FB5 | MOS/FB4 | MOS/FB3 | MOS/FB2 | MOS/FB1 | MOS/FB0 | MOSCR2 | | SYMBOL | POSITION | NAME AND DESCRIPTION | |----------|----------|-------------------------------------------------------------------------| | MOS/FB11 | MOSCR1.7 | MSB of the 12-Bit Multiframes Out of Sync or F-Bit Error Count (note 2) | | MOS/FB0 | MOSCR2.0 | LSB of the 12–Bit Multiframes Out of Svnc or F–Bit Error Count (note 2) | ### NOTES: - 1. The lower nibble of the counter at address 25 is used by the Path Code Violation Count Register. - 2. MOSCR counts either errors in framing bit position (RCR2.0=0) or the number of multiframes out of sync (RCR2.0=1). # MULTIFRAMES OUT OF SYNC COUNTING ARRANGEMENTS Table 5-3 | FRAMING MODE<br>(CCR2.3) | COUNT MOS OR F-BIT<br>ERRORS? (RCR2.0) | WHAT IS COUNTED IN THE MOSCRs | |--------------------------|----------------------------------------|-----------------------------------| | D4 | MOS | number of multiframes out of sync | | D4 | F–BIT | errors in the Ft pattern | | ESF | MOS | number of multiframes out of sync | | ESF | F–BIT | errors in the FPS pattern | # 6.0 FDL/Fs EXTRACTION AND INSERTION The DS21Q41B has the ability to extract/insert data from/into the Facility Data Link (FDL) in the ESF framing mode and from/into Fs bit position in the D4 framing mode. Since SLC-96 utilizes the Fs bit position, this capability can also be used in SLC-96 applications. The operation of the receive and transmit sections will be discussed separately. Contact the factory for a copy of Clanguage source code for implementing the FDL on the DS21Q41B. # 6.1 Receive Section In the receive section, the recovered FDL bits or Fs bits are shifted bit–by–bit into the Receive FDL register (RFDL). Since the RFDL is 8 bits in length, it will fill up every 2 ms (8 times 250 $\mu s$ ). The DS21Q41B will signal an external microcontroller that the buffer has filled via the SR2.4 bit. If enabled via IMR2.4, the $\overline{\rm INT}$ pin will toggle low indicating that the buffer has filled and needs to be read. The user has 2 ms to read this data before it is lost. If the byte in the RFDL matches either of the bytes programmed into the RFDLM1 or RFDLM2 registers, then the SR2.2 bit will be set to a one and the $\overline{\text{INT}}$ pin will toggled low if enabled via IMR2.2. This feature allows an external microcontroller to ignore the FDL or Fs pattern until an important event occurs. The DS21Q41B also contains a zero destuffer which is controlled via the CCR2.0 bit. In both ANSI T1.403 and TR54016, communications on the FDL follows a subset of a LAPD protocol. The LAPD protocol states that no more than 5 ones should be transmitted in a row so that the data does not resemble an opening or closing flag (01111110) or an abort signal (11111111). If enabled via CCR2.0, the DS21Q41B will automatically look for 5 ones in a row, followed by a zero. If it finds such a pattern, it will automatically remove the zero. If the zero destuffer sees six or more ones in a row followed by a zero, the zero is not removed. The CCR2.0 bit should always be set to a one when the DS21Q41B is extracting the FDL. More on how to use the DS21Q41B in FDL applications is covered in a separate Application Note. # RFDL: RECEIVE FDL REGISTER (Address=28 Hex) (MSB) (LSB) RFDL7 RFDL6 RFDL5 RFDL4 RFDL3 RFDL2 RFDL1 RFDL0 | SYMBOL | POSITION | NAME AND DESCRIPTION | |--------|----------|------------------------------| | RFDL7 | RFDL.7 | MSB of the Received FDL Code | | RFDL0 | RFDL.0 | LSB of the Received FDL Code | The Receive FDL Register (RFDL) reports the incoming Facility Data Link (FDL) or the incoming Fs bits. The LSB is received first. RFDLM1: RECEIVE FDL MATCH REGISTER 1 (Address=29 Hex) RFDLM2: RECEIVE FDL MATCH REGISTER 2 (Address=2A Hex) (MSB) (LSB) | RFDL7 RFDL6 RFDL5 RFDL4 RFDL3 RFDL2 RFDL1 RFDL0 | RFDL7 | RFDL6 | RFDL5 | RFDL4 | RFDL3 | RFDL2 | RFDL1 | RFDL0 | |---------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| |---------------------------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------| | SYMBOL | POSITION | NAME AND DESCRIPTION | |--------|----------|---------------------------| | RFDL7 | RFDL.7 | MSB of the FDL Match Code | | RFDL0 | RFDL.0 | LSB of the FDL Match Code | When the byte in the Receive FDL Register matches either of the two Receive FDL Match Registers (RFDLM1/RFDLM2), RSR2.2 will be set to a one and the $\overline{\text{INT}}$ will go active if enabled via IMR2.2. # 6.2 Transmit Section The transmit section will shift out into the T1 data stream, either the FDL (in the ESF framing mode) or the Fs bits (in the D4 framing mode) contained in the Transmit FDL register (TFDL). When a new value is written to the TFDL, it will be multiplexed serially (LSB first) into the proper position in the outgoing T1 data stream. After the full eight bits has been shifted out, the DS21Q41B will signal the host microcontroller that the buffer is empty and that more data is needed by setting the SR2.3 bit to a one. The $\overline{\text{INT}}$ will also toggle low if enabled via IMR2.3. The user has 2 ms (1.5 ms in SLC–96 applications) to update the TFDL with a new value. If the TFDL is not updated, the old value in the TFDL will be transmitted once again. The DS21Q41B also contains a zero stuffer which is controlled via the CCR2.4 bit. In both ANSI T1.403 and TR54016, communications on the FDL follows a subset of a LAPD protocol. The LAPD protocol states that no more than five ones should be transmitted in a row so that the data does not resemble an opening or closing flag (01111110) or an abort signal (11111111). If enabled via CCR2.4, the DS21Q41B will automatically look for 5 ones in a row. If it finds such a pattern, it will automatically insert a zero after the five ones. The CCR2.4 bit should always be set to a one when the DS21Q41B is inserting the FDL. More on how to use the DS21Q41B in FDL applications is covered in a separate Application Note. # TFDL: TRANSMIT FDL REGISTER (Address=7E Hex) (MSB) (LSB) | | TFDL7 | TFDL6 | TFDL5 | TFDL4 | TFDL3 | TFDL2 | TFDL1 | TFDL0 | |--|-------|-------|-------|-------|-------|-------|-------|-------| |--|-------|-------|-------|-------|-------|-------|-------|-------| SYMBOLPOSITIONNAME AND DESCRIPTIONTFDL7TFDL.7MSB of the FDL code to be transmittedTFDL0TFDL.0LSB of the FDL code to be transmitted The Transmit FDL Register (TFDL) contains the Facility Data Link (FDL) information that is to be inserted on a byte basis into the outgoing T1 data stream. The LSB is transmitted first. # 7.0 SIGNALING OPERATION The robbed bit signaling bits in embedded in the T1 stream can be extracted from the receive stream and inserted into the transmit stream by the DS21Q41B. There is a set of 12 registers for the receive side (RS1 to RS12) and 12 registers on the transmit side (TS1 to TS12). The signaling registers are detailed below. The CCR1.5 bit is used to control the robbed signaling bits as they appear at RSER. If CCR1.5 is set to zero, then the robbed signaling bits will appear at RSER in their proper position as they are received. If CCR1.5 is set to a one, then the robbed signaling bit positions will be forced to a one at RSER. # RS1 TO RS12: RECEIVE SIGNALING REGISTERS (Address=60 to 6B Hex) (MSB) (LSB) | A(8) | A(7) | A(6) | A(5) | A(4) | A(3) | A(2) | A(1) | RS1 (60) | |---------|---------|---------|---------|---------|---------|---------|---------|-----------| | A(16) | A(15) | A(14) | A(13) | A(12) | A(11) | A(10) | A(9) | RS2 (61) | | A(24) | A(23) | A(22) | A(21) | A(20) | A(19) | A(18) | A(17) | RS3 (62) | | B(8) | B(7) | B(6) | B(5) | B(4) | B(3) | B(2) | B(1) | RS4 (63) | | B(16) | B(15) | B(14) | B(13) | B(12) | B(11) | B(10) | B(9) | RS5 (64) | | B(24) | B(23) | B(22) | B(21) | B(20) | B(19) | B(18) | B(17) | RS6 (65) | | A/C(8) | A/C(7) | A/C(6) | A/C(5) | A/C(4) | A/C(3) | A/C(2) | A/C(1) | RS7 (66) | | A/C(16) | A/C(15) | A/C(14) | A/C(13) | A/C(12) | A/C(11) | A/C(10) | A/C(9) | RS8 (67) | | A/C(24) | A/C(23) | A/C(22) | A/C(21) | A/C(20) | A/C(19) | A/C(18) | A/C(17) | RS9 (68) | | B/D(8) | B/D(7) | B/D(6) | B/D(5) | B/D(4) | B/D(3) | B/D(2) | B/D(1) | RS10 (69) | | B/D(16) | B/D(15) | B/D(14) | B/D(13) | B/D(12) | B/D(11) | B/D(10) | B/D(9) | RS11 (6A) | | B/D(24) | B/D(23) | B/D(22) | B/D(21) | B/D(20) | B/D(19) | B/D(18) | B/D(17) | RS12 (6B) | | SYMBOL | POSITION | NAME AND DESCRIPTION | |--------|----------|-------------------------------| | D(24) | RS12.7 | Signaling Bit D in Channel 24 | | A(1) | RS1.0 | Signaling Bit A in Channel 1 | Each Receive Signaling Register (RS1 to RS12) reports the incoming robbed bit signaling from eight DS0 channels. In the ESF framing mode, there can be up to four signaling bits per channel (A, B, C, and D). In the D4 framing mode, there are only two signaling bits per channel (A and B). In the D4 framing mode, the DS21Q41B will replace the C and D signaling bit positions with the A and B signaling bits from the previous multiframe. Hence, whether the DS21Q41B is operated in either framing mode, the user needs only to retrieve the signaling bits every 3 ms. The bits in the Receive Signaling Registers are updated on multiframe boundaries in both framing modes so the user can utilize the Receive Multiframe Interrupt in the Receive Status Register 2 (SR2.7) to know when to retrieve the signaling bits. The Receive Signaling Registers are frozen and not updated during a loss of sync condition (SR1.0=1). They will contain the most recent signaling information before the "OOF" occurred. TS1 TO TS12: TRANSMIT SIGNALING REGISTERS (Address=70 to 7B Hex) (MSB) (LSB) A(8) A(7) A(6) A(5) A(4) A(3) A(2) A(1) TS1 (70) A(16) A(15) A(14) A(13) A(12) A(11) A(10) A(9) TS2 (71) A(24) A(23) A(22) A(20) A(18) A(17) A(21) A(19) TS3 (72) B(8) B(7) B(6) B(5) B(4) B(3) B(2) B(1) TS4 (73) B(16) B(15) B(14) B(13) B(12) B(11) B(10) B(9) TS5 (74) B(24) B(23) B(22) B(21) B(20) B(19) B(18) B(17) TS6 (75) A/C(8) A/C(7) A/C(6) A/C(5) A/C(4) A/C(3) A/C(2) A/C(1) TS7 (76) TS8 (77) A/C(16) A/C(15) A/C(14) A/C(13) A/C(12) A/C(11) A/C(10) A/C(9) A/C(24) A/C(22) A/C(18) TS9 (78) A/C(23) A/C(21) A/C(20) A/C(19) A/C(17) B/D(8) B/D(7) B/D(6) B/D(5) B/D(4) B/D(3) B/D(2) B/D(1) TS10 (79) TS11 (7A) B/D(16) B/D(12) B/D(15) B/D(14) B/D(13) B/D(11) B/D(10) B/D(9) TS12 (7B) B/D(24) B/D(23) B/D(22) B/D(21) B/D(20) B/D(19) B/D(18) B/D(17) | SYMBOL | POSITION | NAME AND DESCRIPTION | |--------|----------|-------------------------------| | D(24) | TS12.7 | Signaling Bit A in Channel 24 | | A(1) | TS1.0 | Signaling Bit D in Channel 1 | Each Transmit Signaling Register (TS1 to TS12) contains the Robbed Bit signaling for eight DS0 channels that will be inserted into the outgoing stream if enabled to do so via TCR1.4. In the ESF framing mode, there can be up to four signaling bits per channel (A, B, C, and D). On multiframe boundaries, the DS21Q41B will load the values present in the Transmit Signaling Register into an outgoing signaling shift register that is internal to the device. The user can utilize the Transmit Multiframe Interrupt in Status Register 2 (SR2.6) to know when to update the signaling bits. In the ESF framing mode, the interrupt will come every 3 ms and the user has a full 3 ms to update the TSRs. In the D4 framing mode, there are only two framing bits per channel (A and B). How- ever in the D4 framing mode, the DS21Q41B uses the C and D-bit positions as the A and B bit positions for the next multiframe. The DS21Q41B will load the values in the TSRs into the outgoing shift register every other D4 multiframe. # **8.0 SPECIAL TRANSMIT SIDE REGISTERS** There is a set of seven registers in the DS21Q41B that can be used to custom tailor the data that is to be transmitted onto the T1 line, on a channel by channel basis. Each of the 24 T1 channels can be either forced to be transparent or to have a user defined idle code inserted into them. Each of these special registers is defined below. # TTR1/TTR2/TTR3: TRANSMIT TRANSPARENCY REGISTERS (Address=39 to 3B Hex) (LSB) (MSB) CH7 CH6 CH5 CH4 СНЗ CH8 CH2 CH1 TTR1 (29) TTR2 (3A) CH16 CH15 CH14 CH13 CH12 CH11 CH<sub>10</sub> CH9 TTR3 (3B) CH24 CH23 CH22 CH21 CH20 CH19 CH18 CH17 | SYMBOL | POSITION | NAME AND DESCRIPTION | |--------|----------|----------------------------------------------------------------------------| | CH24 | TTR3.7 | Transmit Transparency Registers. | | CH1 | TTR1.0 | 0=this DS0 channel is not transparent<br>1=this DS0 channel is transparent | Each of the bit positions in the Transmit Transparency Registers (TTR1/TTR2/TTR3) represent a DS0 channel in the outgoing frame. When these bits are set to a one, the corresponding channel is transparent (or clear). If a DS0 is programmed to be clear, no robbed bit signaling will be inserted nor will the channel have Bit 7 stuffing performed. However, in the D4 framing mode, bit 2 will be overwritten by a zero when a Yellow Alarm is transmit ted. Also the user has the option to prevent the TTR registers from determining which channels are to have Bit 7 stuffing performed. If the TCR2.0 and TCR1.3 bits are set to one, then all 24 T1 channels will have Bit 7 stuffing performed on them regardless of how the TTR registers are programmed. In this manner, the TTR registers are only affecting which channels are to have robbed bit signaling inserted into them. Please see Figure 13–9 for more details. (LSB) # TIR1/TIR2/TIR3: TRANSMIT IDLE REGISTERS (Address=3C to 3E Hex) | (MSB) | | | | | | | (LSB) | | |-------|------|------|------|------|------|------|-------|-----------| | CH8 | CH7 | CH6 | CH5 | CH4 | СНЗ | CH2 | CH1 | TIR1 (3C) | | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9 | TIR2 (3D) | | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | TIR3 (3E) | | SYMBOL | POSITION | NAME AND DESCRIPTION | |--------|----------|-----------------------------------------------------| | CH24 | TIR3.7 | Transmit Idle Registers. | | CH1 | TIR1 0 | 0=do not insert the Idle Code into this DS0 channel | # TIDR: TRANSMIT IDLE DEFINITION REGISTER (Address=3F Hex) | TIDR7 | TIDR6 | TIDR5 | TIDR4 | TIDR3 | TIDR2 | TIDR1 | TIDR0 | |-------|----------|-------|-----------------|-----------|-------|-------|-------| | SYMBO | _ POSITI | ON I | NAME AND DE | SCRIPTION | | | | | TIDR7 | TIDR. | 7 N | MSB of the Idle | Code | | | | | TIDBO | TIDB | 0 1 | SB of the Idle | Code | | | | (MSB) Each of the bit positions in the Transmit Idle Registers (TIR1/TIR2/TIR3) represent a DS0 channel in the outgoing frame. When these bits are set to a one, the corresponding channel will transmit the Idle Code contained in the Transmit Idle Definition Register (TIDR). Robbed bit signaling and Bit 7 stuffing will occur over the programmed Idle Code unless the DS0 channel is made transparent by the Transmit Transparency Registers. Blocking Registers (TCBR1/TCBR2/TCBR3) control the RCHBLK and TCHBLK pins respectively. The RCHBLK and TCHCLK pins are user programmable outputs that can be forced either high or low during individual channels. These outputs can be used to block clocks to a USART or LAPD controller in Fractional T1 or ISDN-PRI applications. When the appropriate bits are set to a one, the RCHBLK and TCHCLK pins will be held high during the entire corresponding channel time. See the timing in Section 12 for an example. # 9.0 CLOCK BLOCKING REGISTERS The Receive Channel Blocking Registers (RCBR1/RCBR2/RCBR3) and the Transmit Channel # RCBR1/RCBR2/RCBR3: RECEIVE CHANNEL BLOCKING REGISTERS (Address=6C to 6E Hex) (MSB) (LSB) | CH8 | CH7 | CH6 | CH5 | CH4 | СНЗ | CH2 | CH1 | RCBR1 (6C) | |------|------|------|------|------|------|------|------|------------| | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9 | RCBR2 (6D) | | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | RCBR3 (6E) | SYMBOL POSITION NAME AND DESCRIPTION CH24 RCBR3.7 Receive Channel Blocking Registers. 0=force the RCHBLK pin to remain low during this channel time CH1 RCBR1.0 1=force the RCHBLK pin high during this channel time # TCBR1/TCBR2/TCBR3: TRANSMIT CHANNEL BLOCKING REGISTERS (Address=32 to 34 Hex) (MSB) (LSB) | CH8 | CH7 | CH6 | CH5 | CH4 | СНЗ | CH2 | CH1 | TCBR1 (32) | |------|------|------|------|------|------|------|------|------------| | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9 | TCBR2 (33) | | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | TCBR3 (34) | | STINIBUL | POSITION | NAME AND DESCRIPTION | |----------|----------|---------------------------------------------------------------| | CH24 | TCBR3.7 | Transmit Channel Blocking Registers. | | | | 0=force the TCHBLK pin to remain low during this channel time | | CH1 | TCBR1.0 | 1=force the TCHBLK pin high during this channel time | # 10.0 ELASTIC STORES OPERATION Each framer within the DS21Q41B contains dual twoframe (386 bits) elastic stores, one for the receive direction, and one for the transmit direction. These elastic stores have two main purposes. First, they can be used to rate convert the T1 data stream to 2.048 Mbps (or a multiple of 2.048 Mbps) which is the E1 rate. Secondly, they can be used to absorb the differences in frequency and phase between the T1 data stream and an asynchronous (i.e., not frequency locked) backplane clock (which can be 1.544 MHz or 2.048 MHz ). Both elastic stores contain full controlled slip capability which is necessary for this second purpose. The receive side elastic store can be enabled via CCR1.2 and the transmit side elastic store is enabled via CCR1.7. The elastic stores can be forced to a known depth via the Elastic Store Reset bit (CCR3.6). Toggling the CCR3.6 bit forces the read and write pointers into opposite frames. Both elastic stores within the DS21Q41B are fully independent and no restrictions apply to the sourcing of the various clocks that are applied to them. The transmit side elastic store can be enabled whether the receive elastic store is enabled or disabled and vice versa. Also, each elastic store can interface to either a 1.544 MHz or 2.048 MHz backplane without regard to the backplane rate the other elastic store is interfacing. # 10.1 Receive Side If the receive side elastic store is enabled (CCR1.2=1), then the user must provide either a 1.544 MHz (CCR1.3=0) or 2.048 MHz (CCR1.3=1) clock at the RSYSCLK pin. The the user has the option of either providing a frame sync at the RSYNC pin (RCR2.3=1) or having the RSYNC pin provide a pulse on frame boundaries (RCR2.3=0). If the user wishes to obtain pulses at the frame boundary, then RCR2.4 must be set to zero and if the user wishes to have pulses occur at the multiframe boundary, then RCR2.4 must be set to one. The DS21Q41B will always indicate frame boundaries via the RFSYNC output whether the elastic store is enabled or not. If the elastic store is enabled, then multiframe boundaries will be indicated via the RMSYNC output. If the user selects to apply a 2.048 MHz clock to the SYSCLK pin, then the data output at RSER will be forced to all ones every fourth channel and the F-bit will be deleted. Hence channels 1, 5, 9, 13, 17, 21, 25, and 29 (timeslots 0, 4, 8, 12, 16, 20, 24, and 28) will be forced to a one. Also, in 2.048 MHz applications, the RCHBLK output will be forced high during the same channels as the RSER pin. See Section 12 for more details. This is useful in T1 to CEPT (E1) conversion applications. If the 386—bit elastic buffer either fills or empties, a controlled slip will occur. If the buffer empties, then a full frame of data (193 bits) will be repeated at RSER and the SR1.4 and RIR1.3 bits will be set to a one. If the buffer fills, then a full frame of data will be deleted and the SR1.4 and RIR1.4 bits will be set to a one. ### 10.2 Transmit Side The operation of the transmit elastic store is very similar to the receive side. The transmit side elastic store is enabled via CCR1.7. A 1.544 MHz (CCR1.4=0) or 2.048 MHz (CCR1.4=1) clock can be applied to the TSYSCLK input. If the user selects to apply a 2.048 MHz clock to the TSYSCLK pin, then the data output at TSER will be ignored every fourth channel. Hence channels 1, 5, 9, 13, 17, 21, 25, and 29 (timeslots 0, 4, 8, 12, 16, 20, 24, and 28) will be ignored. The user must supply a 8 KHz frame sync pulse to the TFSYNC input. Also, in 2.048 MHz applications, the TCHBLK output will be forced high during the channels ignored by the DS21Q41B. See Section 12 for more details. Controlled slips in the transmit elastic store are reported in the RIR2.3 bit and the direction of the slip is reported in the RIR2.5 and RIR2.4 bits. # 10.3 Minimum Delay Synchronous SYSCLK Mode In applications where the DS21Q41B is connected to backplanes that are frequency locked to the recovered T1 clock (i.e., the RCLK output), the full two frame depth of the onboard elastic stores is really not needed. In fact, in some delay sensitive applications, the normal two frame depth may be excessive. If the CCR3.7 bit is set to one, then the receive elastic store (and also the transmit elastic store if it is enabled) will be forced to a maximum depth of 32 bits instead of the normal 386 bits. In this mode, RSYSCLK and TSYSCLK must be tied together and they must be frequency locked to RCLK. All of the slip contention logic in the DS21Q41B is disabled (since slips cannot occur). Also, since the buffer depth is no longer two frames deep, the DS21Q41B must be set up to source either a frame pulse at the RSYNC pin and this output must be tied to the TFSYNC input. On power-up after the RSYSCLK and TSYSCLK signals have locked to the RCLK signal, the elastic store reset bit (CCR3.6) should be toggled from a zero to a one to insure proper operation. # 11.0 RECEIVE MARK REGISTERS The DS21Q41B has the ability to replace the incoming data, on a channel–by–channel basis with either an idle code (7F Hex) or the digital milliwatt code which is a 8–byte repeating pattern that represents a 1 KHz sine wave (1E/0B/0B/1E/9E/8B/8B/9E). The RCR2.7 bit will determine which code is used. Each bit in the RMRs, represents a particular channel. If a bit is set to a one, then the receive data in that channel will be replaced with one of the two codes. If a bit is set to zero, no replacement occurs. # RMR1/RMR2/RMR3: RECEIVE MARK REGISTERS (Address=2D to 2F Hex) | (MSB) | | | | | | | (LSB) | _ | |-------|------|------|------|------|------|------|-------|-----------| | CH8 | CH7 | CH6 | CH5 | CH4 | CH3 | CH2 | CH1 | RMR1 (2D) | | CH16 | CH15 | CH14 | CH13 | CH12 | CH11 | CH10 | CH9 | RMR2 (2E) | | CH24 | CH23 | CH22 | CH21 | CH20 | CH19 | CH18 | CH17 | RMR3 (2F) | | SYMBOL | POSITION | NAME AND DESCRIPTION | |--------|----------|------------------------------------------------------------------------------| | CH24 | RCBR3.7 | Receive Channel Blocking Registers. | | | | 0=do not affect the receive data associated with this channel | | CH1 | RCBR1.0 | 1=replace the receive data associated with this channel with either the idle | | | | code or the digital milliwatt code (depends on the RCR2.7 bit) | # 12.0 TIMING DIAGRAMS # **RECEIVE SIDE D4 TIMING** Figure 12–1 - 1. RSYNC in the frame mode (RCR2.4=0) and double-wide frame sync is not enabled (RCR2.5=0). - 2. RSYNC in the frame mode (RCR2.4=0) and double-wide frame sync is enabled (RCR2.5=1). - 3. RSYNC in the multiframe mode (RCR2.4=1). - 4. RLINK data (S-bit) is updated one bit prior to even frames and held for two frames. - 5. RLINK and RLCLK are not synchronous with RSYNC when the receive side elastic store is enabled. # **RECEIVE SIDE ESF TIMING** Figure 12–2 - 1. RSYNC in the frame mode (RCR2.4=0) and double-wide frame sync is not enabled (RCR2.5=0). - 2. RSYNC in the frame mode (RCR2.4=0) and double-wide frame sync is enabled (RCR2.5=1). - 3. RSYNC in the multiframe mode (RCR2.4=1). - 4. ZBTSI mode disabled (RCR2.6=0). - 5. RLINK data (FDL bits) is updated one bit time before odd frames and held for two frames. - 6. ZBTSI mode is enabled (RCR2.6=1). - 7. RLINK data (Z-bits) is updated one bit time before odd frame and held for four frames. - 8. RLINK and RLCLK are not synchronous with RSYNC when the receive side elastic store is enabled. # RECEIVE SIDE BOUNDARY TIMING (WITH ELASTIC STORE DISABLED) Figure 12–3 RCLK RPOS, (LSB) F MSB CHANNEL 1 CHANNEL 2 CHANNEL 23 CHANNEL 24 CHANNEL 1 RSYNC RCHCLK RCHCLK RCHBLK2 RLINK - 1. There is a 13 RCLK delay from RPOS/RNEG to RSER. - 2. RCHBLK is programmed to block channel 24. - 3. Boundary timing shown is for the ESF framing mode. # RECEIVE SIDE 1.544 MHz BOUNDARY TIMING (WITH ELASTIC STORE ENABLED) Figure 12–4 RSYSCLK CHANNEL 23 CHANNEL 24 CHANNEL 1 RSYNC1 RMSYNC RSYNC2 RCHCLK RCHCLK - 1. RSYNC is in the output mode (RCR2.3=0). - 2. RSYNC is in the input mode (RCR2.3=1). - 3. RCHBLK is programmed to block channel 24. ### RECEIVE SIDE 2.048 MHz BOUNDARY TIMING (WITH ELASTIC STORE ENABLED) Figure 12-5 ### NOTES: - 1. RSER data in channels 1, 5, 9, 13, 17, 21, 25, and 29 are forced to 1. - 2. RSYNC is in the output mode (RCR2.3=0). - 3. RSYNC is in the input mode (RCR2.3=1). - 4. RCHBLK is forced to 1 in the same channels as RSER (see Note 1). ### TRANSMIT SIDE D4 TIMING Figure 12-6 - 1. TSYNC in the frame mode (TCR2.3=0) and double-wide frame sync is not enabled (TCR2.4=0). - 2. TSYNC in the frame mode (TCR2.3=0) and double-wide frame sync is enabled (TCR2.4=1). - 3. TSYNC in the multiframe mode (TCR2.3=1). - 4. TLINK data (S-bit) is sampled during the F-bit position of even frames for insertion into the outgoing T1 stream when enabled via TCR1.2. - 5. TLINK and TLCLK are not synchronous with TFSYNC. ### TRANSMIT SIDE ESF TIMING Figure 12-7 - 1. TSYNC in the frame mode (TCR2.3=0) and double-wide frame sync is not enabled (TCR2.4=0). - 2. TSYNC in the frame mode (TCR2.3=0) and double-wide frame sync is enabled (TCR2.4=1). - 3. TSYNC in the multiframe mode (TCR2.4=1). - 4. ZBTSI mode disabled (TCR2.5=0). - 5. TLINK data (FDL bits) is sampled during the F-bit time of odd frame and inserted into the outgoing T1 stream if enabled via TCR1.2. - 6. ZBTSI mode is enabled (TCR2.5=1). - 7. TLINK data (Z-bits) is sampled during the F-bit time of frame 1, 5, 9, 13, 17, and 21 and inserted into the outgoing stream if enabled via TCR1.2. - 8. TLINK and TLCLK are not synchronous with TFSYNC. # TCLK TCLK TSER1 CHANNEL 1 CHANNEL 2 CHANNEL 23 TNEG1 TSYNC2 TCHCLK TCHCLK TCHANLE 23 TCHANNEL 24 TCHANNEL 24 TCHANNEL 24 TCHANNEL 24 TCHANLE 25 TSYNC3 TCHCLK TCHCLK TCHCLK TLINK Don't Care - 1. There is a 10 TCLK delay from TSER to TPOS/TNEG. - 2. TSYNC is in the output mode (TCR2.0=1). - 3. TSYNC is in the input mode (TCR2.0=0). - 4. TCHBLK is programmed to block channel 2. - 1. TSER data in channels 1, 5, 9, 13, 17, 21, 25, and 29 is ignored. - 2. TCHBLK is forced to 1 in the same channels as TSER (see Note 1). ### 13.0 AC AND DC CHARACTERISTICS ### **ABSOLUTE MAXIMUM RATINGS\*** Voltage on Any Pin Relative to Ground Operating Temperature Operating Temperature Storage Temperature Soldering Temperature -1.0V to +7.0V 0°C to 70°C for DS21Q41BT -40°C to +85°C for DS21Q41BTN -55°C to +125°C 260°C for 10 seconds ### **RECOMMENDED DC OPERATION CONDITIONS** (0°C to 70°C for DS21Q41BT; -40°C to +85°C for DS21Q41BTN) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-----------|-----------------|------|-----|----------------------|-------|-------| | Logic 1 | V <sub>IH</sub> | 2.0 | | V <sub>DD</sub> +0.3 | V | | | Logic 0 | V <sub>IL</sub> | -0.3 | | +0.8 | V | | | Supply | $V_{DD}$ | 4.50 | | 5.50 | V | 1 | **CAPACITANCE** $(t_A=25^{\circ}C)$ | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |--------------------|------------------|-----|-----|-----|-------|-------| | Input Capacitance | C <sub>IN</sub> | | 5 | | pF | | | Output Capacitance | C <sub>OUT</sub> | | 7 | | pF | | ### **DC CHARACTERISTICS** (0°C to 70°C; $V_{DD}$ =5V $\pm$ 10% for DS21Q41BT; -40°C to +85°C; $V_{DD}$ =5V $\pm$ 10% for DS21Q41BTN) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-----------------------|-----------------|------|-----|------|-------|-------| | Supply Current @ 5V | I <sub>DD</sub> | | 30 | | mA | 1 | | Input Leakage | կլ | -1.0 | | +1.0 | μΑ | 2 | | Output Leakage | I <sub>LO</sub> | | | 1.0 | μА | 3 | | Output Current (2.4V) | Іон | -1.0 | | | mA | | | Output Current (0.4V) | l <sub>OL</sub> | +4.0 | | | mA | | - 1. TCLK = RCLK = TSYSCLK = RSYSCLK = 1.544 MHz; outputs open circuited. - 2. $0.0V < V_{IN} < V_{DD}$ . - 3. Applies to INT when 3-stated. <sup>\*</sup> This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operation sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods of time may affect reliability. # AC CHARACTERISTICS – MULTIPLEXED PARALLEL PORT (MUX=1) $(0^{\circ}$ (0°C to 70°C; $V_{DD}$ =5V $\pm$ 10% for DS21Q41BT; -40°C to +85°C; $V_{DD}$ =5V $\pm$ 10% for DS21Q41BTN) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-----------------------------------------------------|---------------------------------|-----|-----|-----|-------|-------| | Cycle Time | tcyc | 200 | | | ns | | | Pulse Width, DS Low or RD High | PW <sub>EL</sub> | 100 | | | ns | | | Pulse Width, DS High or RD Low | PW <sub>EH</sub> | 100 | | | ns | | | Input Rise/Fall Times | t <sub>R</sub> , t <sub>F</sub> | | | 20 | ns | | | R/W Hold Time | t <sub>RWH</sub> | 10 | | | ns | | | R/W Setup Time Before DS High | t <sub>RWS</sub> | 50 | | | ns | | | CS, FS0, FS1 Setup Time before DS, WR, or RD Active | tcs | 20 | | | ns | | | CS, FS0, FS1 Hold Time | t <sub>CH</sub> | 0 | | | ns | | | Read Data Hold Time | t <sub>DHR</sub> | 10 | | 50 | ns | | | Write Data Hold Time | t <sub>DHW</sub> | 0 | | | ns | | | Muxed Address Valid to AS or ALE Fall | t <sub>ASL</sub> | 15 | | | ns | | | Muxed Address Hold Time | t <sub>AHL</sub> | 10 | | | ns | | | Delay Time DS, WR or RD to AS or ALE Rise | t <sub>ASD</sub> | 20 | | | ns | | | Pulse Width AS or ALE High | PW <sub>ASH</sub> | 30 | | | ns | | | Delay Time, AS or ALE to DS, WR or RD | t <sub>ASED</sub> | 10 | | | ns | | | Output Data Delay Time from DS or RD | t <sub>DDR</sub> | 20 | | 80 | ns | | | Data Setup Time | t <sub>DSW</sub> | 50 | | | ns | | See Figures 13–1 to 13–3 for details. ## INTEL BUS READ AC TIMING (BTS=0/MUX=1) Figure 13-1 # INTEL BUS WRITE AC TIMING (BTS=0/MUX=1) Figure 13-2 # MOTOROLA BUS AC TIMING (BTS=1/MUX=1) Figure 13-3 ### **AC CHARACTERISTICS – RECEIVE SIDE** (0°C to 70°C; $V_{DD}$ =5V $\pm$ 10% for DS21Q41BT; –40°C to +85°C; $V_{DD}$ =5V $\pm$ 10% for DS21Q41BTN) | | | | <del>5 10 +05 0,</del> | * DD-0 * ± 1 | 0 /0 101 00 | 2104710111 | |-----------------------------------------------------------------------------|------------------------------------|----------|------------------------|--------------|-------------|------------| | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | | RCLK Period | t <sub>CP</sub> | | 648 | | ns | | | RCLK Pulse Width | t <sub>CH</sub><br>t <sub>CL</sub> | 75<br>75 | | | ns<br>ns | | | RSYSCLK Period | t <sub>SP</sub><br>t <sub>SP</sub> | | 648<br>488 | | ns<br>ns | 1<br>2 | | RSYSCLK Pulse Width | t <sub>SH</sub><br>t <sub>SL</sub> | 50<br>50 | | | ns | | | RSYNC Set Up to RSYSCLK Fal-<br>ling or RPOS/RNEG Set Up to<br>RCLK Falling | t <sub>SU</sub> | 20 | | | ns | | | RSYNC Pulse Width | tpw | 50 | | | ns | 3 | | RPOS/RNEG Hold from RCLK Falling | t <sub>HD</sub> | 20 | | | ns | | | RCLK and RSYSCLK Rise and Fall Times | t <sub>R</sub> , t <sub>F</sub> | | | 25 | ns | | | Delay RCLK or RSYSCLK to<br>RSER Valid | t <sub>DD</sub> | | | 75 | ns | | | Delay RCLK or RSYSCLK to<br>RCHCLK | t <sub>D1</sub> | | | 75 | ns | | | Delay RCLK or RSYSCLK to<br>RCHBLK | t <sub>D2</sub> | | | 75 | ns | | | Delay RCLK to RFSYNC or<br>RSYNC or Delay RSYSCLK to<br>RMSYNC or RSYNC | t <sub>D3</sub> | | | 75 | ns | | | Delay RCLK to RLCLK | t <sub>D4</sub> | | | 75 | ns | | | Delay RCLK to RLINK Valid | t <sub>D5</sub> | | | 75 | ns | | See Figures 13-4 to 13-6 for details. - 1. RSYSCLK=1.544 MHz. - 2. RSYSCLK=2.048 MHz. - 3. RSYNC in input mode. # **RECEIVE SIDE AC TIMING** Figure 13–4 ### NOTE: 1. RSYNC is in the output mode (RCR2.3=0). ### **RECEIVE SYSTEM SIDE AC TIMING** Figure 13–5 ### NOTES: - 1. RSYNC is in the output mode (RCR 2.3 = 0). - 2. RSYNC is in the input mode (RCR 2.3 = 1). ### **RECEIVE LINE INTERFACE AC TIMING** Figure 13–6 ### **TRANSMIT LINE INTERFACE SIDE AC TIMING** Figure 13–7 # AC CHARACTERISTICS – TRANSMIT SIDE (0°C to 70°C; V<sub>DD</sub>=5V $\pm$ 10% for DS21Q41BT; –40°C to +85°C; V<sub>DD</sub>=5V $\pm$ 10% for DS21Q41BTN) | PARAMETER | SYMBOL | MIN | TYP | MAX | UNITS | NOTES | |-------------------------------------------------------------------------------------------------|------------------------------------|----------|------------|-----|----------|--------| | TCLK Period | t <sub>CP</sub> | | 648 | | ns | | | TCLK Pulse Width | t <sub>CH</sub><br>t <sub>CL</sub> | 75<br>75 | | | ns<br>ns | | | TSYSCLK Period | t <sub>SP</sub><br>t <sub>SP</sub> | | 648<br>488 | | ns<br>ns | 1<br>2 | | TSYSCLK Pulse Width | t <sub>SH</sub><br>t <sub>SL</sub> | 50<br>50 | | | ns<br>ns | | | TSER, TSYNC and TLINK Set Up<br>to TCLK Falling or TSER,<br>TFSYNC Set Up to TSYSCLK<br>Falling | t <sub>SU</sub> | 20 | | | ns | | | TSYNC, TFSYNC Pulse Width | t <sub>PW</sub> | 50 | | | ns | 3 | | TSER, TSYNC and TLINK Hold from TCLK Falling or TSER | t <sub>HD</sub> | 20 | | | ns | | | TCLK or TSYSCLK Rise and Fall Times | t <sub>R</sub> , t <sub>F</sub> | | | 25 | ns | | | Delay TCLK to TPOS/TNEG Valid | t <sub>DD</sub> | | | 75 | ns | | | Delay TCLK to TCHCLK or<br>TSYSCLK to TCHCLK | t <sub>D1</sub> | | | 75 | ns | | | Delay TCLK to TCHBLK or<br>TSYSCLK to TCHBLK | t <sub>D2</sub> | | | 75 | ns | | | Delay TCLK to TSYNC | t <sub>D3</sub> | | | 75 | ns | | | Delay TCLK to TLCLK | t <sub>D4</sub> | | | 75 | ns | | See Figures 13-7 to 13-9 for details. - 1. TSYSCLK = 1.544 MHz. - 2. TSYSCLK = 2.048 MHz. - 3. TSYNC in input mode. ### TRANSMIT SIDE AC TIMING Figure 13-8 - 1. TSYNC is in the output mode (TCR2.2=1). - 2. TSYNC is in the input mode (TCR2.2=0). - 3. TSER is sampled on the falling edge of TCLK when the transmit side elastic store is disabled. - 4. TCHCLK and TCHBLK are synchronous with TCLK when the transmit side elastic store is disabled. ### TRANSMIT SYSTEM SIDE AC TIMING Figure 13-9 - 1. TSER is only sampled on the falling edge of TSYSCLK when the transmit side elastic store is enabled. - 2. TCHCLK and TCHBLK are synchronous with TSYSCLK when the transmit side elastic store is enabled. - 3. MSB of channel 1 when TSYSCLK is in 2.048 mode. # AC CHARACTERISTICS – NON-MULTIPLEXED PARALLEL PORT (MUX=0) (0°C to 70°C; $V_{DD}$ =5V $\pm$ 10% for DS21Q41BT; -40°C to +85°C; $V_{DD}$ =5V $\pm$ 10% for DS21Q41BTN) | PARAMETER | SYMBOL | MIN | ТҮР | MAX | UNITS | NOTES | |-------------------------------------------------------------|----------------|-----|-----|-----|-------|-------| | Set Up Time for A0 to A6, FS0,<br>FS1 Valid to CS Active | t <sub>1</sub> | 0 | | | ns | | | Set Up Time for CS Active to either RD, WR, or DS Active | t <sub>2</sub> | 0 | | | ns | | | Delay Time from either RD or DS<br>Active to Data Valid | t <sub>3</sub> | | | 75 | ns | | | Hold Time from either RD, WR, or DS Inactive to CS Inactive | t <sub>4</sub> | 0 | | | ns | | | Hold Time from CS Inactive to Data Bus 3–State | t <sub>5</sub> | 5 | | 20 | ns | | | Wait Time from either WR or DS<br>Active to Latch Data | t <sub>6</sub> | 75 | | | ns | | | Data Set Up Time to either WR or DS Inactive | t <sub>7</sub> | 10 | | | ns | | | Data Hold Time from either WR or DS Inactive | t <sub>8</sub> | 10 | | | ns | | | Address Hold Time | t <sub>9</sub> | 40 | | | ns | | See Figures 13-10 to 13-13 for details. ### INTEL BUS READ AC TIMING (BTS=0/MUX=0) Figure 13-10 ### INTEL BUS WRITE AC TIMING (BTS=0/MUX=0) Figure 13-11 ### MOTOROLA BUS READ AC TIMING (BTS=1/MUX=0) Figure 13–12 # MOTOROLA BUS WRITE AC TIMING (BTS=1/MUX=0) Figure 13-13 ### **DS21Q41B 128-PIN TQFP** - 1. DIMENSIONS D1 AND E1 INCLUDE MOLD MISMATCH, BUT DO NOT INCLUDE MOLD PROTRUSION; ALLOWABLE PROTRUSION IS 0.25 MM PER SIDE. 2. DETAILS OF PIN 1 IDENTIFIER ARE OPTIONAL BUT MUST BE LOCATED WITHIN THE ZONE INDICATED. 3. ALLOWABLE DAMBAR PROTRUSION IS 0.08 MM TOTAL IN EXCESS OF THE B DIMENSION; PROTRUSION NOT TO BE LOCATED ON LOWER RADIUS OR FOOT OF LEAD. DIMENSIONS ARE IN MILLIMETERS | PKG | 128- | -PIN | | | |-----|-------------|-------|--|--| | DIM | MIN | MAX | | | | Α | - | 1.60 | | | | A1 | 0.05 | - | | | | A2 | 1.35 | 1.45 | | | | В | 0.17 | 0.27 | | | | С | 0.09 | 0.20 | | | | D | 21.80 | 22.20 | | | | D1 | 20.00 BSC | | | | | Е | 15.80 16.20 | | | | | E1 | 14.00 BSC | | | | | е | 0.50 BSC | | | | | L | 0.45 | 0.75 | | | 56-G4011-000