# TrueTouch™ Single-Touch Touchscreen Controller # **Features** - TrueTouch<sup>™</sup> Capacitive Touchscreen Controller - □ Supports Single-Touch Touchscreen Applications - □ Supports up to 24 X/Y Sensor Inputs - □ Supports Screen Sizes 4.3" and Below (Typical) - □ Fast Scan Rates: Typical 0.5 ms per Sensor - ☐ High Resolution: Typical 320 x 240 for 2.6" Screen - □ Available in 32-Pin QFN Package - ☐ Transition to Higher Function Multi-Touch Gesture Device - Highly Configurable Sensing Circuitry - □ Allows Maximum Design Flexibility - ☐ Allows Trade-Off Between Scan Time and Noise Performance - Provides Maximum EMI Immunity - □ Selectable Spread-Spectrum Clock Source - Low Power TrueTouch Single-Touch Touchscreen Device - □ 4 mA Average Supply Current at 8 ms Report Rate - 2 mA Average Supply Current at 16 ms Report Rate - Powerful Harvard Architecture Processor - □ M8C Processor Speeds to 24 MHz - □ Low Power at High Speed - □ 2.7V to 5.25V Operating Voltage - □ Industrial Temperature Range: -40°C to +85°C - Flexible On-Chip Memory - □ 8K Flash Program Storage, 50000 Erase/Write Cycles - □ 512 Bytes SRAM Data Storage - □ In-System Serial Programming (ISSP™) - □ Partial Flash Updates - □ Flexible Protection Modes - □ EEPROM Emulation in Flash - Complete Development Tools - □ Free Development Software (PSoC Designer™) - ☐ TrueTouch Touchscreen Tuner - □ Full-Featured, In-Circuit Emulator and Programmer - □ Full Speed Emulation - □ Complex Breakpoint Structure - □ 128K Trace Memory - Precision, Programmable Clocking - □ Internal ±2.5% 24/48 MHz Oscillator - □ Internal Oscillator for Watchdog and Sleep - Programmable Pin Configurations - 25 mA Sink, 10 mA Drive on All GPIO - □ Pull Up, Pull Down, High Z, Strong, or Open Drain Drive Modes on All GPIO - □ Up to 8 Analog Inputs on GPIO - □ Configurable Interrupt on All GPIO - Additional System Resources - □ I<sup>2</sup>C<sup>TM</sup> Master, Slave, and Multi-Master to 400 kHz - □ Watchdog and Sleep Timers - □ User-Configurable Low Voltage Detection - □ Integrated Supervisory Circuit - □ On-Chip Precision Voltage Reference ## TrueTouch Functional Overview The TrueTouch family provides the fastest and most efficient way to develop and tune a capacitive touchscreen application. A TrueTouch device includes the configurable TrueTouch block, configurable analog and digital logic, and programmable interconnect. This architecture enables the user to create flexible, customized touchscreen configurations to match the requirements of each individual touchscreen application. Various configurations of Flash program memory, SRAM data memory, and configurable IO are included in a range of convenient pinouts. The TrueTouch architecture consists of four main areas: the Core, the System Resources, the Digital System, and the TrueTouch Analog System. Configurable global bus resources allow combining all the device resources into a complete custom touchscreen system. Each CY8CTST110 TrueTouch device includes four digital blocks and the TrueTouch controller block that provides single-touch sensing and scanning control circuitry for touchscreen applications. The CY8CTST110 is offered in a 32-pin QFN package with up to 28 general purpose IO (GPIO), and support of up to 24 X/Y sensors. When designing touchscreen applications, refer to the UM data sheet for performance requirements to meet and detailed design process explanation. #### The TrueTouch Core The Core is a powerful engine that supports a rich instruction set. It encompasses SRAM for data storage, an interrupt controller, sleep and watchdog timers, and IMO (Internal Main Oscillator) and ILO (Internal Low speed Oscillator). The CPU core, called the M8C, is a powerful processor with speeds up to 24 MHz. The M8C is a four MIPS 8-bit Harvard architecture microprocessor. System Resources provide the following additional capabilities: - Digital clocks to increase the flexibility of the PSoC mixed-signal arrays. - I2C functionality to implement an I2C master and slave. - An internal voltage reference, MultiMaster, that provides an absolute value of 1.3V to a number of TrueTouch subsystems. - Various system resets supported by the M8C. The Digital System consists of an array of digital blocks that may be configured into any number of digital peripherals. The digital blocks are connected to the GPIO through a series of global buses that can route any signal to any pin, freeing designs from the constraints of a fixed peripheral controller. The Analog System consists of four analog PSoC blocks, supporting comparators and analog-to-digital conversion up to 8 bits in precision. Implementation of touchscreen applications allow additional digital and analog resources to be used, depending on the touch-screen design. # The Digital System The Digital System consists of four digital PSoC blocks. Each block is an 8-bit resource that is used alone or combined with other blocks to form 8, 16, 24, and 32-bit peripherals, which are called user module references. Digital peripheral configurations include the following. - PWMs (8 to 32 bit) - PWMs with dead band (8 to 32 bit) - Counters (8 to 32 bit) - Timers (8 to 32 bit) - UART 8 bit with selectable parity - SPI master and slave - I2C slave and multi-master - Pseudo random sequence generators (8 to 32 bit) The digital blocks are connected to any GPIO through a series of global buses that can route any signal to any pin. The buses also allow signal multiplexing and performing logic operations. This configurability frees your designs from the constraints of a fixed peripheral controller. Digital blocks are provided in rows of four, where the number of blocks varies by TrueTouch device family. This allows the optimum choice of system resources for your application. Family characteristics are shown in Table 1 on page 4. Figure 1. Digital System Block Diagram ## The Analog System The Analog System consists of four configurable blocks that allow the creation of complex analog signal flows. Implementation of touchscreen applications allow additional analog resources to be used, depending on the touchscreen design. Analog peripherals are very flexible and may be customized to support specific application requirements. Some of the additional TrueTouch analog functions for this device (most available as user modules) are: - Analog-to-digital converters (single or dual, with 8-bit resolution) - Pin-to-pin comparator - Single-ended comparators (up to 2) with absolute (1.3V) reference or 8-bit DAC reference - 1.3V reference (as a System Resource) Figure 2. Analog System Block Diagram #### The Analog Multiplexer System The Analog Mux Bus connects to every GPIO pin. Pins are connected to the bus individually or in any combination. The bus also connects to the analog system for capacitive sensing with the TrueTouch block comparator. An additional 8:1 analog input multiplexer provides a second path to bring Port 0 pins to the analog array. Switch control logic enables selected pins to switch dynamically under hardware control. This allows capacitive measurement for touchscreen applications. Other multiplexer applications include: - Chip-wide mux that allows analog input from any IO pin. - Electrical connection between any IO pin combinations. ## **Additional System Resources** System Resources, some of which are listed in the previous sections, provide additional capability useful to complete systems. Additional resources include low voltage detection and power on reset. Brief statements describing the merits of each system resource follow. - Digital clock dividers provide three customizable clock frequencies for use in applications. The clocks may be routed to both the digital and analog systems. Additional clocks can be generated using digital PSoC blocks as clock dividers. - The I2C module provides 100 and 400 kHz communication over two wires. Slave, master, and multi-master modes are all supported. - Low Voltage Detection (LVD) interrupts can signal the application of falling voltage levels, while the advanced POR (Power On Reset) circuit eliminates the need for a system supervisor. - An internal 1.3 voltage reference provides an absolute reference for the analog system, including ADCs and DACs. - Versatile analog multiplexer system. # Getting Started To understand the TrueTouch silicon, read this data sheet and use the PSoC Designer™ Integrated Development Environment (IDE). This data sheet is an overview of the general silicon information and electrical specifications. For in depth touchscreen application information, including touchscreen specific specifications, read the touchscreen user module data sheet that is supported by this specific device. #### TrueTouch Device Characteristics Depending on your TrueTouch device selected for a touchscreen application, characteristics and capabilities of each device change. Table 1 lists the touchscreen sensing capabilities available for specific TrueTouch devices. The TrueTouch device covered by this data sheet is highlighted in this table. Table 1. TrueTouch Device Characteristics | TrueTouch Part<br>Number | Sensor<br>Inputs | Max Screen<br>Size (Inches) | Single-Touch | Multi-Touch<br>Gesture | Multi-Touch<br>All-Point | Scan<br>Speed (ms) <sup>[1]</sup> | $\begin{array}{c} \text{Current} \\ \text{Consumption}^{[2]} \end{array}$ | Flash Size | SRAM<br>Size | |--------------------------|------------------|-----------------------------|--------------|------------------------|--------------------------|-----------------------------------|---------------------------------------------------------------------------|------------|--------------| | CY8CTST110 | up to<br>24 | 4.3" | Υ | N | N | 0.5 | 3 | 8K | 512<br>Bytes | | CY8CTST120 | up to<br>44 | 8.4" | Υ | N | N | 0.5 | 16 | 16K | 1K | | CY8CTMG110 | up to<br>24 | 4.3" | Υ | Υ | N | 0.5 | 3 | 8K | 512<br>Bytes | | CY8CTMG120 | up to<br>44 | 8.4 | Υ | Υ | N | 0.5 | 16 | 16K | 1K | | CY8CTMA120 | up to<br>37 | 7.3" | Υ | Υ | Υ | 0.12 | 16 | 16K | 1K | ## **Development Kits** Development Kits are available from the following distributors: Digi-Key, Avnet, Arrow, and Future. The Cypress Online Store contains development kits, C compilers, and all accessories for PSoC development. Go to the Cypress Online Store web site at <a href="http://www.cypress.com">http://www.cypress.com</a>, click the Online Store shopping cart icon at the bottom of the web page and click *PSoC (Programmable System-on-Chip)* to view a current list of available items. #### **Technical Training Modules** Free PSoC technical training modules are available for users new to PSoC. Training modules cover designing, debugging, advanced analog, and general PSoC related topics. Go to <a href="http://www.cypress.com/training">http://www.cypress.com/training</a>. #### Consultants Certified PSoC Consultants offer everything from technical assistance to completed PSoC designs. To contact or become a PSoC Consultant go to <a href="http://www.cypress.com">http://www.cypress.com</a>, click on Design Support located on the left side of the web page, and select CYPros Consultants. # **Technical Support** PSoC application engineers take pride in fast and accurate response. They are available with a four hour guaranteed response at http://www.cypress.com/support. #### **Application Notes** A long list of application notes can assist you in every aspect of your design effort. To view the PSoC application notes, go to <a href="http://www.cypress.com">http://www.cypress.com</a> web site and select Application Notes under the Design Resources list located in the center of the web page. Application notes are sorted by date by default. # **Development Tools** PSoC Designer is a Microsoft<sup>®</sup> Windows based, integrated development environment for the Programmable System-on-Chip (PSoC) devices. The PSoC Designer IDE and application runs on Windows NT 4.0, Windows 2000, Windows Millennium (Me), or Windows XP (see Figure 3 on page 5). PSoC Designer helps the customer to select an operating configuration for the PSoC, write application code that uses the PSoC, and debug the application. This system provides design database management by project, an integrated debugger with In-Circuit Emulator, in-system programming support, and the CYASM macro assembler for the CPUs. PSoC Designer also supports a high level C language compiler developed specifically for the devices in the family. #### Notes - 1. Per Sensor typical. Depends on touchscreen panel. For MA120 per X/Y crossing Vcc = 3.3V - 2. Average mA supply current. Based on 8 ms report rate, except for MA120. Page 4 of 32 Figure 3. PSoC Designer Subsystems #### TrueTouch Designer Software Subsystems #### Device Editor The device editor subsystem enables the user to select different onboard analog and digital components called user modules using the PSoC blocks. Examples of user modules are ADCs, DACs, amplifiers, and filters. The device editor also supports easy development of multiple configurations and dynamic reconfiguration. Dynamic reconfiguration allows changing configurations at run time. PSoC Designer™ sets up power on initialization tables for selected PSoC block configurations and creates source code for an application framework. The framework contains software to operate the selected components. If the project uses more than one operating configuration, then it contains routines to switch between different sets of PSoC block configurations at run time. PSoC Designer prints out a configuration sheet for a given project configuration for use during application programming in conjunction with the device data sheet. After the framework is generated, the user adds application-specific code to flesh out the framework. It is also possible to change the selected components and regenerate the framework. # Design Browser The Design Browser enables users to select and import preconfigured designs into the user's project. Users can easily browse a catalog of preconfigured designs to facilitate time-to-design. Examples provided in the tools include a 300-baud modem, LIN Bus master and slave, fan controller, and magnetic card reader. #### Application Editor The Application Editor edits C language and Assembly language source code. It also assembles, compiles, links, and builds. **Assembler.** The macro assembler allows the seamless merging of the assembly code with C code. The link libraries automatically use absolute addressing or are compiled in relative mode and linked with other software modules to get absolute addressing. **C Language Compiler.** A C language compiler that supports the PSoC family of devices is available. Even if you have never worked in the C language before, the product quickly helps you create complete C programs for the PSoC family devices. The embedded, optimizing C compiler provides all the features of C tailored to the PSoC architecture. It comes complete with embedded libraries providing port and bus operations, standard keypad and display support, and extended math functionality. #### Debugger The PSoC Designer Debugger subsystem provides hardware in-circuit emulation, allowing the designer to test the program in a physical system while providing an internal view of the PSoC device. Debugger commands allow the designer to read the program and read and write data memory, read and write IO registers, read and write CPU registers, set and clear breakpoints, and provide program run, halt, and step control. The debugger also allows the designer to create a trace buffer of registers and memory locations of interest. #### Online Help System The online help system displays online, context-sensitive help for the user. Designed for procedural and quick reference, each functional subsystem has its own context-sensitive help. This system also provides tutorials and links to FAQs and an Online Support Forum to aid the designer in getting started. # **Hardware Tools** #### In-Circuit Emulator A low cost, high functionality ICE (In-Circuit Emulator) is available for development support. This hardware has the capability to program single devices. The emulator consists of a base unit that connects to the PC by way of a USB port. The base unit is universal and operates with all PSoC devices. Emulation pods for each device family are available separately. The emulation pod takes the place of the PSoC device in the target board and performs full speed (24 MHz) operation. #### TrueTouch Touchscreen Tuner The TrueTouch tuner is a Microsoft® Windows based graphical user interface allowing developers to set critical parameters and observe changes to the touchscreen application in real time. Optimal configuration from the tuner can be immediately applied to the TrueTouch user module settings. [+] Feedback # **Designing with User Modules** The development process for the PSoC device differs from that of a traditional fixed function microprocessor. The configurable analog and digital hardware blocks give the PSoC architecture a unique flexibility that pays dividends in managing specification change during development and by lowering inventory costs. These configurable resources, called PSoC Blocks, have the ability to implement a wide variety of user-selectable functions. Each block has several registers that determine its function and connectivity to other blocks, multiplexers, buses and to the IO pins. Iterative development cycles permit you to adapt the hardware and software. This substantially lowers the risk of having to select a different part to meet the final design requirements. To speed the development process, the PSoC Designer Integrated Development Environment (IDE) provides a library of pre-built, pre-tested hardware peripheral functions, called "User Modules." User modules make selecting and implementing peripheral devices simple, and come in analog, digital, and mixed signal varieties. The standard User Module library contains over 50 common peripherals such as ADCs, DACs timers, counters, UARTs, and other uncommon peripherals, such as DTMF generators and Bi-Quad analog filter sections. Each user module establishes the basic register settings that implement the selected function. It also provides parameters that allow you to tailor its precise configuration to your particular application. For example, a Pulse Width Modulator User Module configures one or more digital PSoC blocks, one for each 8 bits of resolution. The user module parameters permit you to establish the pulse width and duty cycle. User modules also provide tested software to cut your development time. The user module application programming interface (API) provides high-level functions to control and respond to hardware events at run time. The API also provides optional interrupt service routines that you can adapt as needed. The API functions are documented in user module data sheets that are viewed directly in the PSoC Designer IDE. These data sheets explain the internal operation of the user module and provide performance specifications. Each data sheet describes the use of each user module parameter and documents the setting of each register controlled by the user module. The development process starts when you open a new project and bring up the Device Editor, a graphical user interface (GUI) for configuring the hardware. You can pick the user modules you need for your project and map them onto the PSoC blocks with point-and-click simplicity. Next, you build signal chains by interconnecting user modules to each other and the IO pins. At this stage, you must also configure the clock source connections and enter parameter values directly or by selecting values from drop-down menus. When you are ready to test the hardware configuration or move on to developing code for the project, perform the "Generate Application" step. This causes PSoC Designer to generate source code that automatically configures the device to your specification and provides the high-level user module API functions. Figure 4. User Module and Source Code Development Flows The next step is to write your main program, and any sub-routines using PSoC Designer's Application Editor subsystem. The Application Editor includes a Project Manager that allows you to open the project source code files (including all generated code files) from a hierarchal view. The source code editor provides syntax coloring and advanced edit features for both C and assembly language. File search capabilities include simple string searches and recursive "grep-style" patterns. A single mouse click invokes the Build Manager. It employs a professional-strength "makefile" system to automatically analyze all file dependencies and run the compiler and assembler as necessary. Project-level options control optimization strategies used by the compiler and linker. Syntax errors are displayed in a console window. Double clicking the error message takes you directly to the offending line of source code. When all is correct, the linker builds a HEX file image suitable for programming. The last step in the development process takes place inside the PSoC Designer's Debugger subsystem. The Debugger downloads the HEX image to the In-Circuit Emulator (ICE) where it runs at full speed. Debugger capabilities rival those of systems costing many times more. In addition to traditional single-step, run-to-breakpoint and watch-variable features, the Debugger provides a large trace buffer and enables you to define complex breakpoint events that include monitoring address and data bus values, memory locations, and external signals. # **Document Conventions** # **Acronyms Used** The following table lists the acronyms that are used in this document. Table 2. Acronyms Used | Acronym | Description | | | | | | |---------|-----------------------------------------------------|--|--|--|--|--| | AC | alternating current | | | | | | | ADC | analog-to-digital converter | | | | | | | API | application programming interface | | | | | | | CPU | central processing unit | | | | | | | CT | continuous time | | | | | | | DAC | digital-to-analog converter | | | | | | | DC | direct current | | | | | | | ECO | external crystal oscillator | | | | | | | EEPROM | electrically erasable programmable read-only memory | | | | | | | FSR | full scale range | | | | | | | GPIO | general purpose IO | | | | | | | GUI | graphical user interface | | | | | | | HBM | human body model | | | | | | | ICE | in-circuit emulator | | | | | | | ILO | internal low speed oscillator | | | | | | | IMO | internal main oscillator | | | | | | | Ю | input/output | | | | | | | IPOR | imprecise power on reset | | | | | | | LSb | least-significant bit | | | | | | | LVD | low voltage detect | | | | | | | MSb | most-significant bit | | | | | | | PC | program counter | | | | | | | PLL | phase-locked loop | | | | | | | POR | power on reset | | | | | | | PPOR | precision power on reset | | | | | | | PSoC® | Programmable System-on-Chip™ | | | | | | | PWM | pulse width modulator | | | | | | | SC | switched capacitor | | | | | | | SLIMO | slow IMO | | | | | | | SMP | switch mode pump | | | | | | | SRAM | static random access memory | | | | | | # **Units of Measure** A units of measure table is located in the Electrical Specifications section. Table 5 on page 12 lists all the abbreviations used to measure the PSoC devices. ## **Numeric Naming** Hexadecimal numbers are represented with all letters in uppercase with an appended lowercase 'h' (for example, '14h' or '3Ah'). Hexadecimal numbers may also be represented by a '0x' prefix, the C coding convention. Binary numbers have an appended lowercase 'b' (for example, 01010100b' or '01000011b'). Numbers not indicated by an 'h', 'b', or 0x are decimal. # Pin Information The CY8CTST110 TrueTouch device is available in a 32-Pin QFN package which is listed in the following tables. Every port pin (labeled with a "P") is capable of Digital IO and connection to the common analog bus. However, Vss, Vdd, SMP, and XRES are not capable of Digital IO. # 32-Pin Part Pinout Figure 5. CY8CTST110 32-Pin Sawn TrueTouch Device Table 3. Pin Definitions - CY8CTST110 32-Pin (QFN) | Pin | Т | уре | N | Post total | |-----|---------|--------|-------|---------------------------------------------------------------------------| | No. | Digital | Analog | Name | Description | | 1 | Ю | I, M | P0[1] | Analog column mux input, integrating input. | | 2 | IO | М | P2[7] | | | 3 | Ю | М | P2[5] | | | 4 | Ю | М | P2[3] | | | 5 | Ю | М | P2[1] | | | 6 | Ю | М | P3[3] | | | 7 | Ю | М | P3[1] | | | 8 | Ю | М | P1[7] | I2C Serial Clock (SCL). | | 9 | Ю | М | P1[5] | I2C Serial Data (SDA). | | 10 | Ю | М | P1[3] | | | 11 | Ю | М | P1[1] | I2C Serial Clock (SCL), ISSP-SCLK <sup>[3]</sup> . | | 12 | Power | | Vss | Ground. Connect to circuit ground. | | 13 | Ю | М | P1[0] | I2C Serial Data (SDA), ISSP-SDATA <sup>[3]</sup> . | | 14 | Ю | М | P1[2] | | | 15 | Ю | М | P1[4] | Optional External Clock Input (EXTCLK). | | 16 | Ю | М | P1[6] | | | 17 | Input | | XRES | Active high external reset with internal pull down. | | 18 | Ю | М | P3[0] | | | 19 | Ю | М | P3[2] | | | 20 | Ю | М | P2[0] | | | 21 | Ю | М | P2[2] | | | 22 | Ю | М | P2[4] | | | 23 | Ю | М | P2[6] | | | 24 | Ю | I, M | P0[0] | Analog column mux input. | | 25 | Ю | I, M | P0[2] | Analog column mux input. | | 26 | Ю | I, M | P0[4] | Analog column mux input. | | 27 | Ю | I, M | P0[6] | Analog column mux input. | | 28 | Power | | Vdd | Supply voltage. Bypass to ground with 0.1 uF capacitor. | | 29 | Ю | I, M | P0[7] | Analog column mux input. | | 30 | Ю | I, M | P0[5] | Analog column mux input. | | 31 | Ю | I, M | P0[3] | Analog column mux input, integrating input. | | 32 | Power | | Vss | Ground. Connect to circuit ground. | | EP | Power | | Vss | Exposed pad is internally connected to ground. Connect to circuit ground. | $\textbf{LEGEND} \; A = Analog, \; I = Input, \; O = Output, \; and \; M = Analog \; Mux \; Input.$ # Note Document Number: 001-46931 Rev. \*B Page 9 of 32 <sup>3.</sup> These are the ISSP pins, which are not High Z at POR (Power On Reset) # **56-Pin Part Pinout** The 56-pin SSOP part is for the CY8CTST110 On-Chip Debug (OCD) TrueTouch device. Note This part is only used for in-circuit debugging. It is NOT available for production. Figure 6. CY8CTST110 56-Pin TrueTouch Device Table 4. Pin Definitions - CY8CTST110 56-Pin (SSOP) | Pin No. | Тур | Туре | | Description | |----------|---------|--------|----------|--------------------------------------------------------------------| | FIII NO. | Digital | Analog | Pin Name | Description | | 1 | Power | | Vss | Ground. Connect to circuit ground. | | 2 | IO | I | P0[7] | Analog column mux input. | | 3 | IO | I | P0[5] | Analog column mux input and column output. | | 4 | IO | I | P0[3] | Analog column mux input and column output. | | 5 | IO | I | P0[1] | Analog column mux input. | | 6 | IO | | P2[7] | | | 7 | IO | | P2[5] | | | 8 | IO | I | P2[3] | Direct switched capacitor block input. | | 9 | IO | I | P2[1] | Direct switched capacitor block input. | | 10 | | | NC | No connection. Leave Floating. | | 11 | | | NC | No connection. Leave Floating. | | 12 | | | NC | No connection. Leave Floating. | | 13 | | | NC | No connection. Leave Floating. | | 14 | OCD | | OCDE | OCD even data IO. | | 15 | OCD | | OCDO | OCD odd data output. | | 16 | Power | • | SMP | Switch Mode Pump (SMP) connection to required external components. | | 17 | Power | | Vss | Ground. Connect to circuit ground. | | 18 | Power | | Vss | Ground. Connect to circuit ground. | | 19 | IO | | P3[3] | | Document Number: 001-46931 Rev. \*B Page 10 of 32 Table 4. Pin Definitions - CY8CTST110 56-Pin (SSOP) (continued) | | Туј | oe | | | |---------|---------|--------|----------|----------------------------------------------------------------------------| | Pin No. | Digital | Analog | Pin Name | Description | | 20 | 10 | | P3[1] | | | 21 | | 1 | NC | No connection. Leave Floating. | | 22 | | | NC | No connection. Leave Floating. | | 23 | IO | | P1[7] | I2C Serial Clock (SCL). | | 24 | IO | | P1[5] | I2C Serial Data (SDA). | | 25 | | | NC | No connection. Leave Floating. | | 26 | IO | | P1[3] | | | 27 | IO | | P1[1] | Crystal Input (XTALin), I2C Serial Clock (SCL), ISSP-SCLK <sup>[3]</sup> . | | 28 | Power | II. | Vss | Ground. Connect to circuit ground. | | 29 | | | NC | No connection. Leave Floating. | | 30 | | | NC | No connection. Leave Floating. | | 31 | IO | | P1[0] | Crystal Output (XTALout), I2C Serial Data (SDA), ISSP-SDATA[3]. | | 32 | IO | | P1[2] | | | 33 | IO | | P1[4] | Optional External Clock Input (EXTCLK). | | 34 | IO | | P1[6] | | | 35 | | 1 | NC | No connection. Leave Floating. | | 36 | | | NC | No connection. Leave Floating. | | 37 | | | NC | No connection. Leave Floating. | | 38 | | | NC | No connection. Leave Floating. | | 39 | | | NC | No connection. Leave Floating. | | 40 | | | NC | No connection. Leave Floating. | | 41 | Input | | XRES | Active high external reset with internal pull down. | | 42 | OCD | | HCLK | OCD high-speed clock output. | | 43 | OCD | | CCLK | OCD CPU clock output. | | 44 | IO | | P3[0] | | | 45 | IO | | P3[2] | | | 46 | | | NC | No connection. Leave Floating. | | 47 | | | NC | No connection. Leave Floating. | | 48 | IO | | P2[0] | | | 49 | IO | I | P2[2] | | | 50 | IO | | P2[4] | | | 51 | IO | | P2[6] | | | 52 | Ю | I | P0[0] | Analog column mux input. | | 53 | Ю | I | P0[2] | Analog column mux input and column output. | | 54 | Ю | Ī | P0[4] | Analog column mux input and column output. | | 55 | Ю | I | P0[6] | Analog column mux input. | | 56 | Power | | Vdd | Supply voltage. Bypass with 0.1 uF capacitor to ground. | LEGEND : A = Analog, I = Input, O = Output, and OCD = On-Chip Debug. # **Electrical Specifications** This section presents the DC and AC electrical specifications of the CY8CTST110 TrueTouch device. For up to date electrical specifications, visit the web site <a href="http://www.cypress.com/psoc">http://www.cypress.com/psoc</a>. Specifications are valid for -40°C $\leq$ $T_A \leq$ 85°C and $T_J \leq$ 100°C as specified, except where noted. Refer Table 19 on page 20 for the electrical specifications on the internal main oscillator (IMO) using SLIMO mode. Figure 7. Voltage versus CPU Frequency 3.60 SLIMO Mode=1 SLIMO Mode=0 4.75 3.60 SLIMO Mode=1 SLIMO Mode=1 SLIMO Mode=1 Mode=1 SLIMO Mode=1 Mode=1 6 MHz **IMOFrequency** 12 MHz 24 MHz 93 kHz Figure 8. IMO Frequency Trim Options Table 5 lists the units of measure that are used in this section. Table 5. Units of Measure | Symbol | Unit of Measure | Symbol | Unit of Measure | |--------|-----------------------------|---------------------------------|--------------------| | °C | degree Celsius | μW | microwatts | | dB | decibels | mA | milli-ampere | | fF | femto farad | ms | milli-second | | Hz | hertz | mV | milli-volts | | KB | 1024 bytes | nA | nanoampere | | Kbit | 1024 bits | ns | nanosecond | | kHz | kilohertz | nV | nanovolts | | kΩ | kilohm | Ω | ohm | | MHz | megahertz | рА | picoampere | | ΜΩ | megaohm | pF | picofarad | | μΑ | microampere | рр | peak-to-peak | | μF | microfarad | ppm | parts per million | | μН | microhenry | ps | picosecond | | μS | microsecond | sps | samples per second | | μV | microvolts | s sigma: one standard deviation | | | μVrms | microvolts root-mean-square | V | volts | Document Number: 001-46931 Rev. \*B # **Absolute Maximum Ratings** # **Table 6. Absolute Maximum Ratings** | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-------------------------------------------------|-----------|-----|-----------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>STG</sub> | Storage Temperature | -55 | 25 | +100 | °C | Higher storage temperatures reduce data retention time. Recommended storage temperature is +25 °C ± 25 °C. Extended duration storage temperatures above 65 °C degrade reliability. | | T <sub>A</sub> | Ambient Temperature with Power Applied | -40 | _ | +85 | °С | | | Vdd | Supply Voltage on Vdd Relative to Vss | -0.5 | _ | +6.0 | V | | | V <sub>IO</sub> | DC Input Voltage | Vss - 0.5 | _ | Vdd + 0.5 | V | | | V <sub>IOZ</sub> | DC Voltage Applied to Tri-state | Vss - 0.5 | _ | Vdd + 0.5 | V | | | I <sub>MIO</sub> | Maximum Current into any Port Pin | -25 | _ | +50 | mA | | | ESD | Electro Static Discharge Voltage <sup>[4]</sup> | 2000 | _ | _ | V | Human Body Model ESD. | | LU | Latch Up Current | _ | _ | 200 | mA | | # **Operating Temperature** # **Table 7. Operating Temperature** | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------|------------------------------------|-----|-----|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | T <sub>A</sub> | Ambient Temperature <sup>[5]</sup> | -40 | _ | +85 | °C | | | TJ | Junction Temperature | -40 | - | +100 | °C | The temperature rise from ambient to junction is package specific. See Table 34 on page 29. The user must limit the power consumption to comply with this requirement. | See the user module data sheet for touchscreen application related ESD testing. See the user module data sheet for touchscreen application related temperature testing. # **DC Electrical Characteristics** The below electrical characteristics are for proper CPU core and IO operation. For capacitive touchscreen electrical characteristics, refer to the touchscreen user module data sheet. # DC Chip-Level Specifications Table 8 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , or 2.7V to 3.0V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ . These are for design guidance only. Table 8. DC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|-------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------|-----------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | Vdd | Supply Voltage | 2.40 | _ | 5.25 | V | See Table 17 on page 18. | | I <sub>DD</sub> | Supply Current, IMO = 24 MHz | _ | 3 | 4 | mA | Conditions are Vdd = 5.0V,<br>$T_A = 25^{\circ}\text{C}$ , CPU = 3 MHz, 48 MHz<br>disabled. VC1 = 1.5 MHz,<br>VC2 = 93.75 kHz, VC3 = 0.366 kHz. | | I <sub>DD3</sub> | Supply Current, IMO = 6 MHz using SLIMO mode. | _ | 1.2 | 2 | mA | Conditions are Vdd = 3.3V, $T_A = 25^{\circ}C$ , CPU = 3 MHz, clock doubler disabled. VC1 = 375 kHz, VC2 = 23.4 kHz, VC3 = 0.091 kHz. | | I <sub>DD27</sub> | Supply Current, IMO = 6 MHz using SLIMO mode. | _ | 1.1 | 1.5 | mA | Conditions are Vdd = 2.55V,<br>$T_A = 25^{\circ}\text{C}$ , CPU = 3 MHz, clock<br>doubler disabled. VC1 = 375 kHz,<br>VC2 = 23.4 kHz, VC3 = 0.091 kHz. | | I <sub>SB27</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and internal slow oscillator active. Mid temperature range. | _ | 2.6 | 4. | μА | Vdd = 2.55V, $0^{o}$ C $\leq$ T <sub>A</sub> $\leq$ $40^{o}$ C. | | I <sub>SB</sub> | Sleep (Mode) Current with POR, LVD, Sleep Timer, WDT, and internal slow oscillator active. | _ | 2.8 | 5 | μΑ | $Vdd = 3.3V, -40^{o}C \le T_{A} \le 85^{o}C.$ | | V <sub>REF</sub> | Reference Voltage (Bandgap) | 1.28 | 1.30 | 1.32 | V | Trimmed for appropriate Vdd. Vdd = 3.0V to 5.25V. | | V <sub>REF27</sub> | Reference Voltage (Bandgap) | 1.16 | 1.30 | 1.33 | V | Trimmed for appropriate Vdd. Vdd = 2.4V to 3.0V. | | AGND | Analog Ground | V <sub>REF</sub><br>- 0.003 | V <sub>REF</sub> | V <sub>REF</sub><br>+ 0.003 | V | | # DC General Purpose IO Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, and 2.7V at 25°C. These are for design guidance only. Table 9. 5V and 3.3V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----------|-----|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull Up Resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull Down Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High Output Level | Vdd - 1.0 | - | - | V | IOH = 10 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). | | V <sub>OL</sub> | Low Output Level | - | - | 0.75 | V | IOL = 25 mA, Vdd = 4.75 to 5.25V (8 total loads, 4 on even port pins (for example, P0[2], P1[4]), 4 on odd port pins (for example, P0[3], P1[5])). | | V <sub>IL</sub> | Input Low Level | _ | _ | 0.8 | V | Vdd = 3.0 to 5.25. | | V <sub>IH</sub> | Input High Level | 2.1 | _ | | V | Vdd = 3.0 to 5.25. | | $V_{H}$ | Input Hysteresis | _ | 60 | _ | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | _ | 1 | _ | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive Load on Pins as Input | _ | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25 °C. | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | _ | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25 °C. | Table 10. 2.7V DC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|-----------------------------------|-----------|-----|------|-------|--------------------------------------------------------------------------------------------| | R <sub>PU</sub> | Pull Up Resistor | 4 | 5.6 | 8 | kΩ | | | R <sub>PD</sub> | Pull Down Resistor | 4 | 5.6 | 8 | kΩ | | | V <sub>OH</sub> | High Output Level | Vdd - 0.4 | - | _ | V | IOH = 2.5 mA (6.25 Typ), Vdd = 2.4 to 3.0V (16 mA maximum, 50 mA Typ combined IOH budget). | | V <sub>OL</sub> | Low Output Level | - | - | 0.75 | V | IOL = 10 mA, Vdd = 2.4 to 3.0V (90 mA maximum combined IOL budget). | | V <sub>IL</sub> | Input Low Level | _ | _ | 0.75 | V | Vdd = 2.4 to 3.0. | | $V_{IH}$ | Input High Level | 2.0 | _ | - | V | Vdd = 2.4 to 3.0. | | $V_{H}$ | Input Hysteresis | _ | 90 | _ | mV | | | I <sub>IL</sub> | Input Leakage (Absolute Value) | _ | 1 | _ | nA | Gross tested to 1 μA. | | C <sub>IN</sub> | Capacitive Load on Pins as Input | - | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C. | | C <sub>OUT</sub> | Capacitive Load on Pins as Output | _ | 3.5 | 10 | pF | Package and pin dependent.<br>Temp = 25°C. | Page 15 of 32 # DC Operational Amplifier Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. **Table 11. 5V DC Operational Amplifier Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------------------|--------------------------------------------|-----|-----|---------|-------|---------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (Absolute Value) | _ | 2.5 | 15 | mV | | | | Average Input Offset Voltage Drift | _ | 10 | _ | μV/°C | | | I <sub>EBOA</sub> <sup>[6]</sup> | Input Leakage Current (Port 0 Analog Pins) | _ | 200 | _ | pА | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25 °C. | | $V_{CMOA}$ | Common Mode Voltage Range | 0.0 | _ | Vdd - 1 | V | | | G <sub>OLOA</sub> | Open Loop Gain | _ | 80 | _ | dB | | | I <sub>SOA</sub> | Amplifier Supply Current | _ | 10 | 30 | μΑ | | Table 12. 3.3V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------------|--------------------------------------------|-----|-----|---------|-------|---------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (Absolute Value) | - | 2.5 | 15 | mV | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | - | 10 | _ | μV/°C | | | I <sub>EBOA</sub> [6] | Input Leakage Current (Port 0 Analog Pins) | _ | 200 | _ | pА | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25 °C. | | $V_{CMOA}$ | Common Mode Voltage Range | 0 | _ | Vdd - 1 | V | | | G <sub>OLOA</sub> | Open Loop Gain | _ | 80 | _ | dB | | | I <sub>SOA</sub> | Amplifier Supply Current | _ | 10 | 30 | μΑ | | Table 13. 2.7V DC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------------------|--------------------------------------------|-----|-----|---------|-------|---------------------------------------------| | V <sub>OSOA</sub> | Input Offset Voltage (Absolute Value) | _ | 2.5 | 15 | mV | | | TCV <sub>OSOA</sub> | Average Input Offset Voltage Drift | _ | 10 | _ | μV/°C | | | I <sub>EBOA</sub> <sup>[6]</sup> | Input Leakage Current (Port 0 Analog Pins) | _ | 200 | _ | pА | Gross tested to 1 μA. | | C <sub>INOA</sub> | Input Capacitance (Port 0 Analog Pins) | _ | 4.5 | 9.5 | pF | Package and pin dependent.<br>Temp = 25 °C. | | V <sub>CMOA</sub> | Common Mode Voltage Range | 0 | _ | Vdd - 1 | V | | | G <sub>OLOA</sub> | Open Loop Gain | _ | 80 | _ | dB | | | I <sub>SOA</sub> | Amplifier Supply Current | _ | 10 | 30 | μΑ | | #### Note Document Number: 001-46931 Rev. \*B Page 16 of 32 <sup>6.</sup> Atypical behavior: I<sub>EBOA</sub> of Port 0 pin 0 is below 1 nA at 25 °C; 50 nA over temperature. Use Port 0 pins 1 to 7 for the lowest leakage of 200 nA. #### DC Low Power Comparator Specifications Table 14 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V at $25^{\circ}C$ . These are for design guidance only. Table 14. DC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|----------------------------------------------------|-----|-----|---------|-------|-------| | V <sub>REFLPC</sub> | Low Power Comparator (LPC) Reference Voltage Range | 0.2 | _ | Vdd - 1 | V | | | I <sub>SLPC</sub> | LPC Supply Current | _ | 10 | 40 | μΑ | | | V <sub>OSLPC</sub> | LPC Voltage Offset | _ | 2.5 | 30 | mV | | #### DC Analog Mux Bus Specifications Table 15 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ . These are for design guidance only. Table 15. DC Analog Mux Bus Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|--------------------------------------------|-----|-----|------------|-------|-------------------------------------------| | R <sub>SW</sub> | Switch Resistance to Common Analog Bus | - | - | 400<br>800 | | $ Vdd \ge 2.7V \\ 2.4V \le Vdd \le 2.7V $ | | R <sub>VDD</sub> | Resistance of Initialization Switch to Vdd | _ | - | 800 | W | | #### DC IDAC Resolution Table 16 lists IDAC typical resolution. Typical parameters apply to 5V at 25°C. These are for design guidance only. #### Table 16. DC IDAC Resolution | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------|--------------------------------------|-----|-----|-----|-------|-------| | I <sub>DAC</sub> | Current Output of 1 LSB (1x Setting) | - | 90 | - | nA | | # DC POR and LVD Specifications Table 17 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 17. DC POR and LVD Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------------------------------------------------------------------| | V <sub>PPOR0</sub><br>V <sub>PPOR1</sub><br>V <sub>PPOR2</sub> | Vdd Value for PPOR Trip<br>PORLEV[1:0] = 00b<br>PORLEV[1:0] = 01b<br>PORLEV[1:0] = 10b | _ | 2.36<br>2.82<br>4.55 | 2.40<br>2.95<br>4.70 | V<br>V<br>V | Vdd must be greater than or equal to 2.5V during startup, reset from the XRES pin, or reset from Watchdog. | | VLVD0<br>VLVD1<br>VLVD2<br>VLVD3<br>VLVD4<br>VLVD5<br>VLVD6<br>VLVD7 | Vdd Value for LVD Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 101b VM[2:0] = 111b | 2.40<br>2.85<br>2.95<br>3.06<br>4.37<br>4.50<br>4.62<br>4.71 | 2.45<br>2.92<br>3.02<br>3.13<br>4.48<br>4.64<br>4.73<br>4.81 | 2.51 <sup>[7]</sup><br>2.99 <sup>[8]</sup><br>3.09<br>3.20<br>4.55<br>4.75<br>4.83<br>4.95 | V<br>V<br>V<br>V<br>V | | | VPUMP0<br>VPUMP1<br>VPUMP2<br>VPUMP3<br>VPUMP4<br>VPUMP5<br>VPUMP6<br>VPUMP7 | Vdd Value for PUMP Trip VM[2:0] = 000b VM[2:0] = 001b VM[2:0] = 010b VM[2:0] = 011b VM[2:0] = 100b VM[2:0] = 101b VM[2:0] = 101b VM[2:0] = 111b | 2.45<br>2.96<br>3.03<br>3.18<br>4.54<br>4.62<br>4.71<br>4.89 | 2.55<br>3.02<br>3.10<br>3.25<br>4.64<br>4.73<br>4.82<br>5.00 | 2.62 <sup>[9]</sup> 3.09 3.16 3.32 <sup>[10]</sup> 4.74 4.83 4.92 5.12 | V<br>V<br>V<br>V<br>V | | #### Notes <sup>7.</sup> Always greater than 50 mV above $V_{PPOR}$ (PORLEV = 00) for falling supply. 8. Always greater than 50 mV above $V_{PPOR}$ (PORLEV = 01) for falling supply. 9. Always greater than 50 mV above $V_{LVD0.}$ 10. Always greater than 50 mV above $V_{LVD3.}$ # DC Programming Specifications Table 18 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \leq T_A \leq 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ . These are for design guidance only. **Table 18. DC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |----------------------|---------------------------------------------------------------------------------|-----------|-----|------------|-------|--------------------------------------| | Vdd <sub>IWRIT</sub> | Supply Voltage for Flash Write Operations | 2.70 | - | _ | V | | | I <sub>DDP</sub> | Supply Current During Programming or Verify | _ | 5 | 25 | mA | | | V <sub>ILP</sub> | Input Low Voltage During Programming or Verify | - | ı | 0.8 | > | | | V <sub>IHP</sub> | Input High Voltage During Programming or Verify | 2.2 | - | _ | V | | | I <sub>ILP</sub> | Input Current when Applying Vilp to P1[0] or P1[1] During Programming or Verify | _ | - | 0.2 | mA | Driving internal pull down resistor. | | I <sub>IHP</sub> | Input Current when Applying Vihp to P1[0] or P1[1] During Programming or Verify | _ | - | 1.5 | mA | Driving internal pull down resistor. | | V <sub>OLV</sub> | Output Low Voltage During Programming or Verify | _ | - | Vss + 0.75 | V | | | V <sub>OHV</sub> | Output High Voltage During Programming or Verify | Vdd - 1.0 | _ | Vdd | V | | | Flash <sub>ENP</sub> | Flash Endurance (per block) | 50,000 | _ | _ | 1 | Erase/write cycles per block. | | Flash <sub>ENT</sub> | Flash Endurance (total)[11, 11] | 1,800,000 | - | - | 1 | Erase/write cycles. | | Flash <sub>DR</sub> | Flash Data Retention | 10 | _ | _ | Years | | <sup>11.</sup> A maximum of 36 x 50,000 block endurance cycles is allowed. This may be balanced between operations on 36x1 blocks of 50,000 maximum cycles each, 36x2 blocks of 25,000 maximum cycles each, or 36x4 blocks of 12,500 maximum cycles each (to limit the total number of cycles to 36x50,000 and that no single block ever sees more than 50,000 cycles). For the full industrial range, the user must employ a temperature sensor user module (FlashTemp) and feed the result to the temperature argument before writing. Refer to the Flash APIs Application Note AN2015 at http://www.cypress.com under Application Notes for more information. # **AC Electrical Characteristics** #### AC Chip Level Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 19. 5V and 3.3V AC Chip Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|---------------------------------------------------------|------|------|------------------------------------------|-------|------------------------------------------------------------------------------------------------------| | F <sub>IMO24</sub> | Internal Main Oscillator Frequency for 24 MHz | 23.4 | 24 | 24.6 <sup>[12, 13,</sup><br>14] | MHz | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 8 on page 12. SLIMO mode = 0. | | F <sub>IMO6</sub> | Internal Main Oscillator Frequency for 6 MHz | 5.75 | 6 | 6.35 <sup>[12, 13,</sup> 14 <sub>]</sub> | MHz | Trimmed for 5V or 3.3V operation using factory trim values. See Figure 8 on page 12. SLIMO mode = 1. | | F <sub>CPU1</sub> | CPU Frequency (5V Nominal) | 0.93 | 24 | 24.6 <sup>[12, 13],</sup> | MHz | 24 MHz only for SLIMO mode = 0. | | F <sub>CPU2</sub> | CPU Frequency (3.3V Nominal) | 0.93 | 12 | 12.3 <sup>[13, 14]</sup> | MHz | | | F <sub>BLK5</sub> | Digital PSoC Block Frequency (5V Nominal) | 0 | 48 | 49.2 <sup>[12, 13,</sup><br>15] | MHz | Refer to the AC digital block specifications. | | F <sub>BLK33</sub> | Digital PSoC Block Frequency (3.3V Nominal) | 0 | 24 | 24.6 <sup>[13, 15]</sup> | MHz | | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 15 | 32 | 64 | kHz | | | Jitter32k | 32 kHz RMS Period Jitter | _ | 100 | 200 | ns | | | Jitter32k | 32 kHz Peak-to-Peak Period Jitter | _ | 1400 | _ | | | | T <sub>XRST</sub> | External Reset Pulse Width | 10 | _ | _ | μS | | | DC24M | 24 MHz Duty Cycle | 40 | 50 | 60 | % | | | Step24M | 24 MHz Trim Step Size | ı | 50 | _ | kHz | | | Fout48M | 48 MHz Output Frequency | 46.8 | 48.0 | 49.2 <sup>[12, 14</sup> ] | MHz | Trimmed. Using factory trim values. | | Jitter24M1 | 24 MHz Peak-to-Peak Period Jitter (IMO) | _ | 600 | | ps | | | F <sub>MAX</sub> | Maximum Frequency of Signal on Row Input or Row Output. | - | _ | 12.3 | MHz | | | T <sub>RAMP</sub> | Supply Ramp Time | 0 | _ | _ | μS | | #### Notes <sup>12. 4.75</sup>V < Vdd < 5.25V. <sup>13.</sup> Accuracy derived from Internal Main Oscillator with appropriate trim for Vdd range. <sup>14. 3.0</sup>V < Vdd < 3.6V. See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on trimming for operation at 3.3V. 15. See the individual user module data sheets for information on maximum frequencies for user modules. Table 20. 2.7V AC Chip-Level Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |--------------------|---------------------------------------------------------|-------|------|---------------------------------|-------|------------------------------------------------------------------------------------------------| | F <sub>IMO12</sub> | Internal Main Oscillator Frequency for 12 MHz | 11.5 | 12 | 12.7 <sup>[16, 17,</sup><br>18] | MHz | Trimmed for 2.7V operation using factory trim values. See Figure 8 on page 12. SLIMO mode = 1. | | F <sub>IMO6</sub> | Internal Main Oscillator Frequency for 6 MHz | 5.75 | 6 | 6.35 <sup>[16, 17,</sup><br>18] | MHz | Trimmed for 2.7V operation using factory trim values. See Figure 8 on page 12. SLIMO mode = 1. | | F <sub>CPU1</sub> | CPU Frequency (2.7V Nominal) | 0.093 | 3 | 3.15 <sup>[16, 17]</sup> | MHz | 24 MHz only for SLIMO mode = 0. | | F <sub>BLK27</sub> | Digital PSoC Block Frequency (2.7V Nominal) | 0 | 12 | 12.5 <sup>[16, 17,</sup> | MHz | Refer to the AC digital block specifications. | | F <sub>32K1</sub> | Internal Low Speed Oscillator Frequency | 8 | 32 | 96 | kHz | | | Jitter32k | 32 kHz RMS Period Jitter | _ | 150 | 200 | ns | | | Jitter32k | 32 kHz Peak-to-Peak Period Jitter | _ | 1400 | _ | | | | T <sub>XRST</sub> | External Reset Pulse Width | 10 | - | _ | μS | | | F <sub>MAX</sub> | Maximum frequency of signal on row input or row output. | _ | _ | 12.3 | MHz | | | T <sub>RAMP</sub> | Supply Ramp Time | 0 | _ | _ | μS | | Figure 8. 24 MHz Period Jitter (IMO) Timing Diagram Figure 9. 32 kHz Period Jitter (ILO) Timing Diagram # AC General Purpose IO Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 21. 5V and 3.3V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|-----|-------|--------------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | _ | 12 | MHz | Normal Strong Mode | | TRiseF | Rise Time, Normal Strong Mode, Cload = 50 pF | 3 | _ | 18 | ns | Vdd = 4.5 to 5.25V, 10% to 90% | | TFallF | Fall Time, Normal Strong Mode, Cload = 50 pF | 2 | _ | 18 | ns | Vdd = 4.5 to 5.25V, 10% to 90% | | TRiseS | Rise Time, Slow Strong Mode, Cload = 50 pF | 7 | 27 | _ | ns | Vdd = 3 to 5.25V, 10% to 90% | | TFallS | Fall Time, Slow Strong Mode, Cload = 50 pF | 7 | 22 | _ | ns | Vdd = 3 to 5.25V, 10% to 90% | #### Notes Document Number: 001-46931 Rev. \*B Page 21 of 32 <sup>16. 2.4</sup>V < Vdd < 3.0V. <sup>17.</sup> Accuracy derived from IMO with appropriate trim for Vdd range. <sup>18.</sup> See Application Note AN2012 "Adjusting PSoC Microcontroller Trims for Dual Voltage-Range Operation" for information on maximum frequency. for user modules Table 22. 2.7V AC GPIO Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|----------------------------------------------|-----|-----|-----|-------|-------------------------------| | F <sub>GPIO</sub> | GPIO Operating Frequency | 0 | _ | 3 | MHz | Normal Strong Mode | | TRiseF | Rise Time, Normal Strong Mode, Cload = 50 pF | 6 | _ | 50 | ns | Vdd = 2.4 to 3.0V, 10% to 90% | | TFallF | Fall Time, Normal Strong Mode, Cload = 50 pF | 6 | _ | 50 | ns | Vdd = 2.4 to 3.0V, 10% to 90% | | TRiseS | Rise Time, Slow Strong Mode, Cload = 50 pF | 18 | 40 | 120 | ns | Vdd = 2.4 to 3.0V, 10% to 90% | | TFallS | Fall Time, Slow Strong Mode, Cload = 50 pF | 18 | 40 | 120 | ns | Vdd = 2.4 to 3.0V, 10% to 90% | Figure 10. GPIO Timing Diagram #### AC Operational Amplifier Specifications Table 23 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ . These are for design guidance only. Table 23. AC Operational Amplifier Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |------------|--------------------------------------|-----|-----|-----|-------|--------------------| | $T_{COMP}$ | Comparator Mode Response Time, 50 mV | | | 100 | ns | $Vdd \ge 3.0V$ . | | | Overdrive | | | 200 | ns | 2.4V < Vcc < 3.0V. | #### AC Low Power Comparator Specifications Table 24 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V at $25^{\circ}C$ . These are for design guidance only. Table 24. AC Low Power Comparator Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-------------------|-------------------|-----|-----|-----|-------|--------------------------------------------| | T <sub>RLPC</sub> | LPC Response Time | _ | _ | 50 | μS | ≥ 50 mV overdrive comparator | | | | | | | | reference set within V <sub>REFLPC</sub> . | #### AC Analog Mux Bus Specifications Table 25 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , 3.0V to 3.6V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , or 2.4V to 3.0V and $-40^{\circ}C \le T_A \le 85^{\circ}C$ , respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at $25^{\circ}C$ . These are for design guidance only. Table 25. AC Analog Mux Bus Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |-----------------|-------------|-----|-----|------|-------|-------| | F <sub>SW</sub> | Switch Rate | _ | - | 3.17 | MHz | | Document Number: 001-46931 Rev. \*B Page 22 of 32 # AC Digital Block Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 26. 5V and 3.3V AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |-------------------------|-------------------------------------------------------------|--------------------|-----|------|-------|------------------------------------------------------------------------------------| | All | Maximum Block Clocking Frequency (> 4.75V) | | | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | Functions | Maximum Block Clocking Frequency (< 4.75V) | | | 24.6 | MHz | 3.0V < Vdd < 4.75V. | | Timer | Capture Pulse Width | 50 <sup>[19]</sup> | _ | _ | ns | | | | Maximum Frequency, No Capture | _ | - | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, With or Without Capture | _ | _ | 24.6 | MHz | | | Counter | Enable Pulse Width | 50 | - | _ | ns | | | | Maximum Frequency, No Enable Input | _ | - | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | | Maximum Frequency, Enable Input | _ | - | 24.6 | MHz | | | Dead Band | Kill Pulse Width: | | | | | | | | Asynchronous Restart Mode | 20 | _ | _ | ns | | | | Synchronous Restart Mode | 50 | _ | _ | ns | | | | Disable Mode | 50 | - | _ | ns | | | | Maximum Frequency | _ | - | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(PRS<br>Mode) | Maximum Input Clock Frequency | - | _ | 49.2 | MHz | 4.75V < Vdd < 5.25V. | | CRCPRS<br>(CRC<br>Mode) | Maximum Input Clock Frequency | - | _ | 24.6 | MHz | | | SPIM | Maximum Input Clock Frequency | - | _ | 8.2 | MHz | Maximum data rate at 4.1 MHz due to 2 x over clocking. | | SPIS | Maximum Input Clock Frequency | _ | - | 4.1 | MHz | | | | Width of SS_Negated Between Transmissions | 50 | - | _ | ns | | | Transmitter | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | Maximum data rate at 3.08 MHz | | | Maximum Input Clock Frequency with Vdd ≥ 4.75V, 2 Stop Bits | - | - | 49.2 | MHz | due to 8 x over clocking. Maximum data rate at 6.15 MHz due to 8 x over clocking. | | Receiver | Maximum Input Clock Frequency | _ | _ | 24.6 | MHz | Maximum data rate at 3.08 MHz due to 8 x over clocking. | | | Maximum Input Clock Frequency with Vdd ≥ 4.75V, 2 Stop Bits | _ | _ | 49.2 | MHz | Maximum data rate at 6.15 MHz due to 8 x over clocking. | #### Note Document Number: 001-46931 Rev. \*B Page 23 of 32 <sup>19.50</sup> ns minimum input pulse width is based on the input synchronizers running at 12 MHz (84 ns nominal period). Table 27. 2.7V AC Digital Block Specifications | Function | Description | Min | Тур | Max | Units | Notes | |-------------------------|--------------------------------------------|----------------------|-----|------|-------|---------------------------------------------------------| | All<br>Functions | Maximum Block Clocking Frequency | | | 12.7 | MHz | 2.4V < Vdd < 3.0V. | | Timer | Capture Pulse Width | 100 <sup>[20</sup> ] | _ | _ | ns | | | | Maximum Frequency, With or Without Capture | - | 1 | 12.7 | MHz | | | Counter | Enable Pulse Width | 100 | ı | _ | ns | | | | Maximum Frequency, No Enable Input | - | ı | 12.7 | MHz | | | | Maximum Frequency, Enable Input | _ | ı | 12.7 | MHz | | | Dead Band | Kill Pulse Width: | | | | | | | | Asynchronous Restart Mode | 20 | ı | _ | ns | | | | Synchronous Restart Mode | 100 | - | _ | ns | | | | Disable Mode | 100 | ı | _ | ns | | | | Maximum Frequency | - | I | 12.7 | MHz | | | CRCPRS<br>(PRS<br>Mode) | Maximum Input Clock Frequency | _ | - | 12.7 | MHz | | | CRCPRS<br>(CRC<br>Mode) | Maximum Input Clock Frequency | _ | _ | 12.7 | MHz | | | SPIM | Maximum Input Clock Frequency | _ | - | 6.35 | MHz | Maximum data rate at 3.17 MHz due to 2 x over clocking. | | SPIS | Maximum Input Clock Frequency | _ | ı | 4.1 | MHz | | | | Width of SS_ Negated Between Transmissions | 100 | ı | _ | ns | | | Transmitter | Maximum Input Clock Frequency | _ | 1 | 12.7 | MHz | Maximum data rate at 1.59 MHz due to 8 x over clocking. | | Receiver | Maximum Input Clock Frequency | _ | _ | 12.7 | MHz | Maximum data rate at 1.59 MHz due to 8 x over clocking. | # AC External Clock Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 28. 5V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | |---------------------|------------------------|-------|-----|------|-------| | F <sub>OSCEXT</sub> | Frequency | 0.093 | _ | 24.6 | MHz | | _ | High Period | 20.6 | _ | 5300 | ns | | - | Low Period | 20.6 | _ | _ | ns | | _ | Power Up IMO to Switch | 150 | _ | _ | μS | #### Note 20.100 ns minimum input pulse width is based on the input synchronizers running at 12 MHz (84 ns nominal period). Document Number: 001-46931 Rev. \*B Page 24 of 32 Table 29. 3.3V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|-------------------------------------------------|-------|-----|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock Divide by 1 | 0.093 | - | 12.3 | MHz | Maximum CPU frequency is 12 MHz at 3.3V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. | | Foscext | Frequency with CPU Clock Divide by 2 or greater | 0.186 | - | 24.6 | MHz | If the frequency of the external clock is greater than 12 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. | | _ | High Period with CPU Clock Divide by 1 | 41.7 | _ | 5300 | ns | | | _ | Low Period with CPU Clock Divide by 1 | 41.7 | _ | - | ns | | | _ | Power Up IMO to Switch | 150 | _ | _ | μS | | Table 30. 2.7V AC External Clock Specifications | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|-------------------------------------------------|-------|-----|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | F <sub>OSCEXT</sub> | Frequency with CPU Clock Divide by 1 | 0.093 | - | 3.08 | MHz | Maximum CPU frequency is 3 MHz at 2.7V. With the CPU clock divider set to 1, the external clock must adhere to the maximum frequency and duty cycle requirements. | | F <sub>OSCEXT</sub> | Frequency with CPU Clock Divide by 2 or Greater | 0.186 | - | 6.35 | MHz | If the frequency of the external clock is greater than 3 MHz, the CPU clock divider must be set to 2 or greater. In this case, the CPU clock divider ensures that the fifty percent duty cycle requirement is met. | | _ | High Period with CPU Clock Divide by 1 | 160 | _ | 5300 | ns | | | _ | Low Period with CPU Clock Divide by 1 | 160 | _ | _ | ns | | | _ | Power Up IMO to Switch | 150 | _ | _ | μS | | #### AC Programming Specifications Table 31 lists the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. **Table 31. AC Programming Specifications** | Symbol | Description | Min | Тур | Max | Units | Notes | |---------------------|------------------------------------------|-----|-----|-----|-------|-----------------------| | T <sub>RSCLK</sub> | Rise Time of SCLK | 1 | _ | 20 | ns | | | T <sub>FSCLK</sub> | Fall Time of SCLK | 1 | _ | 20 | ns | | | T <sub>SSCLK</sub> | Data Setup Time to Falling Edge of SCLK | 40 | - | _ | ns | | | T <sub>HSCLK</sub> | Data Hold Time from Falling Edge of SCLK | 40 | _ | _ | ns | | | F <sub>SCLK</sub> | Frequency of SCLK | 0 | _ | 8 | MHz | | | T <sub>ERASEB</sub> | Flash Erase Time (Block) | _ | 15 | _ | ms | | | T <sub>WRITE</sub> | Flash Block Write Time | _ | 30 | _ | ms | | | T <sub>DSCLK</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 45 | ns | 3.6 < Vdd | | T <sub>DSCLK3</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 50 | ns | $3.0 \le Vdd \le 3.6$ | | T <sub>DSCLK2</sub> | Data Out Delay from Falling Edge of SCLK | _ | _ | 70 | ns | $2.4 \le Vdd \le 3.0$ | # AC I<sup>2</sup>C Specifications The following tables list the guaranteed maximum and minimum specifications for the voltage and temperature ranges: 4.75V to 5.25V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, 3.0V to 3.6V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, or 2.4V to 3.0V and -40°C $\leq$ T<sub>A</sub> $\leq$ 85°C, respectively. Typical parameters apply to 5V, 3.3V, or 2.7V at 25°C. These are for design guidance only. Table 32. AC Characteristics of the $I^2C$ SDA and SCL Pins for Vdd $\geq 3.0V$ | Cumbal | Description | Standa | rd Mode | Fast | Mode | l lmita | |-----------------------|----------------------------------------------------------------------------------------------|--------|---------|---------------------|------|---------| | Symbol | Description | Min | Max | Min | Max | Units | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | 0 | 400 | kHz | | T <sub>HDSTAI2C</sub> | Hold Time (Repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | _ | 0.6 | _ | μS | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | _ | 1.3 | - | μS | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | 4.0 | _ | 0.6 | - | μS | | T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition | 4.7 | _ | 0.6 | - | μS | | T <sub>HDDATI2C</sub> | Data Hold Time | 0 | _ | 0 | _ | μS | | T <sub>SUDATI2C</sub> | Data Setup Time | 250 | _ | 100 <sup>[21]</sup> | - | ns | | T <sub>SUSTOI2C</sub> | Setup Time for STOP Condition | 4.0 | _ | 0.6 | _ | μS | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | 4.7 | _ | 1.3 | _ | μS | | T <sub>SPI2C</sub> | Pulse Width of Spikes are Suppressed by the Input Filter. | _ | _ | 0 | 50 | ns | #### Note Document Number: 001-46931 Rev. \*B Page 26 of 32 <sup>21.</sup> A fast-mode I2C-bus device may be used in a standard-mode I2C-bus system, but the requirement t<sub>SU:DAT</sub> ≥ 250 ns must then be met. This is automatically the case if the device does not stretch the LOW period of the SCL signal. If such device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>rmax</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the standard-mode I2C-bus specification) before the SCL line is released. Table 33. 2.7V AC Characteristics of the I<sup>2</sup>C SDA and SCL Pins (Fast Mode not Supported) | Cumbal | Description | Standa | rd Mode | Fast | Mode | l Inito | |-----------------------|----------------------------------------------------------------------------------------------|--------|---------|------|------|---------| | Symbol | Description | Min | Max | Min | Max | - Units | | F <sub>SCLI2C</sub> | SCL Clock Frequency | 0 | 100 | _ | _ | kHz | | T <sub>HDSTAI2C</sub> | Hold Time (Repeated) START Condition. After this period, the first clock pulse is generated. | 4.0 | _ | _ | _ | μS | | T <sub>LOWI2C</sub> | LOW Period of the SCL Clock | 4.7 | _ | _ | _ | μS | | T <sub>HIGHI2C</sub> | HIGH Period of the SCL Clock | 4.0 | _ | _ | _ | μS | | T <sub>SUSTAI2C</sub> | Setup Time for a Repeated START Condition | 4.7 | _ | _ | _ | μS | | T <sub>HDDATI2C</sub> | Data Hold Time | 0 | _ | _ | _ | μS | | T <sub>SUDATI2C</sub> | Data Setup Time | 250 | _ | _ | _ | ns | | T <sub>SUSTOI2C</sub> | Setup Time for STOP Condition | 4.0 | - | _ | _ | μS | | T <sub>BUFI2C</sub> | Bus Free Time Between a STOP and START Condition | 4.7 | _ | _ | _ | μS | | T <sub>SPI2C</sub> | Pulse Width of Spikes are Suppressed by the Input Filter. | - | _ | - | _ | ns | Figure 11. Definition for Timing for Fast/Standard Mode on the I<sup>2</sup>C Bus # **Packaging Information** This section shows the packaging specifications for the CY8CTST110 TrueTouch device along with the thermal impedances for each package. It is important to note that emulation tools may require a larger area on the target PCB than the chip's footprint. For a detailed description of the emulation tools' dimensions, refer to the document titled *PSoC Emulator Pod Dimensions* at <a href="http://www.cypress.com/design/MR10161">http://www.cypress.com/design/MR10161</a>. For information on the preferred dimensions for mounting QFN packages, see the following application note at <a href="http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf">http://www.amkor.com/products/notes\_papers/MLFAppNote.pdf</a>. Figure 12. 32-Pin Sawn QFN Package Figure 13. 56-Pin (300-Mil) SSOP # **Thermal Impedances** Table 34. Thermal Impedances per Package | Package | Typical θ <sub>JA</sub> <sup>[22]</sup> | Typical $\theta_{JC}$ | |----------------------------------------|-----------------------------------------|-----------------------| | 32 QFN <sup>[23]</sup> 5x5 mm 0.93 MAX | 22 °C/W | 12 °C/W | # **Solder Reflow Peak Temperature** Table 35 illustrates the minimum solder reflow peak temperature to achieve good solderability. Table 35. Solder Reflow Peak Temperature | Package | Minimum Peak Temperature <sup>[24]</sup> | Maximum Peak Temperature | |---------|------------------------------------------|--------------------------| | 32 QFN | 240 °C | 260 °C | <sup>22.</sup> T<sub>J</sub> = T<sub>A</sub> + Power x $\theta_{JA}$ 23. To achieve the thermal impedance specified for the QFN package, the center thermal pad must be soldered to the PCB ground plane. <sup>24.</sup> Higher temperatures may be required based on the solder melting point. Typical temperatures for solder are 220 ± 5°C with Sn-Pb or 245 ± 5°C with Sn-Ag-Cu paste. Refer to the solder manufacturer specifications. # **Development Tool Selection** #### Software #### PSoC Designer At the core of the PSoC development software suite is PSoC Designer. Used by thousands of PSoC developers, this robust software is facilitating PSoC designs for half a decade. PSoC Designer is available free of charge at <a href="http://www.cypress.com">http://www.cypress.com</a> under Design Resources > Software and Drivers. #### PSoC Programmer PSoC Programmer is flexible enough to be used on the bench in development and is also suitable for factory programming. PSoC Programmer works either as a standalone programming application or operates directly from PSoC Designer or PSoC Express. PSoC Programmer software is compatible with both PSoC ICE-Cube In-Circuit Emulator and PSoC MiniProg. PSoC programmer is available free of charge at http://www.cypress.com/psocprogrammer. #### Hi-Tech C Lite Compiler Hi-Tech C Lite is an ANSI C compiler optimized for PSoC to deliver dense, efficient executable code for a smaller-than-ever footprint. Hi-Tech C Lite is available for download at <a href="http://www.cypress.htsoft.com">http://www.cypress.htsoft.com</a>. To install the HI-TECH Lite version, download the complier installation file from HI-TECH and choose the Lite option when prompted for a registration key. The Lite version can be upgraded to the 45-day full featured evaluation version or the PRO version at any time, however the PRO version can only be enabled with a purchased registration key. #### Hi-Tech C Pro Compiler Hi-Tech C Pro is an optional upgrade to PSoC Designer that offers all the benefits of Hi-Tech C Lite with additional features. Hi-Tech C Pro is available for purchase either at the Cypress Online Store or at <a href="http://www.cypress.htsoft.com">http://www.cypress.htsoft.com</a>. Hi-Tech C Pro is recommended for touchscreen applications using the Multi-Touch All-Point CY8CTMA120 device. #### CY3202-C iMAGEcraft C Compiler CY3202 is the optional upgrade to PSoC Designer that enables the iMAGEcraft C compiler. It is available at the Cypress Online Store. At <a href="http://www.cypress.com">http://www.cypress.com</a>, click the Online Store shopping cart icon at the bottom of the web page, and click *PSoC (Programmable System-on-Chip)* to view a current list of available items. #### **Evaluation Tools** All evaluation tools can be purchased from the Cypress Online Store. #### CY3210-MiniProg1 The CY3210-MiniProg1 kit allows a user to program PSoC devices through the MiniProg1 programming unit. The MiniProg is a small, compact prototyping programmer that connects to the PC through a provided USB 2.0 cable. The kit includes: - MiniProg Programming Unit - MiniEval Socket Programming and Evaluation Board - 28-Pin CY8C29466-24PXI PDIP PSoC Device Sample - 28-Pin CY8C27443-24PXI PDIP PSoC Device Sample - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable #### **Device Programmers** All device programmers can be purchased from the Cypress Online Store. #### CY3216 Modular Programmer The CY3216 Modular Programmer kit features a modular programmer and the MiniProg1 programming unit. The modular programmer includes three programming module cards and supports multiple Cypress products. The kit includes: - Modular Programmer Base - 3 Programming Module Cards - MiniProg Programming Unit - PSoC Designer Software CD - Getting Started Guide - USB 2.0 Cable # CY3207ISSP In-System Serial Programmer (ISSP) The CY3207ISSP is a production programmer. It includes protection circuitry and an industrial case that is more robust than the MiniProg in a production programming environment. **Note** CY3207ISSP needs special software and is not compatible with PSoC Programmer. The kit includes: - CY3207 Programmer Unit - PSoC ISSP Software CD - 110 ~ 240V Power Supply, Euro-Plug Adapter - USB 2.0 Cable # **Accessories (Emulation and Programming)** #### Third Party Tools Several tools are specially designed by the following third party vendors to accompany PSoC devices during development and production. Specific details of each of these tools are found at <a href="http://www.cypress.com">http://www.cypress.com</a> under Design Resources > Evaluation Boards. #### Build a PSoC Emulator into Your Board For details on emulating the circuit before going to volume production using an on-chip debug (OCD) non-production PSoC device, see application note AN2323 "Debugging - Build a PSoC Emulator into Your Board". # **Ordering Information** | Package | Ordering Code | Flash<br>(Bytes) | SRAM<br>(Bytes) | Single<br>Touch<br>Enabled | Multi-Touch<br>Gesture<br>Enabled | Multi-Touch<br>All-Point<br>Enabled | X/Y<br>Sensor<br>Inputs | |---------------------------------------------------|--------------------|------------------|-----------------|----------------------------|-----------------------------------|-------------------------------------|-------------------------| | 32-Pin (5x5 mm 0.93 MAX) SAWN QFN | CY8CTST110-32LTXI | 8K | 512 | Υ | N | N | Up to 24 | | 32-Pin (5x5 mm 0.93 MAX) SAWN QFN (Tape and Reel) | CY8CTST110-32LTXIT | 8K | 512 | Υ | N | N | Up to 24 | | 56-Pin OCD SSOP | CY8CTST110-00PVXI | 8K | 512 | Υ | N | N | Up to 24 | # **Ordering Code Definitions** # **Document History Page** | Document Title: CY8CTST110 TrueTouch™ Single-Touch Touchscreen Controller Document Number: 001-46931 | | | | | | | | | |------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | | | ** | 2518134 | DSO/AESA | 06/18/08 | New data sheet | | | | | | *A | 2523303 | DSO/PYRS | 06/30/08 | Updated X/Y sensor inputs to 24 and supported screen sizes to 4.6" and below Changed operating voltage range to 2.7V to 5.25V. | | | | | | *B | 2549257 | YOM/PYRS | 08/06/08 | Added other sections based on PSoC data sheets. | | | | | # Sales, Solutions, and Legal Information # Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at cypress.com/sales. | Products | | PSoC Solutions | | |------------------|----------------------|-----------------------|-----------------------------------| | PSoC | psoc.cypress.com | General | psoc.cypress.com/solutions | | Clocks & Buffers | clocks.cypress.com | Low Power/Low Voltage | psoc.cypress.com/low-power | | Wireless | wireless.cypress.com | Precision Analog | psoc.cypress.com/precision-analog | | Memories | memory.cypress.com | LCD Drive | psoc.cypress.com/lcd-drive | | Image Sensors | image.cypress.com | CAN 2.0b | psoc.cypress.com/can | | | | USB | psoc.cypress.com/usb | © Cypress Semiconductor Corporation, 2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 001-46931 Rev. \*B Revised July 28, 2008 Page 32 of 32