# 3.3V 125-MHz 8-Output Zero Delay Buffer #### **Features** - Output frequency range: 25 MHz to 125 MHz - Input frequency range (÷4): 35 MHz to 125 MHz - Input frequency range (÷8): 25 MHz to 62.5 MHz - · 30 ps typical peak cycle-to-cycle jitter - · 30 ps typical out-to-output skew - 3.3V operation - Eight Clock outputs: Drive up to 16 clock lines - · One feedback output - LVPECL reference clock input - · Phase-locked loop (PLL) bypass mode - Spread Aware™ - · Output enable/disable - Pin-compatible with MPC9653 and MPC953 - Industrial temperature range: -40°C to +85°C - 32-pin 1.0-mm TQFP package ### **Description** The CY29653 is a low-voltage high-performance 125-MHz PLL-based zero delay buffer designed for high-speed clock distribution applications. The CY29653 features an LVPECL reference clock input and provides eight outputs plus one feedback output. VCO output divides by four or eight per VCO\_SEL setting (see the Function Table). Each LVCMOS-compatible output can drive $50\Omega$ series- or parallel-terminated transmission lines. For series-terminated transmission lines, each output can drive one or two traces giving the device an effective fanout of 1:16. The PLL is ensured stable given that the VCO is configured to run between 140 MHz to 500 MHz. This allows a wide range of output frequencies from 25 MHz to 125 MHz. For normal operation, the external feedback input, FB\_IN, is connected to the feedback output, FB\_OUT. The internal VCO is running at multiples of the input reference clock set by the feedback divider (see the *Frequency Table*). When PLL\_EN is LOW, PLL is bypassed and the reference clock directly feeds the output dividers. This mode is fully static and the minimum input clock frequency specification does not apply. When BYPASS# is set LOW, PLL and output dividers are bypassed resulting in a 1:9 LVPECL to LVCMOS high performance fanout buffer. For normal PLL operation both PLL EN and BYPASS# are set HIGH. ## Pin Description<sup>[1]</sup> | Pin | Name | I/O | Type | Description | |--------------------------------------|-----------|--------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 8 | PECL_CLK | I, PU | LVPECL | LVPECL reference clock input | | 9 | PECL_CLK# | I, PU | LVPECL | LVPECL reference clock input. Pull-up to VDD/2. | | 12, 14, 16,<br>18, 20, 22,<br>24, 26 | Q(7:0) | 0 | LVCMOS | Clock output | | 28 | FB_OUT | 0 | LVCMOS | Feedback clock output. Connect to FB_IN for normal operation. | | 2 | FB_IN | I, PU | LVCMOS | <b>Feedback clock input</b> . Connect to FB_OUT for normal operation. This input should be at the same voltage rail as input reference clock. See Frequency Table. | | 10 | MR/OE# | I, PD | LVCMOS | Output enable/disable input. See Function Table. | | 30 | PLL_EN | I, PU | LVCMOS | PLL enable/disable input. See Function Table. | | 31 | BYPASS# | I, PU | LVCMOS | PLL and output divider bypass select input. See Function Table. | | 32 | VCO_SEL | I, PU | LVCMOS | VCO divider select input. See Function Table. | | 11, 15, 19, 23 | VDDQ | Supply | VDD | 3.3V Power supply for output clocks <sup>[2]</sup> | | 1 | AVDD | Supply | VDD | 3.3V Power supply for PLL <sup>[2]</sup> | | 27 | VDD | Supply | VDD | 3.3V Power supply for core and inputs <sup>[2]</sup> | | 7 | AVSS | Supply | Ground | Analog Ground | | 13, 17, 21,<br>25, 29 | VSS | Supply | Ground | Common Ground | | 3, 4, 5, 6 | NC | | | No connection | ## **Frequency Table** | Feedback Output Divider | VCO | Input Frequency Range | |-------------------------|-----------------|-----------------------| | ÷4 | Input Clock * 4 | 35 MHz to 125 MHz | | ÷8 | Input Clock * 8 | 25 MHz to 62.5 MHz | ## **Function Table** | Control | Default | 0 | 1 | |---------|---------|---------------------------------------------------------------------------------------------|----------------------------------------------------------------------| | VCO_SEL | 1 | VCO ÷ 1 | VCO ÷ 2 | | PLL_EN | 1 | Bypass mode, PLL disabled. The input clock connects to the output dividers | PLL enabled. The VCO output connects to the output dividers | | BYPASS# | 1 | Bypass mode with PLL and output dividers bypassed. The input clock connects to the outputs. | Selects the output dividers | | MR/OE# | 0 | Outputs enabled | Outputs disabled (three-state), VCO running at its minimum frequency | - Notes: 1. PU = Internal pull-up, PD = Internal pull-down. 2. A 0.1-μF bypass capacitor should be placed as close as possible to each positive power pin (<0.2"). If these bypass capacitors are not close to the pins their high-frequency filtering characteristics will be cancelled by the lead inductance of the traces. ### **Absolute Maximum Conditions** | Parameter | Description | Condition | Min. | Max. | Unit | |------------------|-----------------------------------|-----------------------------|-------|-----------------------|-------| | $V_{DD}$ | DC Supply Voltage | | -0.3 | 5.5 | V | | $V_{DD}$ | DC Operating Voltage | Functional | 3.135 | 3.465 | V | | V <sub>IN</sub> | DC Input Voltage | Relative to V <sub>SS</sub> | -0.3 | V <sub>DD</sub> + 0.3 | V | | V <sub>OUT</sub> | DC Output Voltage | Relative to V <sub>SS</sub> | -0.3 | V <sub>DD</sub> + 0.3 | V | | V <sub>TT</sub> | Output termination Voltage | | | V <sub>DD</sub> ÷ 2 | V | | LU | Latch Up Immunity | Functional | 200 | | mA | | R <sub>PS</sub> | Power Supply Ripple | Ripple Frequency < 100 kHz | | 150 | mVp-p | | T <sub>S</sub> | Temperature, Storage | Non-functional | -65 | +150 | °C | | T <sub>A</sub> | Temperature, Operating Ambient | Functional | - | +85 | °C | | T <sub>J</sub> | Temperature, Junction | Functional | | 150 | °C | | Ø <sub>JC</sub> | Dissipation, Junction to Case | Functional | | 42 | °C/W | | Ø <sub>JA</sub> | Dissipation, Junction to Ambient | Functional | | 105 | °C/W | | ESD <sub>H</sub> | ESD Protection (Human Body Model) | | 2000 | | V | | FIT | Failure in Time | Manufacturing test | | 10 | ppm | ## **DC Parameters** (VDD = $3.3V \pm 5\%$ , TA = operating temperature range) | Parameter | Description | Condition | Min. | Тур. | Max. | Unit | |------------------|-------------------------------------|--------------------------------------------------|------|------|-----------------------|------| | V <sub>IL</sub> | Input Voltage, Low | LVCMOS | _ | _ | 0.8 | V | | V <sub>IH</sub> | Input Voltage, High | LVCMOS | 2.0 | _ | V <sub>DD</sub> +0.3 | V | | $V_{PP-DC}$ | Peak-Peak Input Voltage | LVPECL | 250 | _ | 1000 | mV | | $V_{CMR}$ | Common Mode Range <sup>[4]</sup> | LVPECL | 1.0 | _ | V <sub>DD</sub> – 0.6 | V | | V <sub>OL</sub> | Output Voltage, Low <sup>[5]</sup> | I <sub>OL</sub> = 24 mA | _ | _ | 0.55 | V | | | | I <sub>OL</sub> = 12 mA | _ | _ | 0.30 | | | V <sub>OH</sub> | Output Voltage, High <sup>[5]</sup> | I <sub>OH</sub> = -24 mA | 2.4 | _ | | V | | I <sub>IL</sub> | Input Current, Low <sup>[6]</sup> | V <sub>IL</sub> = V <sub>SS</sub> | _ | _ | -100 | μΑ | | I <sub>IH</sub> | Input Current, High <sup>[6]</sup> | $V_{IL} = V_{DD}$ | _ | _ | 100 | μΑ | | I <sub>DDA</sub> | PLL Supply Current | AV <sub>DD</sub> only | _ | _ | 7 | mA | | I <sub>DDQ</sub> | Quiescent Supply Current | All V <sub>DD</sub> pins except AV <sub>DD</sub> | _ | _ | 4 | mA | | I <sub>DD</sub> | Dynamic Supply Current | Outputs loaded @ 100 MHz | _ | 330 | _ | mA | | C <sub>IN</sub> | Input Pin Capacitance | | _ | 4 | _ | pF | | Z <sub>OUT</sub> | Output Impedance | | 12 | 15 | 18 | Ω | ## **AC Parameters** ( $V_{DD} = 3.3V \pm 5\%$ , $T_A = operating temperature range) [3]$ | Parameter | Description | Condition | Min. | Тур. | Max. | Unit | |--------------------|-------------------------|---------------------------|------|------|------|------| | $f_{VCO}$ | VCO Frequency | | 140 | _ | 500 | MHz | | f <sub>in</sub> | Input Frequency | ÷4 Feedback | 35 | _ | 125 | MHz | | | | ÷8 Feedback | 25 | _ | 62.5 | | | | | Bypass mode (BYPASS# = 0) | 0 | _ | 200 | | | f <sub>refDC</sub> | Input Duty Cycle | | 40 | _ | 60 | % | | V <sub>PP</sub> | Peak-Peak Input Voltage | LVPECL | 500 | _ | 1000 | mV | - AC characteristics apply for parallel output termination of 50Ω to V<sub>TT</sub>. Parameters are guaranteed by characterization and are not 100% tested. V<sub>CMR</sub> (DC) is the crossing point of the differential input signal. Normal operation is obtained when the crossing point is within the V<sub>CMR</sub> range and the input swing is within the V<sub>PP</sub> (DC) specification. Driving one 50Ω parallel terminated transmission line to a termination voltage of V<sub>TT</sub>. Alternatively, each output drives up to two 50 Ω series terminated transmission lines. - 6. Inputs have pull-up or pull-down resistors that affect the input current. ## **AC Parameters** ( $V_{DD}$ = 3.3V ± 5%, $T_A$ = operating temperature range) (continued)<sup>[3]</sup> | Parameter | Description | Condition | Min. | Тур. | Max. | Unit | |---------------------------------|--------------------------------------------|--------------------------------|------|-----------|-----------|------| | $V_{CMR}$ | Common Mode Range <sup>[7]</sup> | LVPECL | 1.2 | _ | VDD - 0.9 | V | | $f_{MAX}$ | Maximum Output Frequency | ÷4 Output | 35 | - | 125 | MHz | | | | ÷8 Output | 25 | _ | 62.5 | | | DC | Output Duty Cycle | | 45 | - | 55 | % | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall times | 0.55V to 2.4V | 0.1 | _ | 1.0 | ns | | $t_{(\phi)}$ | Propagation Delay (static phase offset) | PCLK to FB_IN | -200 | _ | 200 | ps | | t <sub>PD</sub> | Propagation Delay (PLL and divider bypass) | PCLK to Q0 – Q7<br>BYPASS# = 0 | 3.6 | 4.8 | 6.0 | ns | | t <sub>sk(O)</sub> | Output-to-Output Skew | | _ | 30 | 150 | ps | | t <sub>PLZ, HZ</sub> | Output Disable Time | | _ | - | 6 | ns | | t <sub>PZL, ZH</sub> | Output Enable Time | | _ | _ | 6 | ns | | BW | PLL Closed Loop Bandwidth | ÷4 Feedback | _ | 1.8 – 2.1 | _ | MHz | | | (–3 dB) | ÷8 Feedback | _ | 1.4 – 1.6 | _ | | | t <sub>JIT(CC)</sub> | Cycle-to-Cycle Jitter | | _ | 30 | 100 | ps | | t <sub>JIT(PER)</sub> | Period Jitter | | - | 45 | 100 | ps | | $t_{JIT(\phi)}$ | I/O Phase Jitter | | _ | - | 150 | ps | | t <sub>LOCK</sub> | Maximum PLL Lock Time | | _ | - | 1 | ms | Figure 1. AC Test Reference Figure 3. Propagation Delay t<sub>PD</sub>, PLL Bypass #### Note: V<sub>CMR</sub> (AC) is the crosspoint of the differential input signal. Normal AC operation is obtained when the crosspoint is within the V<sub>CMR</sub> range and the input swing lies within the V<sub>PP</sub> (AC) specification. Violation of V<sub>CMR</sub> or V<sub>PP</sub> impacts static phase offset t(φ). Figure 4. Output Duty Cycle (DC) Figure 5. Output-to-Output Skew t<sub>sk(O)</sub> ## **Ordering Information** | Part Number | Package Type | Product Flow | |-------------|-----------------------------|----------------------------| | CY29653AC | 32-pin TQFP | Commercial, 0°C to +70°C | | CY29653ACT | 32-pin TQFP – Tape and Reel | Commercial, 0°C to 70°C | | CY29653AI | 32-pin TQFP | Industrial, –40°C to +85°C | | CY29653AIT | 32-pin TQFP – Tape and Reel | Industrial, –40°C to 85°C | ## **Package Drawing and Dimension** #### 32-lead Thin Plastic Quad Flatpack 7 x 7 x 1.0 mm A32 Spread Aware is a trademark of Cypress Semiconductor. All product and company names mentioned in this document are trademarks of their respective holders. # **Document History Page** | Document Title:CY29653 3.3V 125-MHz 8-Output Zero Delay Buffer Document Number: 38-07477 | | | | | | | | |------------------------------------------------------------------------------------------|---------|------------|--------------------|--------------------------------------------------------------------------|--|--|--| | REV. | ECN No. | Issue Date | Orig. of<br>Change | Description of Change | | | | | ** | 126715 | 05/15/03 | RGL | New Data Sheet | | | | | *A | 130841 | 11/07/03 | RGL | Added Industrial Temp. Range | | | | | *B | 209720 | See ECN | RGL | Minor Change: To post in the CY external website | | | | | *C | 346654 | See ECN | RGL | Added typical values for cycle-to-cycle jitter and output-to-output skew | | | |