- Low Output Skew for Clock-Distribution and Clock-Generation Applications - Operates at 3.3-V V<sub>CC</sub> - Distributes Differential LVPECL Clock Inputs to 12 TTL-Compatible Outputs - Two Select Inputs Configure Up to Nine Outputs to Operate at One-Half or Double the Input Frequency - No External RC Network Required - External Feedback Input (FBIN) Is Used to Synchronize the Outputs With the Clock Inputs - Application for Synchronous DRAMs - Outputs Have Internal 26-Ω Series Resistors to Dampen Transmission-Line Effects - State-of-the-Art EPIC-IIB™ BiCMOS Design Significantly Reduces Power Dissipation - Distributed V<sub>CC</sub> and Ground Pins Reduce Switching Noise - Packaged in 52-Pin Quad Flatpack ### description The CDC2582 is a high-performance, low-skew, low-jitter clock driver. It uses a phase-lock loop (PLL) to precisely align the frequency and phase of the clock output signals to the differential LVPECL clock (CLKIN, $\overline{\text{CLKIN}}$ ) input signals. It is specifically designed to operate at speeds from 50 MHz to 100 MHz or down to 25 MHz on outputs configured as half-frequency outputs. Each output has an internal 26- $\Omega$ series resistor that improves the signal integrity at the load. The CDC2582 operates at 3.3-V V<sub>CC</sub>. The feedback input (FBIN) synchronizes the frequency of the output clocks with the input clock (CLKIN, CLKIN) signals. One of the twelve output clocks must be fed back to FBIN for the PLL to maintain synchronization between the differential CLKIN and CLKIN inputs and the outputs. The output used as feedback is synchronized to the same frequency as the clock (CLKIN and CLKIN) inputs. Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. EPIC-IIB is a trademark of Texas Instruments Incorporated. ## description (continued) The Y outputs can be configured to switch in phase and at the same frequency as differential clock inputs (CLKIN and CLKIN). Select (SEL1, SEL0) inputs configure up to nine Y outputs, in banks of three, to operate at one-half or double the differential clock input frequency, depending upon the feedback configuration (see Tables 1 and 2). All output signal duty cycles are adjusted to 50% independent of the duty cycle at the input clocks. Output-enable $(\overline{OE})$ is provided for output control. When $\overline{OE}$ is high, the outputs are in the low state. When $\overline{OE}$ is low, the outputs are active. $\overline{CLR}$ is negative-edge triggered and can be used to reset the outputs operating at half frequency. TEST is used for factory testing of the device and can be used to bypass the PLL. TEST should be strapped to GND for normal operation. Unlike many products containing a PLL, the CDC2582 does not require external RC networks. The loop filter for the PLL is included on chip, minimizing component count, board space, and cost. Because it is based on PLL circuitry, the CDC2582 requires a stabilization time to achieve phase lock of the feedback signal to the reference signal. This stabilization time is required following power up and application of a fixed-frequency, fixed-phase signal at CLKIN and $\overline{\text{CLKIN}}$ , as well as following any changes to the PLL reference or feedback signal. Such changes occur upon change of SEL1 and SEL0, enabling the PLL via TEST, and upon enable of all outputs via $\overline{\text{OE}}$ . The CDC2582 is characterized for operation from 0°C to 70°C. ### detailed description of output configurations The voltage-controlled oscillator (VCO) used in the CDC2582 has a frequency range of 100 MHz to 200 MHz, twice the operating frequency range of the CDC2582 outputs. The output of the VCO is divided by 2 and by 4 to provide reference frequencies with a 50% duty cycle of one-half and one-fourth the VCO frequency. SEL0 and SEL1 determine which of the two signals are buffered to each bank of device outputs. One device output must be externally wired to FBIN to complete the PLL. The VCO operates such that the frequency of this output matches that of the CLKIN/CLKIN signals. In the case that a VCO/2 output is wired to FBIN, the VCO must operate at twice the CLKIN/CLKIN frequency, resulting in device outputs that operate at the same or one-half the CLKIN/CLKIN frequency. If a VCO/4 output is wired to FBIN, the device outputs operate at the same or twice the CLKIN/CLKIN frequency. #### output configuration A Output configuration A is valid when any output configured as a $1\times$ frequency output in Table 1 is fed back to FBIN. The frequency range for the differential clock input is 50 MHz to 100 MHz when using output configuration A. Outputs configured as $1/2\times$ outputs operate at half the input clock frequency, while outputs configured as $1\times$ outputs operate at the same frequency as the differential clock input. **Table 1. Output Configuration A** | INPUTS | | OUTPUTS | | | | |--------|------|-------------------|-----------------|--|--| | SEL1 | SEL0 | 1/2×<br>FREQUENCY | 1×<br>FREQUENCY | | | | L | L | None | All | | | | L | Н | 1Yn | 2Yn, 3Yn, 4Yn | | | | Н | L | 1Yn, 2Yn | 3Yn, 4Yn | | | | Н | Н | 1Yn, 2Yn, 3Yn | 4Yn | | | NOTE: n = 1, 2, 3 ### output configuration B Output configuration B is valid when any output configured as a 1x frequency output in Table 2 is fed back to FBIN. The frequency range for the differential clock inputs is 25 MHz to 50 MHz when using output configuration B. Outputs configured as 1× outputs operate at the input clock frequency, while outputs configured as 2× outputs operate at double the frequency of the differential clock inputs. **Table 2. Output Configuration B** | INPUTS | | OUTPUTS | | | | |--------|------|-----------------|-----------------|--|--| | SEL1 | SEL0 | 1×<br>FREQUENCY | 2×<br>FREQUENCY | | | | L | L | All | None | | | | L | Н | 1Yn | 2Yn, 3Yn, 4Yn | | | | Н | L | 1Yn, 2Yn | 3Yn, 4Yn | | | | Н | Н | 1Yn, 2Yn, 3Yn | 4Yn | | | NOTE: n = 1, 2, 3 ## functional block diagram #### **Terminal Functions** | TERMINAL | | 1/0 | DESCRIPTION | | | | |-------------------------------|-------------------------------------|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | NAME | NO. | 1/0 | DESCRIPTION | | | | | CLKIN<br>CLKIN | 44, 45 | I | Clock input. CLKIN and CLKIN are the differential clock signals to be distributed by the CDC2582 clock-driver circuit. These inputs are used to provide the reference signal to the integrated PLL that generates the clock-output signals. CLKIN and CLKIN must have a fixed frequency and fixed phase for the PLL to obtain phase lock. Once the circuit is powered up and valid CLKIN and CLKIN signals are applied, a stabilization time is required for the PLL to phase lock the feedback signal to its reference signal. | | | | | CLR | 40 | I | Clear. $\overline{\text{CLR}}$ is used to reset the VCO/4 reference frequency. $\overline{\text{CLR}}$ is negative-edge triggered and should be strapped to V <sub>CC</sub> or GND for normal operation. | | | | | FBIN | 48 | Ι | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hardwired to one of the twelve clock outputs to provide frequency and phase lock. The internal PLL adjusts the output clocks to obtain zero-phase delay between the FBIN and the differential clock input (CLKIN and CLKIN). | | | | | ŌĒ | 42 | I | Output enable. $\overline{OE}$ is the output enable for all outputs. When $\overline{OE}$ is low, all outputs are enabled. When $\overline{OE}$ is high, all outputs are in the high-impedance state. Since the feedback signal for the PLL is taken directly from an output terminal, placing the outputs in the high-impedance state interrupts the feedback loop; therefore, when a high-to-low transition occurs at $\overline{OE}$ , enabling the output buffers, a stabilization time is required before the PLL obtains phase lock. | | | | | SEL1, SEL0 | 51, 50 | Ι | Output configuration select. SEL0 and SEL1 select the output configuration for each output bank (e.g., 1×, 1/2×, or 2×) (see Tables 1 and 2). | | | | | TEST | 41 | - | TEST is used to bypass the PLL circuitry for factory testing of the device. When TEST is low, all outputs operate using the PLL circuitry. When TEST is high, the outputs are placed in a test mode that bypasses the PLL circuitry. TEST should be strapped to GND for normal operation. | | | | | 1Y1-1Y3<br>2Y1-2Y3<br>3Y1-3Y3 | 2, 5, 8<br>12, 15, 18<br>22, 25, 28 | 0 | These outputs are configured by SEL1 and SEL0 to transmit one-half or one-fourth the frequency of the VCO. The relationship between the input clock frequency and the output frequency is dependent on SEL1 and SEL0 and the frequency of the output being fed back to FBIN. The duty cycle of the Y outputs is nominally 50% independent of the duty cycle of the input clock signals. Each output has an internal series resistor to dampen transmission-line effects and improve the signal integrity at the load. | | | | | 4Y1-4Y3 | 32, 35, 38 | 0 | These outputs transmit one-half the frequency of the VCO. The relationship between the input clock frequency and the output frequency is dependent on the frequency of the output being fed back to FBIN. The duty cycle of the Y outputs is nominally 50% independent of the duty cycle of CLKIN. Each output has an internal series resistor to dampen transmission-line effects and improve the signal integrity at the load. | | | | ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range, V <sub>CC</sub> | –0.5 V to 4.6 V | |-------------------------------------------------------------------------------------------------------|-------------------------| | Input voltage range, V <sub>I</sub> (see Note 1) | 0.5 V to 7 V | | Voltage range applied to any output in the high state or power-off state, V <sub>O</sub> (see Note 1) | $\dots$ -0.5 V to 5.5 V | | Current into any output in the low state, IO | 24 mA | | Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0) | –20 mA | | Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0) | –50 mA | | Maximum power dissipation at T <sub>A</sub> = 55°C (in still air) (see Note 2) | 1.2 W | | Storage temperature range, T <sub>stq</sub> | −65°C to 150°C | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTES: 1. The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. 2. The maximum package power dissipation is calculated using a junction temperature of 150°C and a board trace length of 750 mils. For more information, refer to the *Package Thermal Considerations* application note in the *ABT Advanced BiCMOS Technology Data Book*, literature number SCBD002. ## CDC2582 3.3-V PHASE-LOCK LOOP CLOCK DRIVER WITH DIFFERENTIAL LVPECL CLOCK INPUTS SCAS379B - FEBRUARY 1993 - REVISED FEBRUARY 1996 ## recommended operating conditions (see Note 3) | | | | MIN | MAX | UNIT | | |-----------------|--------------------------------|--------------|------------------------|-----------------------|------|--| | VCC | Supply voltage | | 3 | 3.6 | V | | | V | High-level input voltage | CLKIN, CLKIN | V <sub>CC</sub> -1.025 | | V | | | VIH | nigri-lever iriput voltage | Other inputs | 2 | | V | | | \/ | Low-level input voltage | CLKIN, CLKIN | | V <sub>CC</sub> -1.62 | V | | | VIL | Low-level input voltage | Other inputs | | 0.8 | V | | | VI | Input voltage | | 0 | 5.5 | V | | | I <sub>OH</sub> | High-level output current | | | -12 | mA | | | lOL | Low-level output current | | | 12 | mA | | | TA | Operating free-air temperature | | 0 | 70 | °C | | NOTE 3: Unused inputs must be held high or low to prevent them from floating. # electrical characteristics over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | | | | T <sub>A</sub> = 25°C | | | |----------------|-------------------------------------------|----------------------------------|--------------|----------------------|-----------------------|------|--| | PARAMETER | | MIN | MAX | UNIT | | | | | VIK | V <sub>CC</sub> = 3 V, | $I_{\parallel} = -18 \text{ mA}$ | | | -1.2 | V | | | Voн | $V_{CC} = MIN \text{ to } MAX^{\dagger},$ | I <sub>OH</sub> = -100 μA | | V <sub>CC</sub> -0.2 | ! | ٧ | | | VOH | V <sub>CC</sub> = 3 V, | $I_{OH} = -12 \text{ mA}$ | | 2 | | V | | | VOL | VCC = 3 V | I <sub>OL</sub> = 100 μA | | | 0.2 | V | | | VOL | VCC = 3 V | I <sub>OL</sub> = 12 mA | | | 0.8 | V | | | 1. | $V_{CC} = 0$ or $MAX^{\dagger}$ , | V <sub>I</sub> = 3.6 V | | | ±10 | μА | | | ŀι | $V_{CC} = 3.6 \text{ V},$ | $V_I = V_{CC}$ or GND | | | ±1 | μΑ | | | loo | V <sub>CC</sub> = 3.6 V, | $I_{O} = 0$ , | Outputs high | | 5 | mA | | | lcc | $V_I = V_{CC}$ or GND | | Outputs low | | | IIIA | | | C <sub>i</sub> | V <sub>I</sub> = 3 V or 0 | | | | 4 | pF | | | Co | $V_O = 3 V \text{ or } 0$ | | | | 8 | pF | | <sup>†</sup> For conditions shown as MIN or MAX, use the appropriate value specified under recommended operating conditions. # timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | MIN | MAX | UNIT | |--------|---------------------------------|----------------------------------------------------------|-----|-----|--------| | f | Clock fraguency | VCO is operating at four times the CLKIN/CLKIN frequency | 25 | 50 | MHz | | fclock | Clock frequency | VCO is operating at double the CLKIN/CLKIN frequency | 50 | 100 | IVITIZ | | | Input clock duty cycle | | 40% | 60% | | | | | After SEL1, SEL0 | | 50 | | | 1 | Stabilization time <sup>†</sup> | After OE↓ | | 50 | μs | | | | After power up | | 50 | | <sup>†</sup> Time required for the integrated PLL circuit to obtain phase lock of its feedback signal to its reference signal. For phase lock to be obtained, a fixed-frequency, fixed-phase reference signal must be present at CLKIN. Until phase lock is obtained, the specifications for propagation delay and skew parameters given in the switching characteristics table are not applicable. # switching characteristics over recommended ranges of supply voltage and operating free-air temperature, $C_L = 15$ pF (see Note 4 and Figures 1, 2, and 3) | PARAMETER | FROM<br>(INPUT) | TO<br>(OUTPUT) | MIN | MAX | UNIT | |---------------------------------------|--------------------|----------------|------|-----|------| | Duty cycle | | Υ | 45% | 55% | | | f <sub>max</sub> | | | 100 | | MHz | | Jitter(pk-pk) | CLKIN <sup>↑</sup> | Y↑ | | 200 | ps | | <sup>t</sup> phase error <sup>‡</sup> | CLKIN <sup>↑</sup> | Υ | -500 | 500 | ps | | t <sub>sk(o)</sub> ‡ | | Y | | 0.5 | ns | | t <sub>sk(pr)</sub> ‡ | | Y | | 1 | ns | | t <sub>r</sub> | | | | 1.4 | ns | | t <sub>f</sub> | | | | 1.4 | ns | <sup>&</sup>lt;sup>‡</sup> The propagation delay, t<sub>phase error</sub>, is dependent on the feedback path from any output to FBIN. The t<sub>phase error</sub>, t<sub>sk(o)</sub>, and t<sub>sk(pr)</sub> specifications are only valid for equal loading of all outputs. NOTE 4: The specifications for parameters in this table are applicable only after any appropriate stabilization time has elapsed. NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. The outputs are measured one at a time with one transition per measurement. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O$ = 50 $\Omega$ , $t_f \leq$ 2.5 ns, $t_f \leq$ 2.5 ns. Figure 1. Load Circuit and Voltage Waveforms #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. Output skew, $t_{Sk(0)}$ , is calculated as the greater of: The difference between the fastest and slowest of $t_{phase error n}$ (n = 1, 2, . . . 6) - The difference between the fastest and slowest of that error n (n = 7, 8, 9) - B. Process skew, $t_{Sk(pr)}$ , is calculated as the greater of: - The difference between the maximum and minimum tohase error n (n = 1, 2, . . . 6) across multiple devices under identical operating conditions - The difference between the maximum and minimum tphase error n (n = 7, 8, 9) across multiple devices under identical operating conditions Figure 2. Skew Waveforms and Calculations #### PARAMETER MEASUREMENT INFORMATION - NOTES: A. Output skew, $t_{sk(0)}$ , is calculated as the greater of: The difference between the fastest and slowest of $t_{phase\ error\ n}$ (n = 10, 11, . . . 15) - B. Process skew, $t_{\mbox{sk(pr)}}$ , is calculated as the greater of: - $The \, difference \, b\acute{e}tween \, the \, maximum \, and \, minimum \, t_{\mbox{\footnotesize phase error} \, n} \, (n = 10, 11, \ldots 15) \, across \, multiple \, devices \, under \, identical identica$ operating conditions Figure 3. Waveforms for Calculation of $t_{sk(0)}$ and $t_{sk(pr)}$ #### PACKAGE OPTION ADDENDUM 4-Nov-2005 #### **PACKAGING INFORMATION** | Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins P | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> | |------------------|-----------------------|-----------------|--------------------|--------|----------------|---------------------------|------------------|------------------------------| | CDC2582PAH | ACTIVE | TQFP | PAH | 52 | 160 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-4-260C-72 HR | | CDC2582PAHG4 | ACTIVE | TQFP | PAH | 52 | 160 | Green (RoHS & no Sb/Br) | CU NIPDAU | Level-4-260C-72 HR | (1) The marketing status values are defined as follows: ACTIVE: Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS) or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. TBD: The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: | Products | | Applications | | |------------------|------------------------|--------------------|---------------------------| | Amplifiers | amplifier.ti.com | Audio | www.ti.com/audio | | Data Converters | dataconverter.ti.com | Automotive | www.ti.com/automotive | | DSP | dsp.ti.com | Broadband | www.ti.com/broadband | | Interface | interface.ti.com | Digital Control | www.ti.com/digitalcontrol | | Logic | logic.ti.com | Military | www.ti.com/military | | Power Mgmt | power.ti.com | Optical Networking | www.ti.com/opticalnetwork | | Microcontrollers | microcontroller.ti.com | Security | www.ti.com/security | | | | Telephony | www.ti.com/telephony | | | | Video & Imaging | www.ti.com/video | | | | Wireless | www.ti.com/wireless | Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2005, Texas Instruments Incorporated