# **CD74HCT258** High Speed CMOS Logic Quad 2-Input Multiplexer with Three-State Inverting Outputs November 1997 #### Features - · Buffered Inputs - Typical Propagation Delay = 7ns at V<sub>CC</sub> =5V, C<sub>L</sub> = 15pF, T<sub>Δ</sub> = 25°C - Fanout (Over Temperature Range) - Standard Outputs......10 LSTTL Loads - Bus Driver Outputs ................ 15 LSTTL Loads - Wide Operating Temperature Range ...-55°C to 125°C - Balanced Propagation Delay and Transition Times - Significant Power Reduction Compared to LSTTL Logic ICs - HCT Types - 4.5V to 5.5V Operation - Direct LSTTL Input Logic Compatibility, V<sub>IL</sub>= 0.8V (Max), V<sub>IH</sub> = 2V (Min) - CMOS Input Compatibility, $I_I \le 1\mu A$ at $V_{OL}$ , $V_{OH}$ #### Description The Harris CD74HCT258 is a quad 2-input multiplexer which selects four bits of data from two sources under the control of a common Select Input (S). The Output Enable input $\overline{(OE)}$ is active LOW. When $\overline{OE}$ is HIGH, all of the outputs $\overline{(1Y-4Y)}$ are in the high impedance state regardless of all other input conditions. Moving data from two groups of registers to four common output busses is a common use of the 258. The state of the Select input determines the particular register from which the data comes. It can also be used as a function generator. ### Ordering Information | PART NUMBER | TEMP. RANGE<br>( <sup>O</sup> C) | PACKAGE | PKG.<br>NO. | | |-------------|----------------------------------|------------|-------------|--| | CD74HCT258E | -55 to 125 | 16 Ld PDIP | E16.3 | | #### NOTES: - 1. When ordering, use the entire part number. Add the suffix 96 to obtain the variant in the tape and reel. - Wafer and die for this part number is available which meets all electrical specifications. Please contact your local sales office or Harris customer service for ordering information. #### Pinout CD74HCT258 (PDIP) TOP VIEW ## Functional Diagram #### TRUTH TABLE | OUTPUT<br>ENABLE | SELECT<br>INPUT | DATA I | ОИТРИТ | | |------------------|-----------------|----------------|--------|---| | ŌĒ | s | l <sub>0</sub> | 7 | | | Н | Х | Х | Х | Z | | L | L | L | Х | Н | | L | L | Н | Х | L | | L | Н | Х | L | Н | | L | Н | Х | Н | L | NOTE: H = High Voltage Level L = Low Voltage Level X = Don't Care Z = High Impedance, OFF State #### **CD74HCT258** #### **Absolute Maximum Ratings** | DC Supply Voltage, V <sub>CC</sub> 0.5V to 7V | |-------------------------------------------------------------| | DC Input Diode Current, I <sub>IK</sub> | | For $V_1 < -0.5V$ or $V_1 > V_{CC} + 0.5V$ ±20mA | | DC Output Diode Current, IOK | | For $V_O < -0.5V$ or $V_O > V_{CC} + 0.5V$ ±20mA | | DC Drain Current, per Output, IO | | For -0.5V < V <sub>O</sub> < V <sub>CC</sub> + 0.5V±35mA | | DC Output Source or Sink Current per Output Pin, IO | | For $V_O > -0.5V$ or $V_O < V_{CC} + 0.5V$ | | DC V <sub>CC</sub> or Ground Current, I <sub>CC</sub> ±70mA | #### **Thermal Information** | Thermal Resistance (Typical, Note 3) | θ <sub>JA</sub> (°C/W) | |------------------------------------------|------------------------| | PDIP Package | 100 | | Maximum Junction Temperature | 150°C | | Maximum Storage Temperature Range | 65°C to 150°C | | Maximum Lead Temperature (Soldering 10s) | 300°C | | (SOIC - Lead Tips Only) | | #### **Operating Conditions** | Temperature Range, T <sub>A</sub> 55°C to 125°C | |-----------------------------------------------------------------------------------| | Supply Voltage Range, V <sub>CC</sub> | | HCT Types | | DC Input or Output Voltage, V <sub>I</sub> , V <sub>O</sub> 0V to V <sub>CC</sub> | | Input Rise and Fall Time | | 2V | | 4.5V 500ns (Max | | 6V | CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. #### NOTE 3. $\theta_{\mbox{\scriptsize JA}}$ is measured with the component mounted on an evaluation PC board in free air. #### **DC Electrical Specifications** | | | | ST<br>ITIONS | | | 25°C | | -40°C 7 | O 85°C | -55°C T | O 125 <sup>0</sup> C | | |----------------------------------------------------------------------------------|------------------|---------------------------------------|---------------------|---------------------|------|------|------|---------|--------|---------|----------------------|-------| | PARAMETER | SYMBOL | V <sub>I</sub> (V) | I <sub>O</sub> (mA) | V <sub>CC</sub> (V) | MIN | TYP | MAX | MIN | MAX | MIN | MAX | UNITS | | High Level Input<br>Voltage | V <sub>IH</sub> | - | - | 4.5 to<br>5.5 | 2 | - | | 2 | - | 2 | - | ٧ | | Low Level Input<br>Voltage | V <sub>IL</sub> | - | - | 4.5 to<br>5.5 | - | - | 8.0 | - | 0.8 | - | 0.8 | ٧ | | High Level Output<br>Voltage<br>CMOS Loads | V <sub>ОН</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | -0.02 | 4.5 | 4.4 | - | - | 4.4 | - | 4.4 | - | ٧ | | High Level Output<br>Voltage<br>TTL Loads | | | -6 | 4.5 | 3.98 | - | - | 3.84 | - | 3.7 | - | ٧ | | Low Level Output<br>Voltage<br>CMOS Loads | V <sub>OL</sub> | V <sub>IH</sub> or<br>V <sub>IL</sub> | 0.02 | 4.5 | - | - | 0.1 | - | 0.1 | - | 0.1 | ٧ | | Low Level Output<br>Voltage<br>TTL Loads | | | 6 | 4.5 | - | - | 0.26 | - | 0.33 | - | 0.4 | ٧ | | Input Leakage<br>Current | Ιį | V <sub>CC</sub> to<br>GND | 0 | 5.5 | - | - | ±0.1 | - | ±1 | - | ±1 | μА | | Quiescent Device<br>Current | lcc | V <sub>CC</sub> or<br>GND | 0 | 5.5 | - | - | 8 | - | 80 | - | 160 | μА | | Additional Quiescent<br>Device Current Per<br>Input Pin: 1 Unit Load<br>(Note 4) | Δl <sub>CC</sub> | V <sub>CC</sub><br>-2.1 | - | 4.5 to<br>5.5 | - | 100 | 360 | - | 450 | - | 490 | μΑ | | Three-State Leakage<br>Current | loz | V <sub>IL</sub> or<br>V <sub>IH</sub> | - | 5.5 | - | - | ±0.5 | - | ±5 | - | ±10 | μА | #### NOTE: <sup>4.</sup> For dual-supply systems theoretical worst case ( $V_I = 2.4V$ , $V_{CC} = 5.5V$ ) specification is 1.8mA. #### **CD74HCT258** #### **HCT Input Loading Table** | INPUT | UNIT LOADS | |-------|------------| | Data | 0.5 | | S | 1.5 | | ŌĒ | 1.5 | NOTE: Unit Load is ΔI<sub>CC</sub> limit specified in DC Electrical Specifications table, e.g., 360μA max at 25°C. #### Switching Specifications Input t<sub>n</sub> t<sub>f</sub> = 6ns | | | TEST | | 25 <sup>0</sup> C | | -40°C TO 85°C | -55°C TO 125°C | | |--------------------------------------------------|-------------------------------------|-----------------------|---------------------|-------------------|-----|---------------|----------------|-------| | PARAMETER | SYMBOL | CONDITIONS | V <sub>CC</sub> (V) | TYP | MAX | MAX | MAX | UNITS | | Propagation Delay | t <sub>PLH</sub> , t <sub>PHL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 27 | 34 | 41 | ns | | In to ₹ | | C <sub>L</sub> = 15pF | 5 | 11 | - | - | - | ns | | Propagation Delay | t <sub>PZL,</sub> t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 34 | 43 | 51 | ns | | S to ₹ | | C <sub>L</sub> = 15pF | 5 | 14 | - | - | - | ns | | Propagation Delay | t <sub>PZL</sub> , t <sub>PZH</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 28 | 35 | 42 | ns | | OE to Y | | C <sub>L</sub> = 15pF | 5 | 11 | - | - | - | ns | | Propagation Delay | t <sub>PLZ</sub> , t <sub>PHZ</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 30 | 38 | 45 | ns | | ŌĒ to Ÿ | | C <sub>L</sub> = 15pF | 5 | 12 | - | - | - | ns | | Output Transition Times | t <sub>TLH</sub> , t <sub>THL</sub> | C <sub>L</sub> = 50pF | 4.5 | - | 12 | 15 | 18 | ns | | Input Capacitance | Cl | - | - | - | 10 | 10 | 10 | pF | | Three-State Output<br>Capacitance | СО | - | - | - | 20 | 20 | 20 | pF | | Power Dissipation<br>Capacitance<br>(Notes 5, 6) | C <sub>PD</sub> | - | 5 | 49 | - | - | - | pF | #### NOTES: - 5. C<sub>PD</sub> is used to determine the dynamic power consumption, per multiplexer. - 6. $P_D = V_{CC}^2 f_i (C_{PD} + C_L)$ where $f_i = Input$ Frequency, $C_L = Output$ Load Capacitance, $V_{CC} = Supply$ Voltage. #### Test Circuits and Waveforms FIGURE 1. HCT TRANSITION TIMES AND PROPAGATION DELAY TIMES, COMBINATION LOGIC FIGURE 2. HCT THREE-STATE PROPAGATION DELAY WAVEFORM #### Test Circuits and Waveforms (Continued) NOTE: Open drain waveforms $t_{PLZ}$ and $t_{PZL}$ are the same as those for three-state shown on the left. The test circuit is Output $R_L = 1k\Omega$ to $V_{CC}$ , $C_L = 50pF$ . FIGURE 3. HCT THREE-STATE PROPAGATION DELAY TEST CIRCUIT All Harris Semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Harris Semiconductor products are sold by description only. Harris Semiconductor reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Harris is believed to be accurate and reliable. However, no responsibility is assumed by Harris or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Harris or its subsidiaries. ### Sales Office Headquarters For general information regarding Harris Semiconductor and its products, call 1-800-4-HARRIS #### **NORTH AMERICA** Harris Semiconductor P. O. Box 883, Mail Stop 53-210 Melbourne, FL 32902 TEL: 1-800-442-7747 (407) 729-4984 FAX: (407) 729-5321 #### **EUROPE** Harris Semiconductor Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 #### ASIA Harris Semiconductor PTE Ltd. No. 1 Tannery Road Cencon 1, #09-01 Singapore 1334 TEL: (65) 748-4200 FAX: (65) 748-0400