# 74VHC595 8-Bit Shift Register with Output Latches ### **Features** - High Speed: t<sub>PD</sub> = 5.4ns (Typ.) at V<sub>CC</sub> = 5V - Low power dissipation: $I_{CC} = 4\mu A$ (Max.) at $T_A = 25^{\circ}C$ - High noise immunity: V<sub>NIH</sub> = V<sub>NIL</sub> = 28% V<sub>CC</sub> (Min.) - Power down protection is provided on all inputs - Low noise: V<sub>OLP</sub> = 0.9V (Typ.) - Pin and function compatible with 74HC595 ### **General Description** The VHC595 is an advanced high-speed CMOS Shift Register fabricated with silicon gate CMOS technology. It achieves the high-speed operation similar to equivalent Bipolar Schottky TTL while maintaining the CMOS low power dissipation. This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has eight 3-STATE outputs. Separate clocks are provided for both the shift register and the storage register. The shift register has a direct-overriding clear, serial input, and serial output (standard) pins for cascading. Both the shift register and storage register use positive-edge triggered clocks. If both clocks are connected together, the shift register state will always be one clock pulse ahead of the storage register. An input protection circuit insures that 0V to 7V can be applied to the input pins without regard to the supply voltage. This device can be used to interface 5V to 3V systems and two supply systems such as battery backup. This circuit prevents device destruction due to mismatched supply and input voltages. ### **Ordering Information** | Order<br>Number | Package<br>Number | Package Description | |-----------------|-------------------|------------------------------------------------------------------------------| | 74VHC595M | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow | | 74VHC595SJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74VHC595MTC | MTC16 | 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide | Surface mount packages are also available on Tape and Reel. Specify by appending the suffix letter "X" to the ordering number. # **Connection Diagram** # **Pin Description** | Pin Names | Description | | | | |-----------------|----------------------------------------------------|--|--|--| | SER | Serial Data Input | | | | | SCK | Shift Register Clock Input<br>(Active rising edge) | | | | | RCK | Storage Register Clock Input (Active rising edge) | | | | | SCLR | Reset Input | | | | | G | 3-STATE Output Enable Input (Active LOW) | | | | | $Q_A - Q_H$ | Parallel Data Outputs | | | | | Q' <sub>H</sub> | Serial Data Output | | | | # **Logic Symbol** ## **Truth Table** | | Inputs | | | | | |-----|--------|-----|------|-------------------------------------------------------------|--------------------------------------------------------------------------------------| | SER | RCK | SCK | SCLR | G | Function | | Х | Х | Х | Х | Н | Q <sub>A</sub> thru Q <sub>H</sub> 3-STATE | | Х | Х | Х | Х | L Q <sub>A</sub> thru Q <sub>H</sub> outputs enabled | | | Х | Х | Х | L | L Shift Register cleared: Q' <sub>H</sub> = 0 | | | L | Х | 1 | Н | L | Shift Register clocked: Q <sub>N</sub> = Q <sub>n-1</sub> , Q <sub>0</sub> = SER = L | | Н | Х | 1 | Н | L Shift Register clocked: $Q_N = Q_{n-1}$ , $Q_0 = SER = H$ | | | Х | 1 | Х | Н | L | Contents of Shift Register transferred to output latches | ## **Absolute Maximum Ratings** Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only. | Symbol | Parameter | Rating | |------------------|------------------------------------------|---------------------------------| | V <sub>CC</sub> | Supply Voltage | -0.5V to +7.0V | | V <sub>IN</sub> | DC Input Voltage | -0.5V to +7.0V | | V <sub>OUT</sub> | DC Output Voltage | -0.5V to V <sub>CC</sub> + 0.5V | | I <sub>IK</sub> | Input Diode Current | –20mA | | I <sub>OK</sub> | Output Diode Current | ±20mA | | I <sub>OUT</sub> | DC Output Current | ±25mA | | I <sub>CC</sub> | DC V <sub>CC</sub> /GND Current | ±75mA | | T <sub>STG</sub> | Storage Temperature | −65°C to +150°C | | T <sub>L</sub> | Lead Temperature (Soldering, 10 seconds) | 260°C | # Recommended Operating Conditions<sup>(1)</sup> The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to absolute maximum ratings. | Symbol | Parameter | Rating | |---------------------------------|--------------------------|-----------------------| | V <sub>CC</sub> | Supply Voltage | 2.0V to +5.5V | | V <sub>IN</sub> | Input Voltage | 0V to +5.5V | | V <sub>OUT</sub> | Output Voltage | 0V to V <sub>CC</sub> | | T <sub>OPR</sub> | Operating Temperature | -40°C to +85°C | | t <sub>r</sub> , t <sub>f</sub> | Input Rise and Fall Time | | | | $V_{CC} = 3.3V \pm 0.3V$ | 0 ~ 100ns/V | | | $V_{CC} = 5.0V \pm 0.5V$ | 0 ~ 20ns/V | #### Note: 1. Unused inputs must be held HIGH or LOW. They may not float. # **DC Electrical Characteristics** | | | | Conditions | | T, | <sub>A</sub> = 25° | С | | 40°C to<br>5°C | | |-----------------|-------------------------------------|---------------------|-------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|--------------------|-----------------------|-----------------------|-----------------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | | | Min. | Тур. | Max. | Min. | Max. | Units | | V <sub>IH</sub> | HIGH Level Input | 2.0 | | | 1.50 | | | 1.50 | | V | | | Voltage | 3.0 – 5.5 | | | 0.7 x V <sub>CC</sub> | | | 0.7 x V <sub>CC</sub> | | | | V <sub>IL</sub> | LOW Level Input | 2.0 | | | | | 0.50 | | 0.50 | V | | | Voltage | 3.0 – 5.5 | | | | | 0.3 x V <sub>CC</sub> | | 0.3 x V <sub>CC</sub> | | | V <sub>OH</sub> | HIGH Level Output | 2.0 | $V_{IN} = V_{IH}$ | $I_{OH} = -50\mu A$ | 1.9 | 2.0 | | 1.9 | | V | | | Voltage | 3.0 | or V <sub>IL</sub> | | 2.9 | 3.0 | | 2.9 | | | | | | 4.5 | | | 4.4 | 4.5 | | 4.4 | | | | | | 3.0 | | $I_{OH} = -4mA$ | 2.58 | | | 2.48 | | | | | | 4.5 | | $I_{OH} = -8mA$ | 3.94 | | | 3.80 | | | | V <sub>OL</sub> | LOW Level Output | 2.0 | $V_{IN} = V_{IH}$ | $I_{OL} = 50\mu A$ | | 0.0 | 0.1 | | 0.1 | V | | | Voltage | 3.0 | or V <sub>IL</sub> | | | 0.0 | 0.1 | | 0.1 | | | | | 4.5 | | | | 0.0 | 0.1 | | 0.1 | | | | | 3.0 | | I <sub>OL</sub> = 4mA | | | 0.36 | | 0.44 | | | | | 4.5 | | $I_{OL} = 8mA$ | | | 0.36 | | 0.44 | | | l <sub>OZ</sub> | 3-STATE Output<br>Off-State Current | 5.5 | $\begin{aligned} V_{IN} &= V_{CC} \\ V_{OUT} &= V_{C} \\ V_{IN} \overline{G} &= V_{IH} \end{aligned}$ | <sub>C</sub> or GND, | | | ±0.25 | | ±2.5 | μA | | I <sub>IN</sub> | Input Leakage<br>Current | 0 – 5.5 | V <sub>IN</sub> = 5.5V | or GND | | | ±0.1 | | ±1.0 | μA | | I <sub>CC</sub> | Quiescent Supply<br>Current | 5.5 | $V_{IN} = V_{CC}$ | or GND | | | 4.0 | | 40.0 | μA | # **Noise Characteristics** | | | | | $T_A = 25^{\circ}C$ | | | |---------------------------------|-------------------------------------------------|---------------------|-----------------------|---------------------|--------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Conditions | Тур. | Limits | Units | | V <sub>OLP</sub> <sup>(2)</sup> | Quiet Output Maximum<br>Dynamic V <sub>OL</sub> | 5.0 | C <sub>L</sub> = 50pF | 0.9 | 1.2 | V | | V <sub>OLV</sub> <sup>(2)</sup> | Quiet Output Minimum<br>Dynamic V <sub>OL</sub> | 5.0 | C <sub>L</sub> = 50pF | -0.9 | -1.2 | V | | V <sub>IHD</sub> <sup>(2)</sup> | Minimum HIGH Level<br>Dynamic Input Voltage | 5.0 | C <sub>L</sub> = 50pF | | 3.5 | V | | V <sub>ILD</sub> <sup>(2)</sup> | Maximum LOW Level<br>Dynamic Input Voltage | 5.0 | C <sub>L</sub> = 50pF | | 1.5 | V | ### Note: 2. Parameter guaranteed by design. ### **AC Electrical Characteristics** | | | | | | Т, | <sub>λ</sub> = <b>+25</b> ′ | °C | | –40°C<br>85°C | | |---------------------------------------|---------------------------------------|---------------------|------------------------|-----------------------|------|-----------------------------|------|------|---------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Cond | itions | Min. | Тур. | Max. | Min. | Max. | Units | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay Time, | 3.3 ± 0.3 | | C <sub>L</sub> = 15pF | | 7.7 | 11.9 | 1.0 | 13.5 | ns | | | RCK to Q <sub>A</sub> –Q <sub>H</sub> | | | C <sub>L</sub> = 50pF | | 10.2 | 15.4 | 1.0 | 17.0 | | | | | 5.0 ± 0.5 | ] | C <sub>L</sub> = 15pF | | 5.4 | 7.4 | 1.0 | 8.5 | ns | | | | | | $C_L = 50pF$ | | 6.9 | 9.4 | 1.0 | 10.5 | | | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay Time, | 3.3 ± 0.3 | | C <sub>L</sub> = 15pF | | 8.8 | 13.0 | 1.0 | 15.0 | ns | | | SCK-Q'H | | | $C_L = 50pF$ | | 11.3 | 16.5 | 1.0 | 18.5 | | | | | 5.0 ± 0.5 | | C <sub>L</sub> = 15pF | | 6.2 | 8.2 | 1.0 | 9.4 | ns | | | | | | $C_L = 50pF$ | | 7.7 | 10.2 | 1.0 | 11.4 | | | t <sub>PHL</sub> | Propagation Delay Time, | 3.3 ± 0.3 | | $C_L = 15pF$ | | 8.4 | 12.8 | 1.0 | 13.7 | ns | | | SCLR -Q'H | | | $C_L = 50pF$ | | 10.9 | 16.3 | 1.0 | 17.2 | | | | | 5.0 ± 0.5 | | C <sub>L</sub> = 15pF | | 5.9 | 8.0 | 1.0 | 9.1 | ns | | | | | | $C_L = 50pF$ | | 7.4 | 10.0 | 1.0 | 11.1 | | | t <sub>PZL</sub> , t <sub>PZH</sub> | Output Enable Time, | 3.3 ± 0.3 | $R_L = 1k\Omega$ | C <sub>L</sub> = 15pF | | 7.5 | 11.5 | 1.0 | 13.5 | ns | | | G to Q <sub>A</sub> –Q <sub>H</sub> | | | $C_L = 50pF$ | | 9.0 | 15.0 | 1.0 | 17.0 | | | | | 5.0 ± 0.5 | | $C_L = 15pF$ | | 4.8 | 8.6 | 1.0 | 10.0 | ns | | | | | | $C_L = 50pF$ | | 8.3 | 10.6 | 1.0 | 12.0 | | | $t_{PLZ},t_{PHZ}$ | Output Disable Time, | $3.3 \pm 0.3$ | $R_L = 1k\Omega$ | $C_L = 50pF$ | | 12.1 | 15.7 | 1.0 | 16.2 | ns | | | G to Q <sub>A</sub> –Q <sub>H</sub> | 5.0 ± 0.5 | | $C_L = 50pF$ | | 7.6 | 10.3 | 1.0 | 11.0 | | | $f_{MAX}$ | Maximum Clock | 3.3 ± 0.3 | | C <sub>L</sub> = 15pF | 80 | 150 | | 70 | | MHz | | | Frequency | | | $C_L = 50pF$ | 55 | 130 | | 50 | | | | | | 5.0 ± 0.5 | | C <sub>L</sub> = 15pF | 135 | 185 | | 115 | | MHz | | | | | | $C_L = 50pF$ | 95 | 155 | | 85 | | | | t <sub>OSLH</sub> , t <sub>OSHL</sub> | Output to Output Skew | $3.3 \pm 0.3$ | (3) | $C_L = 50pF$ | | | 1.5 | | 1.5 | ns | | | | 5.0 ± 0.5 | | $C_L = 50pF$ | | | 1.0 | | 1.0 | | | C <sub>IN</sub> | Input Capacitance | | V <sub>CC</sub> = Open | | | 5.0 | 10 | | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | | $V_{CC} = 5.0V$ | | | 6.0 | | | | pF | | C <sub>PD</sub> | Power Dissipation<br>Capacitance | | (4) | | | 87 | | | | pF | #### Notes: - 3. Parameter guaranteed by design. $t_{OSLH} = |t_{PLH} max t_{PLH} min|$ ; $t_{OSHL} = |t_{PHL} max t_{PHL} min|$ - 4. C<sub>PD</sub> is defined as the value of the internal equivalent capacitance which is calculated from the operating current consumption without load. Average operating current can be obtained by the equation: I<sub>CC</sub> (Opr.) = C<sub>PD</sub> V<sub>CC</sub> f<sub>IN</sub> + I<sub>CC</sub> # **AC Operating Requirements** | | | | T <sub>A</sub> = | = 25°C | T <sub>A</sub> = -40°C<br>to +85°C | | |---------------------------------------|---------------------------------|---------------------|------------------|-----------|------------------------------------|-------| | Symbol | Parameter | V <sub>CC</sub> (V) | Тур. | Guarantee | d Minimum | Units | | t <sub>S</sub> | Minimum Setup Time (SER-SCK) | 3.3 ± 0.3 | | 3.5 | 3.5 | ns | | | | 5.0 ± 0.5 | | 3.0 | 3.0 | | | t <sub>S</sub> | Minimum Setup Time (SCK–RCK) | 3.3 ± 0.3 | | 8.0 | 8.5 | ns | | | | 5.0 ± 0.5 | | 5.0 | 5.0 | | | t <sub>S</sub> | Minimum Setup Time (SCLR-RCK) | 3.3 ± 0.3 | | 8.0 | 9.0 | ns | | | | 5.0 ± 0.5 | | 5.0 | 5.0 | | | t <sub>H</sub> | Minimum Hold Time (SER-SCK) | 3.3 ± 0.3 | | 1.5 | 1.5 | ns | | | | 5.0 ± 0.5 | | 2.0 | 2.0 | | | t <sub>H</sub> | Minimum Hold Time (SCK-RCK) | 3.3 ± 0.3 | | 0.0 | 0.0 | ns | | | | 5.0 ± 0.5 | | 0.0 | 0.0 | | | t <sub>H</sub> | Minimum Hold Time (SCLR-RCK) | 3.3 ± 0.3 | | 0.0 | 0.0 | ns | | | | 5.0 ± 0.5 | | 0.0 | 0.0 | | | t <sub>W(L)</sub> | Minimum Pulse Width (SCLR) | 3.3 ± 0.3 | | 5.0 | 5.0 | ns | | | | 5.0 ± 0.5 | | 5.0 | 5.0 | | | t <sub>W(L)</sub> , t <sub>W(H)</sub> | Minimum Pulse Width (SCK) | 3.3 ± 0.3 | | 5.0 | 5.0 | ns | | | | 5.0 ± 0.5 | | 5.0 | 5.0 | | | $t_{W(L)}, t_{W}(H)$ | Minimum Pulse Width (RCK) | 3.3 ± 0.3 | | 5.0 | 5.0 | ns | | | | 5.0 ± 0.5 | | 5.0 | 5.0 | | | t <sub>rem</sub> | Minimum Removal Time (SCLR-SCK) | 3.3 ± 0.3 | | 3.0 | 3.0 | ns | | | | 5.0 ± 0.5 | | 2.5 | 2.5 | | # **Physical Dimensions** Dimensions are in millimeters unless otherwise noted. M16AREVK Figure 1. 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150" Narrow Package Number M16A # Physical Dimensions (Continued) Dimensions are in millimeters unless otherwise noted. #### LAND PATTERN RECOMMENDATION #### DIMENSIONS ARE IN MILLIMETERS #### NOTES: - A. CONFORMS TO EIAJ EDR-7320 REGISTRATION, ESTABLISHED IN DECEMBER, 1998. B. DIMENSIONS ARE IN MILLIMETERS. C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS. M16DREVC Figure 2. 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide Package Number M16D ## Physical Dimensions (Continued) Dimensions are in millimeters unless otherwise noted. Α 5.00±0.10 4.55 5.90 4.45 7.35 В 6.4 0.65 4.4±0.1 3.2 O.2 CBA ALL LEAD TIPS 5.00 PIN #1 IDENT. LAND PATTERN RECOMMENDATION (F) 0.11-SEE DETAIL A ALL LEAD TIPS (0.90) 1.1 MAX ○ 0.1 C 0.09-0.20 -C-0.10±0.05 0.65 0.19 - 0.30TOP AND BOTTOM **♦ 0.10** A B C C S GAGE PLANE NOTES: 0.25 0°-8° A. CONFORMS TO JEDEC REGISTRATION MO-153, VARIATION AB, **B. DIMENSIONS ARE IN MILLIMETERS** - C. DIMENSIONS ARE EXCLUSIVE OF BURRS, MOLD FLASH, AND TIE BAR EXTRUSIONS - D. DIMENSIONING AND TOLERANCES PER ANSI Y14.5M, 1994 - E. DRAWING FILE NAME: MTC16REV4 - F. LAND PATTERN RECOMMENDATION PER IPC7351 ID# TSOP65P640X110-16N MTC16rev4 Figure 3. 16-Lead Thin Shrink Small Outline Package (TSSOP), JEDEC MO-153, 4.4mm Wide Package Number MTC16 0.6±0.1 **DETAIL** A SEATING PLANE #### **TRADEMARKS** The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks. ACEx® HiSeC™ Power-SPM™ TinyBuck™ Across the board. Around the world.™ PowerTrench® TinyLogic<sup>®</sup> i-Lo™ ActiveArray<sup>™</sup> ImpliedDisconnect™ Programmable Active Droop™ TINYOPTO™ Bottomless™ IntelliMAX™ **QFET** TinyPower™ QS<sup>TM</sup> TinyWire™ Build it Now™ ISOPLANAR™ CoolFET™ MICROCOUPLER™ QT Optoelectronics™ TruTranslation™ CorePLUS™ Quiet Series™ นSerDes™ MicroPak™ UHC® RapidConfigure™ $CROSSVOLT^{m}$ MICROWIRE™ CTL™ RapidConnect™ UniFET™ Motion-SPM™ Current Transfer Logic™ MSX™ ScalarPump™ **VCX**<sup>TM</sup> DOME™ MSXPro™ SMART START™ Wire™ E<sup>2</sup>CMOS<sup>TM</sup> SPM<sup>®</sup> $OCX^{TM}$ $\mathsf{EcoSPARK}^{^{\circledR}}$ STEALTH™ OCXPro™ EnSigna™ OPTOLOGIC® SuperFET™ FACT Quiet Series™ OPTOPLANAR® SuperSOT™-3 FACT Quiet Series™ OPTOPLANAR® SuperSOT™-3 FACT® PACMAN™ SuperSOT™-6 FAST® PDP-SPM™ SuperSOT™-8 FASTr™ POP™ SyncFET™ FPS™ Power220® TCM™ FRFET® Power247® The Power Franchise® GlobalOptoisolator™ PowerEdge™ GTO™ PowerSaver™ TinyBoost™ #### DISCLAIMER FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS. ### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. #### As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user. - A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. ### **PRODUCT STATUS DEFINITIONS** #### **Definition of Terms** | Datasheet Identification | Product Status | Definition | |--------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Advance Information | Formative or In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice. | | Preliminary | First Production | This datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | No Identification Needed | Full Production | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. | | Obsolete | Not In Production | This datasheet contains specifications on a product that has been discontinued by Fairchild Semiconductor. The datasheet is printed for reference information only. | Rev. I27