## 28-BIT TO 56-BIT REGISTERED BUFFER WITH ADDRESS-PARITY TEST #### **FEATURES** - Member of the Texas Instruments Widebus+™ Family - Pinout Optimizes DDR2 RDIMM PCB Layout - 1-to-2 Outputs Supports Stacked DDR2 RDIMMs - High driver strength for heavily loaded DIMMs - Chip-Select Inputs Gate the Data Outputs from Changing State and Minimizes System Power Consumption - Output Edge-Control Circuitry Minimizes Switching Noise in an Unterminated Line - Supports SSTL 18 Data Inputs - Differential Clock (CK and CK) Inputs - Supports LVCMOS Switching Levels on the Chip-Select Gate-Enable and RESET Inputs - Checks Parity on DIMM-Independent Data Inputs - RESET Input Disables Differential Input Receivers, Resets All Registers, and Forces All Outputs Low, Except PTYERR - Supports industrial temperature range (-40°C to 85°C) #### DESCRIPTION This 28-bit 1:2 configurable registered buffer is designed for 1.7-V to 1.9-V $V_{CC}$ operation. One device per DIMM is required to drive up to stacked 18 SDRAM loads or two devices per DIMM are required to drive up to 36 stacked SDRAM loads. All inputs are SSTL\_18, except the chip-select gate-enable (CSGateEN) and reset (RESET) inputs, which are LVCMOS. All outputs are edge-controlled circuits optimized for unterminated DIMM loads, and meet SSTL\_18 specifications, except the open-drain error (PTYERR) output. The 74SSTUB32865A operates from a differential clock (CK and $\overline{\text{CK}}$ ). Data are registered at the crossing of CK going high and $\overline{\text{CK}}$ going low. The 74SSTUB32865A accepts a parity bit from the memory controller on the parity bit (PARIN) input, compares it with the data received on the DIMM-independent D-inputs (D0-D21) and indicates whether a parity error has occurred on the open-drain PTYERR pin (active low). The convention is even parity, i.e., valid parity is defined as an even number of ones across the DIMM-independent data inputs combined with the parity input bit. To calculate parity, all DIMM-independent D-inputs must be tied to a known logic state. The 74SSTUB32865A includes a parity checking function. Parity, which arrives one cycle after the data input to which it applies, is checked on the PARIN input of the device. Two clock cycles after the data are registered, the corresponding PTYERR signal is generated. #### ORDERING INFORMATION | T <sub>A</sub> | PACKA | AGE <sup>(1)</sup> | ORDERABLE<br>PART NUMBER | TOP-SIDE<br>MARKING | |----------------|-----------|--------------------|--------------------------|---------------------| | -40°C to 85°C | TFBGA-ZJB | Tape and reel | 74SSTUB32865AZJBR | SB865A | (1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at <a href="https://www.ti.com/sc/package">www.ti.com/sc/package</a>. M Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. Widebus+ is a trademark of Texas Instruments. ## **DESCRIPTION (CONTINUED)** If an error occurs and the PTYERR output is driven low, it stays latched low for a minimum of two clock cycles or until RESET is driven low. If two or more consecutive parity errors occur, the PTYERR output is driven low and latched low for a clock duration equal to the parity error duration or until RESET is driven low. If a parity error occurs on the clock cycle before the device enters the low-power mode (LPM) and the PTYERR output is driven low, it stays latched low for the LPM duration plus two clock cycles or until RESET is driven low. The DIMM-dependent signals (DCKE0, DCKE1, DODT0, DODT1, DCS0 and DCS1) are not included in the parity check computation. In a typical DDR2 RDIMM application, $\overline{\text{RESET}}$ is completely asynchronous with respect to CK and $\overline{\text{CK}}$ . Therefore, no timing relationship can be ensured between the two. When entering reset, the register is cleared and the data outputs are quickly driven low, relative to the time to disable the differential input receivers. However, when coming out of reset, the register quickly becomes active, relative to the time to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of $\overline{\text{RESET}}$ until the input receivers are fully enabled, the 74SSTUB32865A outputs remain low, thus preventing glitches on the output. To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up. The device supports low-power standby operation. When RESET is low, the differential input receivers are disabled, and undriven (floating) data, clock, and reference voltage (VREF) inputs are allowed. In addition, when RESET is low, all registers are reset and all outputs are forced low except PTYERR. The LVCMOS RESET input must always be held at a valid logic high or low level. The device also supports low-power active operation by monitoring both system chip select (DCS0 and DCS1) and CSGateEN inputs. It gates the Qn outputs from changing states when the CSGateEN, $\overline{DCS0}$ , and $\overline{DCS1}$ inputs are high. If the CSGateEN, $\overline{DCS0}$ or $\overline{DCS1}$ input is low, the Qn outputs function normally. Also, if both DCS0 and DCS1 inputs are high, the device gates the $\overline{PTYERR}$ output from changing states. If either $\overline{DCS0}$ or $\overline{DCS1}$ is low, the $\overline{PTYERR}$ output functions normally. The $\overline{RESET}$ input has priority over the $\overline{DCS0}$ and $\overline{DCS1}$ control, and when driven low forces the Qn outputs low, and the $\overline{PTYERR}$ output high. If the chip-select control functionality is not desired, then the CSGateEN input can be hardwired to ground, in which case, the setup-time requirement for $\overline{DCS0}$ and $\overline{DCS1}$ would be the same as for the other D data inputs. To control the low-power mode with $\overline{DCS0}$ and $\overline{DCS1}$ only, then the CSGateEN input should be pulled up to $V_{CC}$ through a pullup resistor. The two $V_{REF}$ pins (A1 and V1) are connected together internally by a resistance of approximately 150 $\Omega$ . However, it is necessary to connect only one of the two $V_{REF}$ pins to the external $V_{REF}$ power supply. An unused $V_{REF}$ pin should be terminated with a $V_{REF}$ coupling capacitor. 2 #### **PINOUT** #### ZJB PACKAGE (TOP VIEW) #### **TERMINAL ASSIGNMENTS** | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | |---|--------------|-------------------|-------------------|--------|--------------------|--------|--------|------|------|------|--------|--------| | Α | VREF | NC <sup>(1)</sup> | PARIN | NC | NC | QCKE1A | QCKE0A | Q21A | Q19A | Q18A | Q17B | Q17A | | В | D1 | D2 | NC | NC | NC | QCKE1B | QCKE0B | Q21B | Q19B | Q18B | QODT0B | QODT0A | | С | D3 | D4 | | | | | | | | | QODT1B | QODT1A | | D | D6 | D5 | | VCC | GND | NC | NC | GND | GND | | Q20B | Q20A | | Ε | D7 | D8 | | VCC | GND | VCC | VCC | GND | GND | | Q16B | Q16A | | F | D11 | D9 | | VCC | GND | | | VCC | VCC | | Q1B | Q1A | | G | D18 | D12 | | VCC | GND | | | VCC | VCC | | Q2B | Q2A | | н | CSGateE<br>N | D15 | | VCC | GND | | | GND | GND | | Q5B | Q5A | | J | CK | DCS0 | | GND | GND | | | VCC | VCC | | QCS0B | QCS0A | | K | CK | DCS1 | | VCC | VCC | | | GD | GND | | QCS1B | QCS1A | | L | RESET | D14 | | GND | GND | | | VCC | VCC | | Q6B | Q6A | | M | D0 | D10 | | GND | GND | | | GND | GND | | Q10B | Q10A | | N | D17 | D16 | | VCC | VCC | | | VCC | VCC | | Q9B | Q9A | | Р | D19 | D21 | | GND | VCC | VCC | VCC | VCC | GND | | Q11B | Q11A | | R | D13 | D20 | | GND | VCC | VCC | GND | GND | GND | | Q15B | Q15A | | Т | DODT1 | DODT<br>0 | | | | | | | | | Q14B | Q14A | | U | DCKE0 | DCKE<br>1 | MCL <sup>(2</sup> | PTYERR | MCH <sup>(3)</sup> | Q3B | Q12B | Q7B | Q4A | Q13A | Q0B | Q8B | | ٧ | VREF | MCL | MCL | NC | MCH | Q3A | Q12A | Q7A | Q4B | Q13B | Q0A | Q8A | - (1) NC denotes pins that have no internal connection - (2) MCL denotes pins that must be connected LOW - 3) MCH denotes pins that must be connected HIGH ## **LOGIC DIAGRAM** ## **PARITYLOGIC DIAGRAM** ## TIMING DIAGRAM for 74SSTUB32865A DURING START-UP (RESET switches from L to H) - (1) After $\overline{\text{RESET}}$ is switched from low to high, all data and PARIN input signals must be set and held low for a minimum time of $t_{act}$ max, to avoid false error. - (2) If the data is clocked in on the n clock pulse, the PTYERR output signal will be generated on the n + 2 clock pulse and it will be valid on the n + 3 clock pulse. Product Folder Link(s): 74SSTUB32865A ## TIMING DIAGRAM for 74SSTUB32865A DURING NORMAL OPERATION (RESET = H) <sup>(1)</sup> If the data is clocked in on the n clock pulse, the PTYERR output signal is generated on the n + 2 clock pulse and is valid on the n + 3 clock pulse. If an error occurs and the PTYERR output is driven low, it stays latched low for a minimum of two clock cycles or until RESET is driven low. ## TIMING DIAGRAM for 74SSTUB32865A DURING SHUT-DOWN (RESET switches from H to L) (1) After RESET is switched from high to low, all data and clock input signals must be held at valid logic levels (not floating) for a minimum time of t<sub>inact</sub> max. ## **TERMINAL FUNCTIONS** | TERMINAL NAME | DESCRIPTION | ELECTRICAL<br>CHARACTERISTICS | |-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------| | GND | Ground | Ground input | | V <sub>CC</sub> | Power supply voltage | 1.8 V nominal | | VREF | Input reference voltage | 0.9 V nominal | | CK | Positive master clock input | Differential input | | CK | Negative master clock input | Differential input | | RESET | Asynchronous reset input – resets registers and disables V <sub>REF</sub> , data and clock differential-input receivers. When RESET is low, all the Q outputs are forced low and the PTYERR output is forced high. | LVCMOS input | | CSGateEN | Chip select gate enable – When high, D0-D21 inputs will be latched only when at least one chip select input is low during the rising edge of the clock. When low, the D0-D21 inputs will be latched and redriven on every rising edge of the clock. | LVCMOS input | | D0-D21 | Data input – clocked in on the crossing of the rising edge of CK and the falling edge of CK | SSTL_18 inputs | | DCS0, DCS1 | Chip select inputs – These pins initiate DRAM address/command decodes, and as such at least one will be low when a valid address/command is present. The Register can be programmed to redrive all D inputs (CSGateEN high) only when at least one chip select input is low. If CSGateEN, DCSO, and DCS1 inputs are high, D1-D28 <sup>(1)</sup> inputs will be disabled. | SSTL_18 inputs | | DODTO, DODT1 | The outputs of this register bit will not be suspended by the DCS0 and DCS1 control. | SSTL_18 input | | DCKE0, DCKE1 | The outputs of this register bit will not be suspended by the DCS0 and DCS1 control. | SSTL_18 input | | PARIN | Parity input – arrives one clock cycle after the corresponding data input | SSTL_18 input | | Q0A-Q21A,<br>Q0B-Q21B | Data outputs that are suspended by the $\overline{DCS0}$ and $\overline{DCS1}$ control. | 1.8 V CMOS outputs | | QCS0A, QCS1A,<br>QCS0B, QCS1B | Data output that are not suspended by the $\overline{DCS0}$ and $\overline{DCS1}$ control. | 1.8 V CMOS output | | QODT0A,<br>QODT1A,<br>QODT0B,<br>QODT1B | Data output that are not suspended by the $\overline{DCS0}$ and $\overline{DCS1}$ control. | 1.8 V CMOS output | | QCKE0A,<br>QCKE1A,<br>QCKE0B, QCKE0B | Data output that are not suspended by the $\overline{DCS0}$ and $\overline{DCS1}$ control. | 1.8 V CMOS output | | PTYERR | Output error bit – generated two clock cycles after the corresponding data is registered. | Open-drain output | | MCL | Must be connected to logic LOW | | | MCH | Must be connected to logic HIGH | | | NC | No internal connection | | ## **FUNCTION TABLE** | | INPUTS | | | | | | OUTPUTS | | | | |-------|--------|------|----------|----------|--------------|------------------------|---------|-------|-------|---------------| | RESET | DCS0 | DCS1 | CSGateEN | СК | СК | Dn,<br>DODTn,<br>DCKEn | Qn | QCS0 | QCS1 | QODT,<br>QCKE | | Н | L | L | Х | 1 | <b></b> | L | L | L | L | L | | Н | L | L | Χ | <b>↑</b> | $\downarrow$ | Н | Н | L | L | Н | | Н | L | L | Χ | L or H | L or H | X | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$ | | Н | L | Н | X | <b>↑</b> | $\downarrow$ | L | L | L | Н | L | | Н | L | Н | X | <b>↑</b> | $\downarrow$ | Н | Н | L | Н | Н | | Н | L | Н | X | L or H | L or H | X | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$ | | Н | Н | L | X | <b>↑</b> | $\downarrow$ | L | L | Н | L | L | | Н | Н | L | X | <b>↑</b> | $\downarrow$ | Н | Н | Н | L | Н | | Н | Н | L | X | L or H | L or H | X | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$ | | Н | Н | Н | L | <b>↑</b> | $\downarrow$ | L | L | Н | Н | L | | Н | Н | Н | L | 1 | $\downarrow$ | Н | Η | Н | Н | Н | #### **FUNCTION TABLE (continued)** | | INPUTS | | | | | | | OUTPUTS | | | | |-------|---------------|---------------|---------------|---------------|---------------|------------------------|-------|---------|-------|---------------|--| | RESET | DCS0 | DCS1 | CSGateEN | СК | ск | Dn,<br>DODTn,<br>DCKEn | Qn | QCS0 | QCS1 | QODT,<br>QCKE | | | Н | Н | Н | L | L or H | L or H | Х | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$ | | | Н | Н | Н | Н | <b>↑</b> | $\downarrow$ | L | $Q_0$ | Н | Н | L | | | Н | Н | Н | Н | <b>↑</b> | $\downarrow$ | Н | $Q_0$ | Н | Н | Н | | | Н | Н | Н | Н | L or H | L or H | Χ | $Q_0$ | $Q_0$ | $Q_0$ | $Q_0$ | | | L | X or floating | X or floating | X or floating | X or floating | X or floating | X or floating | L | L | L | L | | #### PARITY AND STANDBY FUNCTION | | | | INPUTS | | | | OUTPUT | |-------|---------------|---------------|---------------|---------------|---------------------------|----------------------|-----------------------| | RESET | СК | CK | DCS0 | DCS1 | Σ OF INPUTS = H<br>D1-D22 | PARIN <sup>(1)</sup> | PTYERR <sup>(2)</sup> | | Н | 1 | <b></b> | L | Х | Even | L | Н | | Н | 1 | $\downarrow$ | L | X | Odd | L | L | | Н | <b>↑</b> | $\downarrow$ | L | Χ | Even | Н | L | | Н | <b>↑</b> | $\downarrow$ | L | Χ | Odd | Н | Н | | Н | <b>↑</b> | $\downarrow$ | Χ | L | Even | L | Н | | Н | <b>↑</b> | $\downarrow$ | X | L | Odd | L | L | | Н | <b>↑</b> | | X | L | Even | Н | L | | Н | <b>↑</b> | $\downarrow$ | Χ | L | Odd | Н | Н | | Н | <b>↑</b> | $\downarrow$ | Н | Н | X | X | PTYERR 0 (3) | | Н | L or H | L or H | X | X | X | X | PTYERR 0 | | L | X or floating | X or floating | X or floating | X or floating | X | X or floating | - | <sup>(1)</sup> PARIN arrives one clock cycle after the data to which it applies. 10 Product Folder Link(s): 74SSTUB32865A <sup>(2)</sup> This transition assumes that PTYERR is high at the crossing of CK going high and CK going low. If PTYERR goes low, it stays latched low for a minimum of two clock cycles or until RESET is driven low. If two or more consecutive errors occur, the PTYERR output is driven low and latched low for a clock duration equal to the parity error duration or until RESET is driven low. For PTYERR computation CSGateEN is a *don't care*. <sup>(3)</sup> If DCS0, DCS1 and CSGateEN are driven high, the device is placed in a low-power mode (LPM). If a parity error occurs on the clock cycle before the device enters the LPM and the PTYERR output is driven low, it stays latched low for the LPM duration plus two clock cycles or until RESET is driven low. #### **ABSOLUTE MAXIMUM RATINGS** over operating free-air temperature range (unless otherwise noted) (1) | | | | VALUE | UNIT | |------------------|--------------------------------------------------------------------------------|--------------------|-------------------------------|------| | $V_{CC}$ | Supply voltage range | | -0.5 to 2.5 | V | | $V_{I}$ | Input voltage range (2) (3) | | $-0.5$ to $V_{CC} + 0.5$ | V | | Vo | Output voltage range (2) (3) | | -0.5 to V <sub>CC</sub> + 0.5 | V | | I <sub>IK</sub> | Input clamp curren t(V <sub>I</sub> < 0 or V <sub>I</sub> > V <sub>CC</sub> ) | | ±50 | mA | | I <sub>OK</sub> | Output clamp current (V <sub>O</sub> < 0 or V <sub>O</sub> > V <sub>CC</sub> ) | | | mA | | Io | Continuous output current ( $V_O = 0$ to $V_{CC}$ ) | | ±50 | mA | | I <sub>CC</sub> | Continuous current through each V <sub>CC</sub> or GND | | ±100 | mA | | $\theta_{JA}$ | Thermal resistance, junction to ambient <sup>(4)</sup> | No Airflow | 51.2 | | | | | Airflow 200 ft/min | 47.2 | °C/W | | $\theta_{JC}$ | Thermal resistance, junction to case (4) | No Airflow | 29.7 | | | T <sub>stg</sub> | Storage temperature range | | -65 to 150 | °C | <sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### RECOMMENDED OPERATING CONDITIONS(1) | | | | MIN | NOM | MAX | UNIT | |--------------------|---------------------------------|--------------------------|--------------------------|---------------------|--------------------------|------| | $V_{CC}$ | Supply voltage | | 1.7 | | 1.9 | V | | $V_{REF}$ | Reference voltage | | 0.49 × V <sub>CC</sub> | $0.5 \times V_{CC}$ | $0.51 \times V_{CC}$ | V | | V <sub>TT</sub> | Termination voltage | | V <sub>REF</sub> -40 mV | $V_{REF}$ | V <sub>REF</sub> +40mV | V | | VI | Input voltage | | 0 | | V <sub>CC</sub> | V | | $V_{IH}$ | AC high-level input voltage | Data inputs, DCSn, PARIN | V <sub>REF</sub> +250 mV | | | V | | $V_{IL}$ | AC low-level input voltage | Data inputs, DCSn, PARIN | | | V <sub>REF</sub> -250 mV | V | | V <sub>IH</sub> | DC high-level input voltage | Data inputs, DCSn, PARIN | V <sub>REF</sub> +125 mV | | | V | | V <sub>IL</sub> | DC low-level input voltage | Data inputs, DCSn, PARIN | | | V <sub>REF</sub> -125 mV | V | | V <sub>IH</sub> | High-level input voltage | RESET, CSGateEN, C | 0.65 × V <sub>CC</sub> | | | V | | $V_{IL}$ | Low-level input voltage | RESET, CSGateEN, C | | | $0.35 \times V_{CC}$ | V | | $V_{ICR}$ | Common-mode input voltage range | CK, CK | 0.675 | | 1.125 | V | | V <sub>I(PP)</sub> | Peak-to-peak input voltage | CK, CK | 600 | | | mV | | I <sub>OH</sub> | High-level output current | Q outputs | | | -12 | mA | | | Low lovel output ourrent | Q outputs | | | 12 | A | | I <sub>OL</sub> | Low-level output current | PTYERR output | 30 | | | mA | | T <sub>A</sub> | Operating free-air temperature | | -40 | | 85 | °C | <sup>(1)</sup> The RESET and Cn inputs of the device must be held at valid logic voltage levels (not floating) to ensure proper device operation. The differential inputs must not be floating unless RESET is low. Refer to the TI application report, *Implications of Slow or Floating CMOS Inputs* (SCBA004). #### **ELECTRICAL CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> MAX | UNIT | |-----------------|---------------------------|-----------------------------|-----------------|----------------------|------------------------|------| | ., | V <sub>OH</sub> Q outputs | $I_{OH} = -100 \mu\text{A}$ | 1.7 V to 1.9 V | V <sub>CC</sub> -0.2 | | \/ | | V <sub>OH</sub> | | I <sub>OH</sub> = -8 mA | 1.7 V | 1.2 | | V | (1) All typical values are at $V_{CC}$ = 1.8 V, $T_A$ = 25°C. <sup>(2)</sup> The input and output negative-voltage ratings may be exceeded if the input and output clamp-current ratings are observed. S) This value is limited to 2.5 V maximum. <sup>(4)</sup> The package thermal impedance is calculated in accordance with JESD 51-7. ## **ELECTRICAL CHARACTERISTICS (continued)** over recommended operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | | V <sub>cc</sub> | MIN | TYP <sup>(1)</sup> | MAX | UNIT | |-------------------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------|----------------------------|--------------------|-----|----------------------------| | | Q ouputs | $I_{OL} = 100 \mu A$ | | 1.7 V to 1.9 V | | | 0.2 | | | $V_{OL}$ | Q oupuis | I <sub>OL</sub> = 8mA | | 1.7 V | | | 0.5 | V | | | PTYERR output | $I_{OL} = 25mA$ | | 1.7 V | | | 0.5 | | | | PARIN | V <sub>I</sub> = GND | | | | | -5 | | | I | PARIN | $V_I = V_{CC}$ | | 1.9 V | | | +25 | μΑ | | | All other inputs <sup>(2)</sup> | V <sub>I</sub> = V <sub>CC</sub> or GND | | | | | ±5 | | | I <sub>OZ</sub> | PTYERR output | $V_O = V_{CC}$ or GND | | 1.9 V | | | ±10 | μΑ | | | Static standby <sup>(3)</sup> | RESET = GND | | 101/ | | | 200 | μΑ | | I <sub>CC</sub> | Static operating | $\overline{RESET} = V_{CC}, V_I = V_{IH(AC)} \text{ or } V_{IL(AC)}$ | $I_0 = 0$ | 1.9 V | | | 80 | mA | | | Dynamic operating – clock only | $\overline{\text{RESET}} = V_{\text{CC}}, V_{\text{I}} = V_{\text{IH(AC)}} \text{ or } V_{\text{IL(AC)}}, \text{ CK and } $ $\overline{\text{CK}} \text{ switching 50\% duty cycle}$ | lo = 0 18 V | | | 64 | | μΑ/MHz | | I <sub>CCD</sub> | Dynamic operating – per each data input | RESET = V <sub>CC</sub> , V <sub>I</sub> = V <sub>IH(AC)</sub> or V <sub>IL(AC)</sub> , CK and CK switching 50% duty cycle, One data input switching at one half clock frequency, 50% duty cycle | I <sub>O</sub> = 0 | 1.8 V | | 37 | | μΑ/clock<br>MHz/D<br>input | | | Chip-select-enabled<br>low-power active mode –<br>clock only | $\label{eq:RESET} \begin{aligned} \overline{RESET} &= V_{CC}, \ V_I = V_{IH(AC)} \ or \ V_{IL(AC)}, \ CK \ and \\ \overline{CK} \ switching \ 50\% \ duty \ cycle \end{aligned}$ | | | | 68 | | μΑ/MHz | | I <sub>CCDLP</sub> | Chip-select-enabled low-power active model | $\label{eq:RESET} \hline \textbf{RESET} = V_{CC}, \ V_I = V_{IH(AC)} \ or \ V_{IL(AC)}, \ CK \ and \ CK \ switching 50\% \ duty \ cycle, \ One \ data \ input \ switching at one half clock frequency, 50% \ duty \ cyclel$ | I <sub>O</sub> = 0 | 1.7 V 0.5 1.7 V 0.5 1.9 V +25 1.9 V ±10 1.9 V 80 1.8 V 37 1.8 V 425 68 1.8 V 4A M M ir 2.7 4A M M ir | μΑ/clock<br>MHz/D<br>input | | | | | | Input Capacitance, Data inputs | V <sub>I</sub> =V <sub>REF</sub> ±250mV | | | 2.5 | | 3.5 | | | C <sub>i</sub> <sup>(4)</sup> | input Capacitance, CK and CK | V <sub>ICR</sub> =0.9V, V <sub>I(PP)</sub> =600mV | | 1.8V | 2 | | 3 | pF | | | Input Capacitance, RESET | V <sub>I</sub> =V <sub>CC</sub> or GND | | | | 4 | | | - (2) Each V<sub>REF</sub> pin (A1 or V1) should be tested independently, with the other (untested) pin open. - (3) The maximum static standby current I<sub>CC</sub> is 100 μA if the device is exposed only to standard temperature range (0°C to 70°C). For industrial temperature range (-40°C to 85°C) the maximum static I<sub>CC</sub> is 200 μA. - (4) Measured using TDR method and adjusted from substrate transmission line effects. ## **TIMING REQUIREMENTS** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 2 and Note (1)) | | | | V <sub>CC</sub> = 1.85 V ± 0 | .15 V | UNIT | | |--------------------|------------------------------------|---------------------------------------------|------------------------------|-------|------|--| | | | | MIN | MAX | UNII | | | f <sub>clock</sub> | Clock freque | ncy | | 410 | MHz | | | t <sub>w</sub> | Pulse duration, CK, CK high or low | | ns | | | | | t <sub>act</sub> | Differential in | I inputs active time <sup>(2)</sup> | | ns | | | | t <sub>inact</sub> | Differential in | nputs inactive time <sup>(3)</sup> | | 15 | ns | | | | | DCSn before CK↑, CK↓, CSGateEN high | 0.6 | | | | | | Setup time | DCSn before CK↑, CK↓, CSGateEN low | 0.5 | | | | | t <sub>su</sub> | Setup time | DODTn, DCKEn, and Data before CK↑, CK↓ | 0.5 | | ns | | | | | PARIN before CK↑, CK↓ | 0.5 | | | | | | Hold time | DCSn, DODTn, DCKEn, and Data after CK↑, CK↓ | | | no | | | ι <sub>h</sub> | Hold tillle | PARIN after CK↑, <del>CK</del> ↓ | 0.4 | | ns | | - (1) All inputs slew rate is 1 V/ns ±20%. - (2) V<sub>REF</sub> must be held at a valid input level and data inputs must be held low for a minimum time of tact max, after RESET is taken high. - (3) V<sub>REF</sub>, data, and clock inputs must be held at valid voltage levels (not floating) for a minimum time of tinact max, after RESET is taken low. 12 Product Folder Link(s): 74SSTUB32865A #### **SWITCHING CHARACTERISTICS** over recommended operating free-air temperature range (unless otherwise noted) | PARAMETER | FROM | то | V <sub>CC</sub> = 1.85 V ± | $V_{CC} = 1.85 \text{ V} \pm 0.15 \text{ V}$ | | |-----------------------------------------------------------------|-----------|----------|----------------------------|----------------------------------------------|------| | PARAMETER | (INPUT) | (OUTPUT) | MIN | MAX | UNIT | | f <sub>max</sub> (see Figure 2) | | | 410 | | MHz | | t <sub>pdm</sub> <sup>(1)</sup> (production test, see Figure 1) | CK and CK | Q | 0.5 | 1.1 | ns | | t <sub>PLH</sub> (see Figure 4) | CK and CK | PTYERR | 1.2 | 3 | ns | | t <sub>PHL</sub> (see Figure 4) | CK and CK | PITERK | 1 | 2.4 | ns | | t <sub>RPHL</sub> <sup>(2)</sup> (see Figure 2) | RESET | Q | | 3 | ns | | t <sub>RPLH</sub> (see Figure 4) | RESET | PTYERR | | 3 | ns | <sup>(1)</sup> The typical difference between min and max does not exceed 400ps. #### **OUTPUT SLEW RATES** over recommended operating free-air temperature range (unless otherwise noted) (see Figure 3) | PARAMETER | FROM | ТО | V <sub>CC</sub> = 1.85 V ± | UNIT | | |-----------------------|------------|------------|----------------------------|------|------| | FARAMETER | FROW | TO MIN MAX | | UNII | | | dV/dt_r | 20% | 80% | 1 | 5 | V/ns | | dV/dt_f | 80% | 20% | 1 | 5 | V/ns | | $dV/dt\_\Delta^{(1)}$ | 20% or 80% | 80% or 20% | | 1 | V/ns | <sup>(1)</sup> Difference between dV/dt\_r (rising edge rate) and dV/dt\_f (falling edge rate). #### PARAMETER MEASUREMENT INFORMATION **LOAD CIRCUIT** VOLTAGE WAVEFORMS PROPAGATION DELAY TIMES Figure 1. Output Load Circuit for Production Test <sup>(2)</sup> Includes 350ps test-load transmission line delay # PARAMETER MEASUREMENT INFORMATION (continued) Propagation Delay (Design Goal as per JEDEC Specification) | | | | V <sub>CC</sub> = 1.8 V ±0 | | | |-----------------------------------|--------------|-------------|----------------------------|-----|------| | PARAMETER | FROM (INPUT) | TO (OUTPUT) | MIN | MAX | UNIT | | t <sub>pdm</sub> <sup>(1)</sup> | CLK and CLK | Q | 1.1 | 1.5 | ns | | t <sub>pdmss</sub> <sup>(1)</sup> | CLK and CLK | Q | | 1.6 | ns | <sup>(1)</sup> Includes 350-ps test-load transmission line delay. 14 Product Folder Link(s): 74SSTUB32865A NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. $I_{CC}$ tested with clock and data inputs held at $V_{CC}$ or GND, and $I_{O} = 0$ mA. - C. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , input slew rate = 1 V/ns $\pm$ 20% (unless otherwise noted). - D. The outputs are measured one at a time with one transition per measurement. - E. $V_{REF} = V_{CC}/2$ - F. $V_{IH} = V_{REF} + 250$ mV (ac voltage levels) for differential inputs. $V_{IH} = V_{CC}$ for LVCMOS input. - G. $V_{IL} = V_{REF} 250$ mV (ac voltage levels) for differential inputs. $V_{IL} = GND$ for LVCMOS input. - H. $V_{I(PP)} = 600 \text{ mV}$ - I. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . Figure 2. Data Output Load Circuit and Voltage Waveforms LOAD CIRCUIT HIGH-TO-LOW SLEW-RATE MEASUREMENT VOLTAGE WAVEFORMS HIGH-TO-LOW SLEW-RATE MEASUREMENT LOAD CIRCUIT LOW-TO-HIGH SLEW-RATE MEASUREMENT VOLTAGE WAVEFORMS LOW-TO-HIGH SLEW-RATE MEASUREMENT NOTES: A. C<sub>L</sub> includes probe and jig capacitance. B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , input slew rate = 1 V/ns $\pm$ 20% (unless otherwise specified). Figure 3. Data Output Slew-Rate Measurement Information 16 NOTES: A. C<sub>L</sub> includes probe and jig capacitance. - B. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz, $Z_O = 50~\Omega$ , input slew rate = 1 V/ns $\pm$ 20% (unless otherwise noted). - C. $t_{PLH}$ and $t_{PHL}$ are the same as $t_{pd}$ . Figure 4. Error Output Load Circuit and Voltage Waveforms PACKAGE MATERIALS INFORMATION www.ti.com 21-Apr-2009 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0 (mm) | B0 (mm) | K0 (mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-------|--------------------|-----|------|--------------------------|--------------------------|---------|---------|---------|------------|-----------|------------------| | 74SSTUB32865AZJBR | NFBGA | ZJB | 160 | 1000 | 330.0 | 24.4 | 9.3 | 13.3 | 1.9 | 12.0 | 24.0 | Q1 | www.ti.com 21-Apr-2009 #### \*All dimensions are nominal | Device | evice Package Type | | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |-------------------|--------------------|-----|------|------|-------------|------------|-------------|--| | 74SSTUB32865AZJBR | NFBGA | ZJB | 160 | 1000 | 333.2 | 345.9 | 31.8 | | ## ZJB (R-PBGA-N160) ## PLASTIC BALL GRID ARRAY NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M-1994. - B. This drawing is subject to change without notice. - C. This is a lead-free solder ball design. - D. Falls within Jedec MO 246 #### **IMPORTANT NOTICE** Texas Instruments Incorporated and its subsidiaries (TI) reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All products are sold subject to TI's terms and conditions of sale supplied at the time of order acknowledgment. TI warrants performance of its hardware products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are used to the extent TI deems necessary to support this warranty. Except where mandated by government requirements, testing of all parameters of each product is not necessarily performed. TI assumes no liability for applications assistance or customer product design. Customers are responsible for their products and applications using TI components. To minimize the risks associated with customer products and applications, customers should provide adequate design and operating safeguards. TI does not warrant or represent that any license, either express or implied, is granted under any TI patent right, copyright, mask work right, or other TI intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information published by TI regarding third-party products or services does not constitute a license from TI to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI. Reproduction of TI information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. Reproduction of this information with alteration is an unfair and deceptive business practice. TI is not responsible or liable for such altered documentation. Information of third parties may be subject to additional restrictions Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements. TI products are not authorized for use in safety-critical applications (such as life support) where a failure of the TI product would reasonably be expected to cause severe personal injury or death, unless officers of the parties have executed an agreement specifically governing such use. Buyers represent that they have all necessary expertise in the safety and regulatory ramifications of their applications, and acknowledge and agree that they are solely responsible for all legal, regulatory and safety-related requirements concerning their products and any use of TI products in such safety-critical applications, notwithstanding any applications-related information or support that may be provided by TI. Further, Buyers must fully indemnify TI and its representatives against any damages arising out of the use of TI products in such safety-critical applications. TI products are neither designed nor intended for use in military/aerospace applications or environments unless the TI products are specifically designated by TI as military-grade or "enhanced plastic." Only products designated by TI as military-grade meet military specifications. Buyers acknowledge and agree that any such use of TI products which TI has not designated as military-grade is solely at the Buyer's risk, and that they are solely responsible for compliance with all legal and regulatory requirements in connection with such use. TI products are neither designed nor intended for use in automotive applications or environments unless the specific TI products are designated by TI as compliant with ISO/TS 16949 requirements. Buyers acknowledge and agree that, if they use any non-designated products in automotive applications, TI will not be responsible for any failure to meet such requirements. Following are URLs where you can obtain information on other Texas Instruments products and application solutions: **Applications Products Amplifiers** amplifier.ti.com Audio www.ti.com/audio Data Converters Automotive www.ti.com/automotive dataconverter.ti.com DLP® Products Broadband www.dlp.com www.ti.com/broadband DSP Digital Control dsp.ti.com www.ti.com/digitalcontrol Clocks and Timers www.ti.com/clocks Medical www.ti.com/medical Military Interface www.ti.com/military interface.ti.com Optical Networking Logic logic.ti.com www.ti.com/opticalnetwork Power Mgmt power.ti.com Security www.ti.com/security Telephony Microcontrollers microcontroller.ti.com www.ti.com/telephony Video & Imaging www.ti-rfid.com www.ti.com/video RF/IF and ZigBee® Solutions www.ti.com/lprf Wireless www.ti.com/wireless > Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2009, Texas Instruments Incorporated