April 1988 Revised September 2000 # 74F251A # 8-Input Multiplexer with 3-STATE Outputs #### **General Description** The 74F251A is a high-speed 8-input digital multiplexer. It provides, in one package, the ability to select one bit of data from up to eight sources. It can be used as a universal function generator to generate any logic function of four variables. Both assertion and negation outputs are provided. #### **Features** - Multifunctional capability - On-chip select logic decoding - Inverting and non-inverting 3-STATE outputs #### **Ordering Code:** | Order Number | Package Number | Package Description | |--------------|----------------|-----------------------------------------------------------------------------| | 74F251ASC | M16A | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow | | 74F251ASJ | M16D | 16-Lead Small Outline Package (SOP), EIAJ TYPE II, 5.3mm Wide | | 74F251APC | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Logic Symbols** ## **Connection Diagram** # **Unit Loading/Fan Out** | Pin Names | Description | U.L. | Input I <sub>IH</sub> /I <sub>IL</sub> | | | |--------------------------------------|------------------------------------------|---------------|-----------------------------------------|--|--| | | - | HIGH/LOW | Output I <sub>OH</sub> /I <sub>OL</sub> | | | | S <sub>0</sub> -S <sub>2</sub><br>OE | Select Inputs | 1.0/1.0 | 20 μA/-0.6 mA | | | | OE | 3-STATE Output Enable Input (Active LOW) | 1.0/1.0 | 20 μA/–0.6 mA | | | | I <sub>0</sub> -I <sub>7</sub> | Multiplexer Inputs | 1.0/1.0 | 20 μA/-0.6 mA | | | | Z | 3-STATE Multiplexer Output | 150/40 (33.3) | -3 mA/24 mA (20 mA) | | | | Z | Complementary 3-STATE Multiplexer Output | 150/40 (33.3) | -3 mA/24 mA (20 mA) | | | #### **Functional Description** This device is a logical implementation of a single-pole, 8position switch with the switch position controlled by the state of three Select inputs, $\mathbf{S}_0,\,\mathbf{S}_1,\,\mathbf{S}_2.$ Both assertion and negation outputs are provided. The Output Enable input (OE) is active LOW. When it is activated, the logic function provided at the output is: $$\begin{split} Z &= \overline{OE} \bullet (I_0 \bullet \overline{S}_0 \bullet \overline{S}_1 \bullet \overline{S}_2 + I_1 \bullet S_0 \bullet \overline{S}_1 \bullet \overline{S}_2 + \\ &I_2 \bullet \overline{S}_0 \bullet S_1 \bullet \overline{S}_2 + I_3 \bullet S_0 \bullet S_1 \bullet \overline{S}_2 + \\ &I_4 \bullet \overline{S}_0 \bullet \overline{S}_1 \bullet S_2 + I_5 \bullet S_0 \bullet \overline{S}_1 \bullet S_2 + \\ &I_6 \bullet \overline{S}_0 \bullet S_1 \bullet S_2 + I_7 \bullet S_0 \bullet S_1 \bullet S_2) \end{split}$$ When the Output Enable is HIGH, both outputs are in the high impedance (High Z) state. This feature allows multiplexer expansion by tying the outputs of up to 128 devices together. When the outputs of the 3-STATE devices are tied together, all but one device must be in the high impedance state to avoid high currents that would exceed the maximum ratings. The Output Enable signals should be designed to ensure there is no overlap in the active LOW portion of the enable voltages. #### **Truth Table** | | Inp | Outputs | | | | |----|----------------|----------------|----------------|------------------|----------------| | OE | S <sub>2</sub> | S <sub>1</sub> | S <sub>0</sub> | Z | Z | | Н | Х | Х | Х | Z | Z | | L | L | L | L | Ī <sub>0</sub> | $I_0$ | | L | L | L | Н | Ī <sub>1</sub> | I <sub>1</sub> | | L | L | Н | L | Ī <sub>2</sub> | $I_2$ | | L | L | Н | Н | Ī <sub>3</sub> | I <sub>3</sub> | | L | Н | L | L | $\overline{I}_4$ | $I_4$ | | L | Н | L | Н | Ī <sub>5</sub> | I <sub>5</sub> | | L | Н | Н | L | Ī <sub>6</sub> | I <sub>6</sub> | | L | Н | Н | Н | Ī <sub>7</sub> | l <sub>7</sub> | H = HIGH Voltage Level - L = LOW Voltage Level - X = Immaterial Z = High Impedance #### **Logic Diagram** Please note that this diagram is provided only for the understanding of logic operations and should not be used to estimate propagation delays. # **Absolute Maximum Ratings**(Note 1) -65°C to +150°C Storage Temperature Ambient Temperature under Bias -55°C to +125°C Junction Temperature under Bias $-55^{\circ}C$ to $+150^{\circ}C$ V<sub>CC</sub> Pin Potential to Ground Pin -0.5V to +7.0V Input Voltage (Note 2) -0.5V to +7.0V Input Current (Note 2) -30 mA to +5.0 mA Voltage Applied to Output in HIGH State (with $V_{CC} = 0V$ ) Standard Output -0.5V to $V_{CC}$ 3-STATE Output -0.5V to +5.5V Current Applied to Output in LOW State (Max) twice the rated I<sub>OL</sub> (mA) ## **Recommended Operating Conditions** Free Air Ambient Temperature 0°C to +70°C Supply Voltage +4.5V to +5.5V Note 1: Absolute maximum ratings are values beyond which the device may be damaged or have its useful life impaired. Functional operation under these conditions is not implied. Note 2: Either voltage limit or current limit is sufficient to protect inputs. #### **DC Electrical Characteristics** | Symbol | Parameter | | Min | Тур | Max | Units | v <sub>cc</sub> | Conditions | | |------------------|------------------------------|---------------------|------|-----|------|-------|-----------------|-----------------------------|--| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | Recognized as a HIGH Signal | | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | Recognized as a LOW Signal | | | V <sub>CD</sub> | Input Clamp Diode Voltage | | | | -1.2 | V | Min | I <sub>IN</sub> = -18 mA | | | V <sub>OH</sub> | Output HIGH | 10% V <sub>CC</sub> | 2.5 | | | | | I <sub>OH</sub> = -1 mA | | | | Voltage | 10% V <sub>CC</sub> | 2.4 | | | V | Min | $I_{OH} = -3 \text{ mA}$ | | | | | $5\% V_{CC}$ | 2.7 | | | V | V IVIIN | $I_{OH} = -1 \text{ mA}$ | | | | | 5% V <sub>CC</sub> | 2.7 | | | | | $I_{OH} = -3 \text{ mA}$ | | | V <sub>OL</sub> | Output LOW Voltage | 10% V <sub>CC</sub> | | | 0.5 | V | Min | I <sub>OL</sub> = 24 mA | | | I <sub>IH</sub> | Input HIGH | | | | 5.0 | ^ | Max | V 2.7V | | | | Current | | | | 5.0 | μА | IVIAX | $V_{IN} = 2.7V$ | | | I <sub>BVI</sub> | Input HIGH Current | | | | 7.0 | | Max | V <sub>IN</sub> = 7.0V | | | | Breakdown Test | | | | 7.0 | μА | IVIAX | | | | I <sub>CEX</sub> | Output HIGH | | | | 50 | ^ | Max | V V | | | | Leakage Current | | | | 30 | μА | IVIAX | $V_{OUT} = V_{CC}$ | | | V <sub>ID</sub> | Input Leakage | | 4.75 | | | V | 0.0 | $I_{ID} = 1.9 \mu A$ | | | | Test | | 4.75 | | | V | 0.0 | All Other Pins Grounded | | | I <sub>OD</sub> | Output Leakage | | | | 2.75 | ^ | 0.0 | V <sub>IOD</sub> = 150 mV | | | | Circuit Current | | | | 3.75 | μА | 0.0 | All Other Pins Grounded | | | I <sub>IL</sub> | Input LOW Current | | | | -0.6 | mA | Max | $V_{IN} = 0.5V$ | | | l <sub>ozh</sub> | Output Leakage Current | | | | 50 | μΑ | Max | V <sub>OUT</sub> = 2.7V | | | l <sub>OZL</sub> | Output Leakage Current | | | | -50 | μΑ | Max | V <sub>OUT</sub> = 0.5V | | | los | Output Short-Circuit Current | | -60 | | -150 | mA | Max | V <sub>OUT</sub> = 0V | | | I <sub>ZZ</sub> | Bus Drainage Test | | | | 500 | μΑ | 0.0V | V <sub>OUT</sub> = 5.25V | | | I <sub>CCL</sub> | Power Supply Current | | | 15 | 22 | mA | Max | $V_O = LOW$ | | | I <sub>CCZ</sub> | Power Supply Current | | | 16 | 24 | mA | Max | V <sub>O</sub> = HIGH Z | | # **AC Electrical Characteristics** | Symbol | Parameter | | $T_A = +25^{\circ}C$ $V_{CC} = +5.0V$ $C_L = 50 \text{ pF}$ | | | $T_A = -55^{\circ}\text{C to } +125^{\circ}\text{C}$ $V_{CC} = 5.0\text{V}$ $C_L = 50 \text{ pF}$ | | $T_A = 0$ °C to $+70$ °C<br>$V_{CC} = 5.0V$<br>$C_L = 50$ pF | | |------------------|-------------------------|-----|-------------------------------------------------------------|------|-----|---------------------------------------------------------------------------------------------------|-----|--------------------------------------------------------------|----| | | | | | | | | | | | | | | Min | Тур | Max | Min | Max | Min | Max | | | t <sub>PLH</sub> | Propagation Delay | 3.5 | 6.0 | 9.0 | 3.5 | 11.5 | 3.5 | 9.5 | ns | | $t_{PHL}$ | $S_n$ to $\overline{Z}$ | 3.2 | 5.0 | 7.5 | 3.2 | 8.0 | 3.2 | 7.5 | ns | | t <sub>PLH</sub> | Propagation Delay | 4.5 | 7.5 | 10.5 | 3.5 | 14.0 | 4.5 | 12.5 | ns | | t <sub>PHL</sub> | S <sub>n</sub> to Z | 4.0 | 6.0 | 8.5 | 3.0 | 10.5 | 4.0 | 9.0 | | | t <sub>PLH</sub> | Propagation Delay | 3.0 | 5.0 | 6.5 | 2.5 | 8.0 | 3.0 | 7.0 | no | | t <sub>PHL</sub> | $I_n$ to $\overline{Z}$ | 1.5 | 2.5 | 4.0 | 1.5 | 6.0 | 1.5 | 5.0 | ns | | t <sub>PLH</sub> | Propagation Delay | 3.5 | 5.0 | 7.0 | 2.5 | 9.0 | 2.5 | 8.0 | no | | t <sub>PHL</sub> | I <sub>n</sub> to Z | 3.5 | 5.5 | 7.0 | 3.5 | 9.0 | 3.5 | 7.5 | ns | | t <sub>PZH</sub> | Output Enable Time | 2.5 | 4.3 | 6.0 | 2.0 | 7.0 | 2.5 | 7.0 | | | $t_{PZL}$ | OE to Z | 2.5 | 4.3 | 6.0 | 2.5 | 7.5 | 2.5 | 6.5 | no | | t <sub>PHZ</sub> | Output Disable Time | 2.5 | 4.0 | 5.5 | 2.5 | 6.0 | 2.5 | 6.0 | ns | | $t_{PLZ}$ | OE to Z | 1.5 | 3.0 | 4.5 | 1.5 | 5.0 | 1.5 | 4.5 | | | t <sub>PZH</sub> | Output Enable Time | 3.5 | 5.0 | 7.0 | 3.0 | 8.5 | 3.0 | 7.5 | | | $t_{PZL}$ | OE to Z | 3.5 | 5.5 | 7.5 | 3.5 | 9.0 | 3.5 | 8.0 | no | | t <sub>PHZ</sub> | Output Disable Time | 2.0 | 3.8 | 5.5 | 2.0 | 5.5 | 2.0 | 5.5 | ns | | t <sub>PLZ</sub> | OE to Z | 1.5 | 3.0 | 4.5 | 1.5 | 5.5 | 1.5 | 4.5 | | # 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow Package Number M16A 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com