# EiceDRIVER<sup>(TM)</sup>

# 2ED020I12-F Dual Channel IGBT Driver IC

http://www.infineon.com/gatedriver

**Power Management & Drives** 



Never stop thinking



Edition 2006-05-12 Published by Infineon Technologies AG Am Campeon 1-12 85579 Neubiberg, Germany All Rights Reserved.

#### Attention please!

The information herein is given to describe certain components and shall not be considered as a guarantee of characteristics.

Terms of delivery and rights to technical change reserved.

We hereby disclaim any and all warranties, including but not limited to warranties of non-infringement, regarding circuits, descriptions and charts stated herein.

#### Information

For further information on technology, delivery terms and conditions and prices please contact your nearest Infineon Technologies Office (www.infineon.com).

#### Warnings

Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Infineon Technologies Office.

Infineon Technologies Components may only be used in life-support devices or systems with the express written approval of Infineon Technologies, if a failure of such components can reasonably be expected to cause the failure of that life-support device or system, or to affect the safety or effectiveness of that device or system. Life support devices or systems are intended to be implanted in the human body, or to support and/or maintain and sustain and/or protect human life. If they fail, it is reasonable to assume that the health of the user or other persons may be endangered.



| 2ED020I12-F              |                                                               |
|--------------------------|---------------------------------------------------------------|
| Confidential             |                                                               |
| <b>Revision History:</b> | 2006-05                                                       |
| Previous Version:        | none                                                          |
| Page                     | Subjects (major changes since last revision)                  |
| Revision 2.0             | 2004-05-10: First release                                     |
| Revision 2.1             | 2004-08-20: Chapter 1, 5.3.5, and 6 updated. New chapter 4.7. |
| Revision 2.2             | 2006-01-23: Changed Layout                                    |
|                          |                                                               |
|                          |                                                               |
|                          |                                                               |
|                          |                                                               |

# Author(s)

Prepared by: Andreas Volke

Approved by: Michael Hornkamp

S/N: 010-04

Date of publication: 2004-08-20

Status: Preliminary Data



| Table | of Co  | ontents    | I                                     | Page |
|-------|--------|------------|---------------------------------------|------|
| 1     | Over   | /iew       |                                       | 5    |
|       | 1.1    | Coreles    | s transformer (CLT) technology        | 5    |
| 2     | Pin co | onfigurati | on and package outline                | 7    |
| 3     | Block  | diagram    |                                       | 8    |
| 4     | Funct  | ional des  | cription                              | 9    |
|       | 4.1    | Power s    | upply                                 | 9    |
|       | 4.2    | Logic in   | puts                                  | 9    |
|       | 4.3    | Gate dri   | ver                                   | 9    |
|       | 4.4    | General    | purpose operational amplifier         | 9    |
|       | 4.5    | General    | purpose comparator                    | 9    |
|       | 4.6    | CLT        |                                       | 9    |
|       | 4.7    | EMI        |                                       | 9    |
| 5     | Electr | ical para  | meters                                | 10   |
|       | 5.1    | Absolute   | e maximum ratings                     | 10   |
|       | 5.2    | Operatir   | ng range                              | 11   |
|       | 5.3    | Electrica  | al characteristics                    | 11   |
|       |        | 5.3.1      | Voltage Supply                        | 11   |
|       |        | 5.3.2      | Logic inputs                          | 12   |
|       |        | 5.3.3      | Gate drivers                          | 12   |
|       |        | 5.3.4      | Dynamic characteristics               | 12   |
|       |        | 5.3.5      | General purpose operational amplifier | 13   |
|       |        | 5.3.6      | General purpose comparator            | 13   |
| 6     | Diagr  | ams        |                                       | 14   |





# 1 Overview

The 2ED020I12-F is a high voltage, high speed power IGBT and MOSFET driver of the Infineon *EiceDRIVER*<sup>™</sup> family with interlocking high and low side referenced output channels. The floating high side driver may be supplied directly or by means of a bootstrap diode and capacitor. All logic inputs are compatible with 3.3 V and 5 V TTL. Additionally the 2ED020I12-F is equipped with a dedicated shutdown input. The drivers feature a high pulse current buffer stage. Propagation delays are matched to simplify use in high frequency applications. Both drivers are designed to drive an n-channel power IGBT or MOSFET which operates up to 1200 V. In addition, a general purpose operational amplifier and a general purpose comparator are provided, which may be used e.g. for current measurement or over current detection.

#### **Product Highlights**

- Fully operational to ±1200 V
- Floating high side driver
- Gate drive supply range from 13 to 18 V
- Gate drive currents of +1 A / -2 A
- Matched propagation delay for both channels
- High dV/dt immunity
- General purpose operational amplifier
- General purpose comparator

#### Features

- Under-voltage lockout for both channels
- 3.3 V and 5 V TTL compatible inputs
- CMOS Schmitt-triggered inputs with internal pull-down
- · CMOS Schmitt-triggered shutdown with internal pull-up
- Non-inverting inputs
- Interlocking inputs
- · Dedicated shutdown input with internal pull-up
- UL recognized (pending)

# C Infineon 2ED020112.F

#### 1.1 Coreless transformer (CLT) technology

The coreless transformer technology combines almost all advantages of optocouplers, level-shifters, and discrete transformers by avoiding at the same time almost all disadvantages of these devices by a very cost efficient way and high voltage isolation capability.

The principle function of the CLT is realized by two coils which are compounded on silicon within one integrated circuit. The isolation between these coils together with the used package dimensions makes this device suitable for 1200 V applications and provides a functional isolation. **Figure 1** shows a schematic of the internal stages of the IC.





Each *EiceDRIVER*<sup>™</sup> has a type number, which can be resolved by the following schemata:





# 2 Pin configuration and package outline



Figure 2Pin configuration (top view)

#### Figure 3Package outline (all measures in mm)

| Pin | Symbol | Function                                                     |
|-----|--------|--------------------------------------------------------------|
| 1   | InH    | Logic input for high side driver                             |
| 2   | InL    | Logic input for low side driver                              |
| 3   | /SD    | Logic input for shutdown of both drivers                     |
| 4   | GND    | Common ground                                                |
| 5   | /CPO   | Open drain output of general purpose comparator              |
| 6   | CP-    | Inverting input of general purpose comparator                |
| 7   | CP+    | Non-inverting input of general purpose comparator            |
| 8   | OPO    | Output of general purpose operational amplifier              |
| 9   | OP-    | Inverting input of general purpose operational amplifier     |
| 10  | OP+    | Non-inverting input of general purpose operational amplifier |
| 11  | GNDL   | Low side supply ground                                       |
| 12  | OutL   | Low side gate driver output                                  |
| 13  | VSL    | Low side supply voltage                                      |
| 14  | n.c.   | (not connected)                                              |
| 15  | n.e.   | (not existing)                                               |
| 16  | n.e.   | (not existing)                                               |
| 17  | GNDH   | High side supply ground                                      |
| 18  | VSH    | High side supply voltage                                     |
| 19  | OutH   | High side gate driver output                                 |
| 20  | GNDH   | High side supply ground                                      |



# 3 Block diagram



Figure 4Block diagram



# 4 Functional description

#### 4.1 Power supply

The power supply of both sides, VSL and VSH, is monitored by an under-voltage lockout block (UVLO) which enables operation of the corresponding side when the supply voltage reaches the "on" threshold of 12 V. Afterwards the internal voltage reference and the biasing circuit are enabled. When the supply voltage (VSL, VSH) drops below the "off" threshold of 11 V the circuit is disabled.

#### 4.2 Logic inputs

The logic inputs InH, InL (non-inverting) and /SD (inverting) are fed into Schmitt-Triggers with thresholds compatible to 3.3 V and 5 V TTL. When /SD is enabled (low), inputs InH and InL are disabled. If InH is high while InL is low, OutH is enabled and vice versa. However, if both signals are high, they are internally disabled until both signals get low again. This is due to the interlocking logic of the device (see also Figure 5).

#### 4.3 Gate driver

2ED020I12-F features two hard-switching gate drivers with n-channel output stages capable to source 1 A and to sink 2 A peak current. Both drivers are equipped with active-low-clamping capability. Furthermore, they feature a large ground bounce ruggedness in order to compensate ground bounces caused by a turn-off of the driven IGBT or MOSEFT.

#### 4.4 General purpose operational amplifier

The integrated general purpose operational amplifier can be applied for current measurement of the driven low-side IGBT or MOSFET. The OP is equipped with a -0.1 V to 2 V input stage and a rail-to-rail output stage which is capable to drive  $\pm 5$  mA and is dedicated to drive for instance an A/D converter. The OP needs for stable operation a minimum gain of 3 set by the external circuitry.

#### 4.5 General purpose comparator

The integrated general purpose comparator can be applied for over-current detection of the low side IGBT or MOSFET. A dedicated offset as well as a pull-up and pull-down resistor have been introduced to its inputs for security reasons.

#### 4.6 CLT

In order to enable signal transmission across the isolation barrier between low-side and high-side driver, a coreless transformer is employed. Signals, that are to be transmitted, are specially encoded by the transmitter and correspondingly reconstructed by the receiver. In this way EMI due to variations of GNDH ( $dV_{GNDH}/dt$ ) or the magnetic flux density (dH/dt) can be suppressed. To compensate the additional propagation delay of transmitter, coreless transformer and receiver, a dedicated propagation delay is introduced into the low-side driver which assures a maximum difference of the propagation delay times of 10 ns.

#### 4.7 EMI

The driver was tested according to IEC 61000-4-4 Level 3 (typical industrial environment) in an Infineon reference frequency converter.



#### 5 **Electrical parameters**

#### 5.1 Absolute maximum ratings

Absolute maximum ratings are defined as ratings which when being exceeded may lead to destruction of the integrated circuit. Unless otherwise noted all parameters refer to GND. The pins GND and GNDL have to be connected externally through the shortest possible way.

| Parameter                                                   | Symbol                 | Limit values |                        | Unit | Remark |
|-------------------------------------------------------------|------------------------|--------------|------------------------|------|--------|
|                                                             |                        | min.         | max.                   |      |        |
| High side ground                                            | V <sub>GNDH</sub>      | -1200        | 1200                   | V    |        |
| High side supply voltage                                    | V <sub>VSH</sub>       | -0.3         | 20                     | V    | 1)     |
| High side gate driver output                                | V <sub>OutH</sub>      | -0.3         | V <sub>VSH</sub> + 0.3 | V    | 1)     |
| Low side ground                                             | V <sub>GNDL</sub>      | -0.3         | 5.3                    | V    |        |
| Low side supply voltage                                     | V <sub>VSL</sub>       | -0.3         | 20                     | V    | 2)     |
| Low side gate driver output                                 | V <sub>OutL</sub>      | -0.3         | V <sub>VSL</sub> + 0.3 | V    | 3)     |
| Logic input voltages<br>(InH, InL, /SD)                     | V <sub>In</sub>        | -0.3         | 5.3                    | V    |        |
| OP input voltages<br>(OP-, OP+)                             | V <sub>OP</sub>        | -0.3         | 5.3                    | V    | 4)     |
| OP output voltage                                           | V <sub>OPO</sub>       | -0.3         | 5.3                    | V    |        |
| CP input voltages<br>(CP-, CP+)                             | V <sub>CP</sub>        | -0.3         | 5.3                    | V    | 4)     |
| CP output voltage                                           | V <sub>/CPO</sub>      | -0.3         | 5.3                    | V    |        |
| CP output max. sink current                                 | I <sub>/CPO</sub>      |              | 5                      | mA   |        |
| High side ground, voltage transient                         | dV <sub>GNDH</sub> /dt | -50          | 50                     | V/ns |        |
| Package power dissipation<br>@T <sub>A</sub> =25°C          | P <sub>D</sub>         | _            | 2                      | W    | 5)     |
| Thermal resistance (both chips active), junction to ambient | R <sub>THJA</sub>      | —            | 60                     | K/W  | 6)     |
| Thermal resistance (high side chip), junction to ambient    | R <sub>THJA(HS)</sub>  | —            | 110                    | K/W  | 6)     |
| Thermal resistance (low side chip), junction to ambient     | R <sub>THJA(LS)</sub>  |              | 110                    | K/W  | 6)     |
| Junction temperature                                        | TJ                     | _            | 150                    | °C   |        |
| Storage temperature                                         | Ts                     | -55          | 150                    | °C   |        |

<sup>1)</sup> with reference to high side GNDH <sup>2)</sup> with reference to both GND and GNDL

<sup>3)</sup> with reference to both GND and GNDL <sup>3)</sup> with reference to low side ground GNDL <sup>4)</sup> please note the different specifications for the operating range <sup>5)</sup> considering  $R_{THJA} = 60 \text{ K/W}$ , e.g. both chips active <sup>6)</sup> device soldered to reference PCB without cooling area



#### 5.2 **Operating range**

Within the operating range the IC operates as described in the functional description. Unless otherwise noted all parameters refer to GND.

| Parameter                               | Symbol            | Limit values |      | Unit | Remark |
|-----------------------------------------|-------------------|--------------|------|------|--------|
|                                         |                   | min.         | max. |      |        |
| High side ground                        | V <sub>GNDH</sub> | -1200        | 1200 | V    |        |
| High side supply voltage                | V <sub>VSH</sub>  | 13           | 18   | V    | 1)     |
| Low side supply voltage                 | V <sub>VSL</sub>  | 13           | 18   | V    | 2)     |
| Logic input voltages<br>(InH, InL, /SD) | V <sub>In</sub>   | 0            | 5    | V    |        |
| OP input voltages<br>(OP-, OP+)         | V <sub>OP</sub>   | -0.1         | 2    | V    |        |
| CP input voltages<br>(CP-, CP+)         | V <sub>CP</sub>   | -0.1         | 2    | V    |        |
| Switching frequency                     | f <sub>S</sub>    | 0            | tbd  | kHz  |        |
| Ambient temperature                     | T <sub>A</sub>    | -40          | 105  | °C   |        |

<sup>1)</sup> with reference to high side ground GNDH <sup>2)</sup> with reference to both GND and GNDL

#### 5.3 **Electrical characteristics**

The electrical characteristics involve the spread of values for the supply voltages, load and junction temperature given below. Typical values represent the median values which are related to production processes. Unless otherwise noted all voltages are given with respect to ground (GND).  $V_{VSL} = 15 V$ ,  $V_{VSH} = 15 V^{1}$ ,  $C_L = 1 nF$ ,  $T_A = 25^{\circ}C$ . Positive currents are assumed to be flowing into pins.

#### 5.3.1 **Voltage Supply**

| Parameter                                        | Symbol                         | Limit Values |      |      | Unit | Test condition                          |
|--------------------------------------------------|--------------------------------|--------------|------|------|------|-----------------------------------------|
|                                                  |                                | min.         | typ. | max. |      |                                         |
| High side leakage current                        | I <sub>GNDH</sub>              | —            | 0    | _    | μA   | $V_{GNDH}$ = 1.2 kV<br>$V_{GNDL}$ = 0 V |
| High side quiescent supply current               | I <sub>VSH</sub>               | —            | 2.4  | 3.2  | mA   | $V_{VSH} = 15 V^{1}$                    |
| High side under-voltage lockout, upper threshold | V <sub>VSH</sub> <sup>1)</sup> | 10.9         | 12.2 | 13.5 | V    |                                         |
| High side under-voltage lockout lower threshold  | V <sub>VSH</sub> <sup>1)</sup> | —            | 11.2 | —    | V    |                                         |
| High side under-voltage lockout hysteresis       | $\Delta V_{VSH}$               | 0.7          | 1    | 1.3  |      |                                         |
| Low side quiescent supply current                | I <sub>VSL</sub>               | _            | 2.4  | 3.2  | mA   | V <sub>VSL</sub> = 15 V                 |
| Low side under-voltage lockout, upper threshold  | V <sub>VSL</sub>               | 10.7         | 12   | 13.3 | V    |                                         |
| Low side under-voltage lockout lower threshold   | V <sub>VSL</sub>               | —            | 11   | —    | V    |                                         |
| Low side under-voltage lockout hysteresis        | $\Delta V_{VSL}$               | 0.7          | 1    | 1.3  |      |                                         |

<sup>1)</sup> with reference to high side ground GNDH



#### 5.3.2 Logic inputs

| Parameter                   |             |          | Symbol          | Limit Va | Limit Values |      |    | Test condition        |
|-----------------------------|-------------|----------|-----------------|----------|--------------|------|----|-----------------------|
|                             |             |          |                 | min.     | typ.         | max. |    |                       |
| Logic "1"<br>(InH, InL, /SE | input<br>)) | voltages | V <sub>In</sub> | 2        | —            | _    | V  |                       |
| Logic "0"<br>(InH, InL, /SE | input<br>)) | voltages | V <sub>In</sub> | —        | —            | 0.8  | V  |                       |
| Logic "1"<br>(InH, InL)     | input       | current  | l <sub>in</sub> | —        | 40           | 60   | μA | V <sub>In</sub> = 5 V |
| Logic "0"<br>(InH, InL)     | input       | current  | l <sub>in</sub> | _        | 0            | —    | μA | V <sub>In</sub> = 0 V |
| Logic "1"<br>(/SD)          | input       | current  | l <sub>in</sub> | —        | 0            | —    | μA | V <sub>In</sub> = 5 V |
| Logic "0"<br>(/SD)          | input       | current  | l <sub>in</sub> | -60      | -40          | _    | μA | V <sub>In</sub> = 0 V |

#### 5.3.3 Gate drivers

| Parameter                                | Symbol                          | Limit Va | Limit Values |      |   | Test condition                                                  |
|------------------------------------------|---------------------------------|----------|--------------|------|---|-----------------------------------------------------------------|
|                                          |                                 | min.     | typ.         | max. |   |                                                                 |
| High side high level output voltage      | $V_{VSH} - V_{OutH}$            | _        | 1.4          | 1.7  | V | I <sub>OutH</sub> = -1 mA<br>V <sub>InH</sub> = 5 V             |
| High side low level output voltage       | V <sub>OutH</sub> <sup>1)</sup> |          |              | 0.1  | V | $I_{OutH} = 1 \text{ mA}$<br>$V_{InH} = 0 \text{ V}$            |
| Low side high level output voltage       | $V_{VSL} - V_{OutL}$            |          | 1.4          | 1.7  | V | I <sub>OutH</sub> = -1 mA<br>V <sub>InH</sub> = 0 V             |
| Low side low level output voltage        | V <sub>OutL</sub>               |          |              | 0.1  | V | $I_{OutH} = 1 \text{ mA}$<br>$V_{InH} = 0 \text{ V}$            |
| Output high peak current<br>(OutL, OutH) | I <sub>Out</sub>                | _        | _            | -1   | A | $V_{In} = 5 V$<br>$V_{Out} = 0 V$                               |
| Output low peak current<br>(OutL, OutH)  | I <sub>Out</sub>                | 2        |              | —    | A | V <sub>in</sub> = 0 V<br>V <sub>Out</sub> = 15 V                |
| High side active low clamping            | V <sub>OutH</sub> <sup>1)</sup> | —        | _            | 3    | V | V <sub>InH</sub> = 0V<br>VSH open<br>I <sub>OutH</sub> = 200 mA |
| Low side active low clamping             | V <sub>OutL</sub>               |          |              | 3    | V | V <sub>InL</sub> = 0V<br>VSL open<br>I <sub>OutL</sub> = 200 mA |

<sup>1)</sup> with reference to high side ground GNDH

# 5.3.4 Dynamic characteristics

| Parameter                                      | Symbol            | Limit Values |      |      | Unit | Test condition                 |
|------------------------------------------------|-------------------|--------------|------|------|------|--------------------------------|
|                                                |                   | min.         | typ. | max. |      |                                |
| Turn-on propagation delay                      | t <sub>on</sub>   | —            | 55   | tbd  | ns   | ref. to Figure 6               |
| Turn-off propagation delay                     | t <sub>off</sub>  | —            | 55   | tbd  | ns   | ref. to Figure 6               |
| Shutdown propagation delay                     | t <sub>/SD</sub>  | —            | 55   | tbd  | ns   | ref. to Figure 7               |
| Turn-on rise time                              | t <sub>r</sub>    | —            | 40   | tbd  | ns   | ref. to Figure 6               |
| Turn-off rise time                             | t <sub>f</sub>    | _            | 40   | tbd  | ns   | ref. to Figure 6               |
| Delay mismatch (high and low side turn-on/off) | Δt                | —            | —    | 10   | ns   | ref. to Figure 8               |
| Minimum turn-on (OutH)                         | t <sub>pON</sub>  | —            | 70   | tbd  | ns   | ref. to Figure 9 <sup>1)</sup> |
| Minimum turn-off (OutH)                        | t <sub>pOFF</sub> |              | 70   | tbd  | ns   | ref. to Figure 9 <sup>1)</sup> |

<sup>1)</sup> InH pulses shorter than the "minimum turn-on/off input pulse length" are prolonged to 70 ns. The InL input doesn't have this feature.



#### General purpose operational amplifier 5.3.5

| Parameter                            | Symbol                     | Limit Valu | ies  |      | Unit | Test condition                                                            |
|--------------------------------------|----------------------------|------------|------|------|------|---------------------------------------------------------------------------|
|                                      | -                          | min.       | typ. | max. |      |                                                                           |
| OP input offset voltage              | $\Delta V_{ln}$            | -10        | 0    | 10   | mV   |                                                                           |
| OP input offset voltage drift        | $\Delta V_{ln} / \Delta T$ | _          | 15   | —    | μV/K |                                                                           |
| OP input high currents<br>(OP-, OP+) | l <sub>in</sub>            | _          | 0    | 0.2  | μA   | V <sub>In</sub> = 2 V                                                     |
| OP input high currents<br>(OP-, OP+) | l <sub>in</sub>            | -0.2       | 0    | —    | μA   | V <sub>In</sub> = 0 V                                                     |
| OP high output voltage               | V <sub>OPO</sub>           | 4.9        | —    | —    | V    | $V_{OP-} = 0  V$ $V_{OP+} = 2 V$                                          |
| OP low output voltage                | V <sub>OPO</sub>           | —          | —    | 0.1  | V    | V <sub>OP-</sub> = 2 V<br>V <sub>OP+</sub> = 0 V                          |
| OP output source current             | Iopo                       | _          |      | -5   | mA   | V <sub>OP+</sub> = 2 V<br>V <sub>OP-</sub> = 0 V<br>V <sub>OPO</sub> = 0V |
| OP output sink current               | I <sub>OPO</sub>           | 5          |      | —    | mA   | V <sub>OP+</sub> = 0 V<br>V <sub>OP-</sub> = 2 V<br>V <sub>OPO</sub> = 5V |
| OP open loop gain                    | A <sub>OL</sub>            | _          | 120  | —    | dB   |                                                                           |
| OP gain-bandwidth product            | A x BW                     | _          | 20   | _    | MHz  | 1)                                                                        |
| OP phase margin                      | Φ                          | _          | 70   | _    | 0    | 1), 2)                                                                    |

<sup>1)</sup> design value  $^{2)}$  due to inevitable parasitics a minimum gain A  $\geq$  3 is recommended

#### 5.3.6 General purpose comparator

| Parameter                 | Symbol            | Limit Va | lues |      | Unit | Test condition           |
|---------------------------|-------------------|----------|------|------|------|--------------------------|
|                           |                   | min.     | typ. | max. |      |                          |
| CP input offset voltage   | $\Delta V_{In}$   | -45      | -30  | -15  | mV   | $V_{CP+} = V_{CP-}$      |
| CP input high current     | I <sub>CP-</sub>  | —        | 20   | 35   | μA   | V <sub>CP-</sub> = 5 V   |
| CP input low current      | I <sub>CP+</sub>  | -35      | -20  | _    | μA   | V <sub>CP+</sub> = 0 V   |
| CP low output voltage     | V <sub>/CPO</sub> | —        |      | 0.2  | V    | $V_{CP+}$ = 2 V          |
|                           |                   |          |      |      |      | I <sub>/CPO</sub> = 1 mA |
| CP output leakage current | I <sub>/CPO</sub> | —        | —    | 5    | μA   | $V_{CP+} = 0 V$          |
|                           |                   |          |      |      |      | $V_{CP}$ = 2 V           |
|                           |                   |          |      |      |      | V <sub>/CPO</sub> = 5 V  |
| CP switch-on delay        | t <sub>d</sub>    | —        | 100  | —    | ns   | $R_{/CPO} = 4.7 k\Omega$ |
|                           |                   |          |      |      |      | $V_{res} = 5 V$          |
|                           |                   |          |      |      |      | $V_{\rm CPO} = 4 V$      |
| CP switch-off delay       | t <sub>d</sub>    | —        | 300  | _    | ns   | $R_{/CPO} = 4.7 k\Omega$ |
|                           |                   |          |      |      |      | $V_{res} = 5 V$          |
|                           |                   |          |      |      |      | V <sub>/CPO</sub> = 1 V  |



# 6 Diagrams







Figure 6: Switching time waveform definition



Figure 8: Delay matching waveform definitions



Figure 7: Shutdown waveform definition



Figure 9: Short InH Pulses