## 28-Bit Registered Buffer for DDR2 #### **Recommended Application:** - DDR2 Memory Modules - Provides complete DDR DIMM solution with ICS98ULPA877A, ICS97ULP877, or IDTCSPUA877A - Optimized for DDR2 400/533/667 JEDEC 4 Rank VLP DIMMS #### **Product Features:** - 28-bit 1:1 registered buffer with parity check functionality - Supports SSTL\_18 JEDEC specification on data inputs and outputs - Supports LVCMOS switching levels on RESET input - 50% more dynamic driver strength than standard SSTU32864 - Low voltage operation V<sub>DD</sub> = 1.7V to 1.9V - Available in 96 BGA package ### **Pin Configuration** 96 Ball BGA (Top View) ### **Functionality Truth Table** | | ì | Inputs | Ī | Ī | | | Outputs | | |-------|---------------|---------------|---------------|---------------|------------------------|-------|---------|---------------| | RESET | DCS0 | DCS1 | СК | СК | Dn,<br>DODTn,<br>DCKEn | Qn | QCS | QODT,<br>QCKE | | Н | L | L | 1 | <b>\</b> | L | L | L | L | | Н | L | L | 1 | $\downarrow$ | Н | Н | L | Н | | Н | L | L | L or H | L or H | Х | $Q_0$ | $Q_0$ | $Q_0$ | | Н | L | Н | 1 | $\downarrow$ | L | L | L | L | | Н | L | Н | <b>↑</b> | $\rightarrow$ | Ι | Ι | L | Н | | Н | L | Н | L or H | L or H | Х | $Q_0$ | $Q_0$ | $Q_0$ | | Н | Η | L | <b>↑</b> | $\rightarrow$ | L | L | Н | L | | Н | Н | L | 1 | $\downarrow$ | Н | Н | Н | Н | | Н | Н | L | L or H | L or H | Х | $Q_0$ | $Q_0$ | $Q_0$ | | Н | Н | Н | 1 | $\downarrow$ | L | $Q_0$ | Н | L | | Н | Н | Н | 1 | $\downarrow$ | Н | $Q_0$ | Н | Н | | Н | Н | Н | L or H | L or H | Х | $Q_0$ | $Q_0$ | $Q_0$ | | L | X or floating | X or floating | X or floating | X or floating | X or floating | L | L | L | ## **Ball Assignments** 28 bit 1:1 Register | Α | DCKE0 | D0 | V <sub>REF</sub> | $V_{DD}$ | QCKE0 | QCKE1 | |---|--------|--------|------------------|----------|-------|-------| | В | DCKE1 | D1 | GND | GND | Q0 | Q1 | | С | D2 | DODT1 | $V_{DD}$ | $V_{DD}$ | Q2 | Q21 | | D | DODT0 | PTYERR | GND | GND | QODT0 | QODT1 | | Е | D3 | D4 | $V_{DD}$ | $V_{DD}$ | Q3 | Q4 | | F | D5 | D6 | GND | GND | Q5 | Q6 | | G | PAR_IN | RESET | $V_{DD}$ | $V_{DD}$ | NC | NC | | Н | СК | DCS0 | GND | GND | QCS0 | QCS1 | | J | CK | DCS1 | $V_{DD}$ | $V_{DD}$ | NC | NC | | K | D7 | D8 | GND | GND | Q7 | Q8 | | L | D9 | D10 | $V_{DD}$ | $V_{DD}$ | Q9 | Q10 | | М | D11 | D12 | GND | GND | Q11 | Q12 | | Ν | D13 | D14 | $V_{DD}$ | $V_{DD}$ | Q13 | Q14 | | Р | D15 | D16 | GND | GND | Q15 | Q16 | | R | D17 | D18 | $V_{DD}$ | $V_{DD}$ | Q17 | Q18 | | Т | D19 | D20 | D21 | $V_{DD}$ | Q19 | Q20 | | | 1 | 2 | 3 | 4 | 5 | 6 | ### **General Description** This 28-bit 1:1 registered buffer with parity is designed for 1.7V to 1.9V V<sub>DD</sub> operation. All clock and data inputs are compatible with the JEDEC standard for SSTL\_18. The control inputs are LVCMOS. All outputs are 1.8 V CMOS drivers that have been optimized to drive the DDR2 DIMM load. The ICSSSTUB32872A operates from a differential clock (CK and CK). Data are registered at the crossing of CK going high, and CK going low. The device supports low-power standby operation. When the reset input (RESET) is low, the differential input receivers are disabled, and undriven (floating) data, clock and reference voltage (VREF) inputs are allowed. In addition, when RESET is low all registers are reset, and all outputs except PTYERR are forced low. The LVCMOS RESET input must always be held at a valid logic high or low level. To ensure defined outputs from the register before a stable clock has been supplied, RESET must be held in the low state during power up. In the DDR2 RDIMM application, RESET is specified to be completely asynchronous with respect to CK and CK. Therefore, no timing relationship can be guaranteed between the two. When entering reset, the register will be cleared and the outputs will be driven low quickly, relative to the time to disable the differential input receivers. However, when coming out of reset, the register will become active quickly, relative to the time to enable the differential input receivers. As long as the data inputs are low, and the clock is stable during the time from the low-to-high transition of RESET until the input receivers are fully enabled, the design of the ICSSSTUB32872A must ensure that the outputs will remain low, thus ensuring no glitches on the output. The device monitors both $\overline{DCS0}$ and $\overline{DCS1}$ inputs and will gate the Qn outputs from changing states when both $\overline{DCS0}$ and $\overline{DCS1}$ are high. If either $\overline{DCS0}$ or $\overline{DCS1}$ input is low, the Qn outputs will function normally. The RESET input has priority over the $\overline{DCS0}$ and $\overline{DCS1}$ control and will force the Qn outputs low and the $\overline{PTYERR}$ output high. The ICSSSTU32872A includes a parity checking function. The ICSSSTUB32872A accepts a parity bit from the memory controller at its input pin PARIN, compares it with the data received on the D-inputs and indicates whether a parity error has occurred on its open-drain PTYERR pin (active LOW). Package options include 96-ball Thin Profile Fine Pitch BGA (TFBGA, MO-TBD). | | | | Inputs | | | | Output | |-------|------------------|------------------|------------------|------------------|---------------------------|------------------|---------------------| | RESET | DCS0 | DCS1 | СК | СK | of inputs = H<br>(D0-D21) | PARIN* | PTYERR** | | Н | L | Н | 1 | <b>↓</b> | Even | L | Н | | Н | L | Н | <b>↑</b> | ↓ | Odd | L | L | | Н | L | Н | 1 | <b>↓</b> | Even | Н | L | | Н | L | Н | 1 | <b>↓</b> | Odd | Н | Н | | Н | Н | L | 1 | <b>↓</b> | Even | L | Н | | Н | Н | L | 1 | <b>↓</b> | Odd | L | L | | Н | Н | L | 1 | <b>↓</b> | Even | Н | L | | Н | Н | L | 1 | <b>↓</b> | Odd | Н | Н | | Н | Н | Н | 1 | <b>↓</b> | X | X | PTYERR <sub>0</sub> | | Н | X | X | L or H | L or H | X | X | PTYERR 0 | | L | X or<br>floating | X or<br>floating | X or<br>floating | X or<br>floating | X or floating | X or<br>floating | Н | PARIN arrives one clock cycle after the data to which it applies. <sup>\*\*</sup> This transition assumes $\overline{\text{PTYERR}}$ is high at the crossing of CK going high and $\overline{\text{CK}}$ going low. If $\overline{\text{PTYERR}}$ is low, it stays latched low for two clock cycles or until $\overline{\text{RESET}}$ is driven low. ## **Ball Assignment** | Signal Group | Signal Name | Туре | Description | |--------------------------|------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Ungated inputs | DCKE0, DCKE1,<br>DODT0, DODT1 | SSTL_18 | DRAM function pins not associated with Chip Select. | | Chip Select gated inputs | D0 D21 | SSTL_18 | DRAM inputs, re-driven only when Chip Select is LOW. | | Chip Select inputs | DCS0, DCS1 | SSTL_18 | DRAM Chip Select signals. These pins initiate DRAM address/command decodes, and as such at least one will be low when a valid address/command is present. The register can be programmed to re-drive all D-inputs when at least one Chip Slect input is LOW. | | Re-driven outputs | Q0Q21,<br>QCS0-1,<br>QCKE0-1,<br>QODT0-1 | SSTL_18 | Outputs of the register, valid after the specified clock count and immediately following a rising edge of the clock. | | Parity input | PARIN | SSTL_18 | Input parity is received on pin PARIN and should maintain odd parity across the D0D20 inputs, at the rising edge of the clock. | | Parity error<br>output | PTYERR | Open drain | When LOW, this output indicates that a parity error was identified associated with the address and/or command inputs. PTYERR will be active for two clock cycles, and delayed by an additional clock cycle for compatibility with final parity out timing on the industry-standard DDR-II register with parity (in JEDEC definition). | | Clock inputs | CK, CK | SSTL_18 | Differential master clock input pair to the register. The register operation is triggered by a rising edge on the positive clock input (CK). | | Miscellaneous inputs | RESET | 1.8 V<br>LVCMOS | Asynchronous reset input. When LOW, it causes a reset of the internal latches, thereby forcing the outputs LOW. RESET also resets the PTYERR signal. | | | VREF | 0.9 V nominal | Input reference voltage for the SSTL_18 inputs. Two pins (internally tied together) are used for increased reliability. | ## **Block Diagram** ## **Parity Functionality Block Diagram** ## **Register Timing** Figure 4 — RESET switches from L to H (1) After RESET is switched from LOW to HIGH, all data and PARIN input signals must be set and held LOW for a minimum time of $t_{ACT}$ (max) to avoid false error. ## **Register Timing** ## RegisterTiming Figure 6 — $\overline{\text{RESET}}$ switches from H to L (1) After Reset is switched from HIGH to LOW, all data and clock input signals must be set and held at valid logic levels (not floating) for a minimum time of $t_{\mbox{\footnotesize INACT}}$ (max) ### **Absolute Maximum Ratings** | Storage Temperature65°C to +150°C | |------------------------------------------------| | Supply Voltage0.5V to 2.5V | | Input Voltage <sup>1,</sup> -0.5V to VDD +2.5V | | Output Voltage <sup>1,2</sup> 0.5V to VDDQ + 0 | | Input Clamp Current ±50 mA | | Output Clamp Current ±50mA | | Continuous Output Current ±50mA | | VDD or GND Current/Pin ±100mA | | Package Thermal Impedance <sup>3</sup> 36°C | #### Notes: - The input and output negative voltage ratings may be excluded if the input and output clamp ratings are observed. - 0.5V 2. This value is limited to 2.5V maximum. - The package thermal impedance is calculated in accordance with JESD 51. Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. **Recommended Operating Conditions** | PARAMETER | DESCRIPTION | | MIN | TYP | MAX | UNITS | |----------------------|------------------------------|-------------|--------------------------|---------------------|--------------------------|-------| | $V_{DDQ}$ | I/O Supply Voltage | | 1.7 | 1.8 | 1.9 | | | $V_{REF}$ | Reference Voltage | | 0.49 x V <sub>DD</sub> | $0.5 \times V_{DD}$ | 0.51 x V <sub>DD</sub> | ] | | $V_{TT}$ | Termination Voltage | | V <sub>REF</sub> - 0.04 | $V_{REF}$ | $V_{REF} + 0.04$ | | | $V_{I}$ | Input Voltage | | 0 | | $V_{DDQ}$ | | | V <sub>IH (DC)</sub> | DC Input High Voltage | | V <sub>REF</sub> + 0.125 | | | | | V <sub>IH (AC)</sub> | AC Input High Voltage | Dota Inputa | V <sub>REF</sub> + 0.250 | | | V | | V <sub>IL (DC)</sub> | DC Input Low Voltage | Data Inputs | | | V <sub>REF</sub> - 0.125 | ] | | V <sub>IL (AC)</sub> | AC Input Low Voltage | /oltage | | | V <sub>REF</sub> - 0.250 | | | $V_{IH}$ | Input High Voltage Level | RESET | 0.65 x V <sub>DDQ</sub> | | | | | $V_{IL}$ | Input Low Voltage Level | INESET | | | $0.35 \times V_{DDQ}$ | ] | | $V_{ICR}$ | Common mode Input Range | CK, CK | 0.675 | | 1.125 | | | $V_{ID}$ | Differential Input Voltage | OK, OK | 0.600 | | | | | I <sub>OH</sub> | High-Level Output Current | | | | -8 | mA | | I <sub>OL</sub> | Low-Level Output Current | | | 8 | IIIA | | | T <sub>A</sub> | Operating Free-Air Temperatu | re | 0 | | 70 | °C | <sup>&</sup>lt;sup>1</sup>Guaranteed by design, not 100% tested in production. Note: $\overline{\text{Rst}}$ and Cn inputs must be helf at valid $\overline{\text{logic}}$ levels (not floating) to ensure proper device operation. The differential inputs must not be floating unless $\overline{\text{Rst}}$ is low. ### **Electrical Characteristics - DC** $T_A = 0 - 70^{\circ}C$ ; $V_{DD} = 2.5 + /-0.2V$ , $V_{DDQ} = 2.5 + /-0.2V$ ; (unless otherwise stated) | SYMBOL | PARAMETERS | CONDITIONS | | $V_{DDQ}$ | MIN | TYP | MAX | UNITS | |------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------|----------|-----|----------|-----------------------| | $V_{OH}$ | | $I_{OH} = -8mA$ | | 1.7V | 1.2 | | | V | | $V_{OL}$ | | <sub>OL</sub> = 8mA | | 1.7V | | | 0.5 | V | | $I_{l}$ | All Inputs | $V_I = V_{DD}$ or GND | | 1.9V | | | ±5 | μA | | | Standby (Static) | RESET = GND | | | | | 200 | μA | | I <sub>DD</sub> | Operating (Static) | $V_{I} = V_{IH(AC)}$ or $V_{IL(AC)}$ ,<br>$\overline{RESET} = V_{DD}$ | | 1.9V | | | 150 | mA | | | Dynamic operating (clock only) | RESET = $V_{DD}$ ,<br>$V_{I} = V_{IH(AC)}$ or $V_{IL(AC)}$ ,<br>CLK and CLK switching<br>50% duty cycle. | I <sub>O</sub> = 0 | | | TBD | | μΑ/clock<br>MHz | | I <sub>DDD</sub> | Dynamic Operating (per each data input) | RESET = $V_{DD}$ ,<br>$V_{I} = V_{IH(AC)}$ or $V_{IL (AC)}$ ,<br>CLK and CLK switching<br>50% duty cycle. One data<br>input switching at half<br>clock frequency, 50%<br>duty cycle | .0 – 0 | 1.8V | | TBD | | μΑ/ clock<br>MHz/data | | C <sub>i</sub> | Data Inputs CLK and CLK | $V_{I} = V_{REF} \pm 350 \text{mV}$<br>$V_{ICR} = 1.25 \text{V}, V_{I(PP)} = 360 \text{n}$ | nV | | 2.5<br>2 | | 5<br>3.8 | pF | | | RESET | $V_I = V_{DDQ}$ or GND | | | | 4.5 | | pF | #### Notes: ### **Output Buffer Characteristics** Output edge rates over recommended operating free-air temperature range (See figure 7) | PARAMETER | $V_{DD} = 1.8$ | 3V ± 0.1V | UNIT | |-------------------|----------------|-----------|------| | PANAIVIETEN | MIN | MAX | ONT | | dV/dt_r | 1 | 4 | V/ns | | dV/dt_f | 1 | 4 | V/ns | | $dV/dt\_\Delta^1$ | | 1 | V/ns | <sup>1.</sup> Difference between dV/dt\_r (rising edge rate) and dV/dt\_f (falling edge rate) <sup>1 -</sup> Guaranteed by design, not 100% tested in production. ### **Timing Requirements** (over recommended operating free-air temperature range, unless otherwise noted) | CVMDOL | DADAMETERS | | $V_{DD} = 1.8$ | 3V ±0.1V | LINUTO | |--------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------|--------| | SYMBOL | PARAMETERS | | MIN | MAX | UNITS | | f <sub>clock</sub> | Clock frequency | | | 410 | MHz | | t <sub>W</sub> | Pulse duration | | 1 | | ns | | t <sub>ACT</sub> | Differential inputs active time | | | 10 | ns | | t <sub>INACT</sub> | Differential inputs inactive time | | | 15 | ns | | t <sub>S</sub> | | Data before CK↑, <del>CK</del> ↓ | 0.6 | | | | | Setup time | $\overline{\text{DCS0}}$ , $\overline{\text{DSC1}}$ before CK $\uparrow$ , $\overline{\text{CK}}$ $\downarrow$ , $\overline{\text{CSR}}$ high | 0.7 | | ns | | t <sub>H</sub> | Hold time | DCS, DODT, DCKE and Dn<br>after CK↑, CK↓ | 0.6 | | ns | | Ч | Hold time | PAR_IN after CK↑, <del>CK</del> ↓ | 0.5 | | ns | Notes: - 1 Guaranteed by design, not 100% tested in production. - 2 For data signal input slew rate of 1V/ns. - 3 For data signal input slew rate of 0.5V/ns and < 1V/ns. - 4 CK/CK signal input slew rate of 1V/ns. ## **Switching Characteristics** (over recommended operating free-air temperature range, unless otherwise noted) | Symbol | Parameter | Measurement Conditions | MIN | MAX | Units | |--------------------|------------------------------------------|-------------------------------|------|-----|-------| | fmax | Max input clock frequency | | 410 | | MHz | | t <sub>PDM</sub> | Propagation delay, single bit switching | CK↑ and <del>CK</del> ↓ to Qn | 1.25 | 1.9 | ns | | t <sub>LH</sub> | Low to High propagation delay | CK↑ and CK↓ to PTYERR | 1.2 | 3 | ns | | t⊢∟ | High to low propagation delay | TOR FAIN OR VIOLET YEAR | 0.9 | 3 | ns | | t <sub>PDMSS</sub> | Propagation delay simultaneous switching | CK↑ and <del>CK</del> ↓ to Qn | | 2 | ns | | t <sub>PHL</sub> | High to low propagation delay | RESET ↓ to Qn↓ | | 3 | ns | | t <sub>PLH</sub> | Low to High propagation delay | RESET↓ to PTYERR↑ | | 3 | ns | <sup>1.</sup> Guaranteed by design, not 100% tested in production. Figure 6 — Parameter Measurement Information $(V_{DD} = 1.8V \pm 0.1V)$ Notes: 1. C<sub>L</sub> incluces probe and jig capacitance. - 2. $I_{DD}$ tested with clock and data inputs held at $V_{DD}$ or GND, and $I_{DD}$ $I_{D$ - 3. All input pulses are supplied by generators having the following chareacteristics: PRR $\leq$ 10 MHz, Zo=50 $\Omega$ , input slew rate = 1 V/ns $\pm$ 20% (unless otherwise specified). - 4. The outputs are measured one at a time with one transition per measurement. - 5. $V_{REF} = V_{DD}/2$ - 6. $V_{IH} = V_{REF} + 250$ mV (ac voltage levels) for differential inputs. $V_{IH} = V_{DD}$ for LVCMOS input. - 7. $V_{IL} = V_{REF}$ 250 mV (ac voltage levels) for differential inputs. $V_{IL} = GND$ for LVCMOS input. - 8. $V_{ID} = 600 \text{ mV}$ - 9. tPLH and tPHL are the same as tPDM. 1222F-3/13/07 LOAD CIRCUIT - HIGH-TO-LOW SLEW-RATE MEASUREMENT VOLTAGE WAVEFORMS – HIGH-TO-LOW SLEW-RATE MEASUREMENT LOAD CIRCUIT - LOW-TO-HIGH SLEW-RATE MEASUREMENT VOLTAGE WAVEFORMS - LOW-TO-HIGH SLEW-RATE MEASUREMENT Figure 7 — Output Slew-Rate Measurement Information ( $V_{DD} = 1.8V \pm 0.1V$ ) Notes: 1. C<sub>L</sub> includes probe and jig capacitance. 2. All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10MHz, $Z_{O}$ = $50\Omega,$ input slew rate = 1 V/ns $\pm20\%$ (unless otherwise specified). 1222F-3/13/07 - 3 Test circuits and switching waveforms (cont'd) - 3.3 Error output load circuit and voltage measurement information (V $_{DD}$ = 1.8 V $\pm$ 0.1 V) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz; $Z_{o}$ = $50\Omega$ ; input slew rate = 1 V/ns $\pm$ 20%, unless otherwise specified. LOAD CIRCUIT - HIGH-TO-LOW SLEW-RATE MEASUREMENT (1) C<sub>L</sub> includes probe and jig capacitance. Figure 28 — Load circuit, error output measurements Figure 29 — Voltage waveforms, open-drain output low-to-high transition time with respect to reset input Figure 30 — Voltage waveforms, open-drain output high-to-low transition time with respect to clock inputs Figure 31 — Voltage waveforms, open-drain output low-to-high transition time with respect to clock inputs 1222F-3/13/07 #### 3 Test circuits and switching waveforms (cont'd) ### 3.4 Partial-parity-out load circuit and voltage measurement information ( $V_{DD}$ = 1.8 V $\pm$ 0.1 V) All input pulses are supplied by generators having the following characteristics: PRR $\leq$ 10 MHz; $Z_0 = 50\Omega$ ; input slew rate = 1 V/ns $\pm$ 20%, unless otherwise specified. (1) C<sub>L</sub> includes probe and jig capacitance. Figure 32 — Partial-parity-out load circuit, $V_{TT} = V_{DD}/2$ $t_{PLH}$ and $t_{PHL}$ are the same as $t_{PD}$ . $V_{I(PP)} = 600 \text{ mV}$ Figure 33 — Partial-parity-out voltage waveforms; propagation delay times with respect to clock inputs $V_{\rm TT} = V_{\rm DD}/2$ $t_{\mbox{\footnotesize PLH}}$ and $t_{\mbox{\footnotesize PHL}}$ are the same as $t_{\mbox{\footnotesize PD}}.$ $V_{IH} = V_{REF} + 250 \text{ mV}$ (AC voltage levels) for differential inputs. $V_{IH} = V_{DD}$ for LVCMOS inputs. $V_{IL} = V_{REF} - 250 \ mV \ (AC \ voltage \ levels) \ for \ differential \ inputs. \ V_{IL} = V_{DD} \ for \ LVCMOS \ inputs.$ Figure 34 — Partial-parity-out voltage waveforms; propagation delay times with respect to reset input #### ALL DIMENSIONS IN MILLIMETERS | | | | | BALL ( | GRID | Max. | | | REF. DIM | ENSIONS | |-----------|----------|-----------|----------|--------|------|-------|-----------|-----------|----------|---------| | D | E | Т | е | HORIZ | VERT | TOTAL | d | h | b | С | | | | Min/Max | | | | | Min/Max | Min/Max | | | | 13.50 Bsc | 5.50 Bsc | 1.20/1.40 | 0.80 Bsc | 6 | 16 | 96 | 0.40/0.50 | 0.25/0.41 | 0.75 | 0.75 | | 11.50 Bsc | 5.00 Bsc | 1.00/1.20 | 0.65 Bsc | 6 | 16 | 96 | 0.35/0.45 | 0.25/0.35 | 0.875 | 0.875 | | | | | | | | | | | | | Note: Ball grid total indicates maximum ball count for package. Lesser quantity may be used. 10-0055C \* Source Ref.: JEDEC Publication 95, MO-205 ## **Ordering Information** ### ICSSSTUB32872Az(LF)T © 2019 Renesas Electronics Corporation # RENESAS **Revision History** | Rev. | Issue Date | Description | Page # | |------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | Α | 5/2/2006 | Initial Release. | - | | В | 12/12/2006 | Electrical table, Ci Data input max changed from 3.5 to 5.0, CLK max changed from 3 to 3.8 | 11 | | С | 12/20/2006 | Timing table, ts Data before CK changed from 0.5 to 0.7, th DCS after CK changed from 0.5 to 0.6 | 12 | | D | 12/21/2006 | Applications, removed "800"; Electrical table, Idd Operating max changed from 80 to 150, Ci RESET typ changed from 2.5 to 4.5; Timing table, th Hold Time, changed Q to Dn, Switching table, changed tpdm max from 1.7 to 1.9, thl min from 1 to 0.9, and tpdmss max from 1.9 to 2. | 1, 11, 12 | | E | 3/6/2007 | Timing table, ts Data before CK changed from 0.7 to 0.6; Switching table, fixed typos. | 12 | | F | 3/13/2007 | Page 1, Recc. List, changed 3rd bullet to "Provides complete DDR DIMM solution with ICS98ULPA877A, ICS97ULP877, or IDTCSPUA877A"; page 11, fixed typos. | 1, 11 | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/