

### **General Description**

The **ICS9112-17** is a high performance, low skew, low jitter zero delay buffer. It uses a phase lock loop (PLL) technology to align, in both phase and frequency, the REF input with the CLKOUT signal. It is designed to distribute high speed clocks in PC systems operating at speeds from 25 to 133 MHz.

**ICS9112-17** is a zero delay buffer that provides synchronization between the input and output. The synchronization is established via CLKOUT feed back to the input of the PLL. Since the skew between the input and output is less than +/- 350 pS, the part acts as a zero delay buffer.

The **ICS9112-17** has two banks of four outputs controlled by two address lines. Depending on the selected address line, bank B or both banks can be put in a tri-state mode. In this mode, the PLL is still running and only the output buffers are put in a high impedance mode. The test mode shuts off the PLL and connects the input directly to the output buffers (see table below for functionality).

The **ICS9112-17** comes in a sixteen pin 150 mil SOIC or 16 pin SSOP package. In the absence of REF input, will be in the power down mode. In this mode, the PLL is turned off and the output buffers are pulled low. Power down mode provides the lowest power consumption for a standby condition.

## **Block Diagram**



#### **Features**

- Zero input output delay
- Frequency range 25 133 MHz (3.3V)
- High loop filter bandwidth ideal for Spread Spectrum applications.
- Less than 200 ps cycle to cycle Jitter
- Skew controlled outputs
- Skew less than 250 ps between outputs
- Available in 16 pin, 150 mil SSOP & SOIC package



#### Functionality

| FS2 | FS1 | CLKA<br>(1, 4)        | CLKB<br>(1, 4)        | CLKOUT                | Output<br>Source | PLL<br>Shutdown |
|-----|-----|-----------------------|-----------------------|-----------------------|------------------|-----------------|
| 0   | 0   | Tristate              | Tristate              | Driven                | PLL              | Ν               |
| 0   | 1   | Driven                | Tristate              | Driven                | PLL              | Ν               |
| 1   | 0   | PLL<br>Bypass<br>Mode | PLL<br>Bypass<br>Mode | PLL<br>Bypass<br>Mode | REF              | Y               |
| 1   | 1   | Driven                | Driven                | Driven                | PLL              | Ν               |

# () IDT.

## **Pin Descriptions**

| PIN NUMBER | PIN NAME            | TYPE | DESCRIPTION                                          |
|------------|---------------------|------|------------------------------------------------------|
| 1          | REF <sup>2</sup>    | IN   | Input reference frequency.                           |
| 2          | CLKA1 <sup>3</sup>  | OUT  | Buffered clock output, Bank A                        |
| 3          | CLKA2 <sup>3</sup>  | OUT  | Buffered clock output, Bank A                        |
| 4, 13      | VDD                 | PWR  | Power Supply (3.3V)                                  |
| 5, 12      | GND                 | PWR  | Ground                                               |
| 6          | CLKB1 <sup>3</sup>  | OUT  | Buffered clock output. Bank B                        |
| 7          | CLKB2 <sup>3</sup>  | OUT  | Buffered clock output. Bank B                        |
| 8          | FS2⁴                | IN   | Select input, bit 2                                  |
| 9          | FS1⁴                | IN   | Select input, bit 1                                  |
| 10         | CLKB3 <sup>3</sup>  | OUT  | Buffered clock output. Bank B                        |
| 11         | CLKB4 <sup>3</sup>  | OUT  | Buffered clock output. Bank B                        |
| 14         | CLKA3 <sup>3</sup>  | OUT  | Buffered clock output, Bank A                        |
| 15         | CLKA4 <sup>3</sup>  | OUT  | Buffered clock output, Bank A                        |
| 16         | CLKOUT <sup>3</sup> | OUT  | Buffered clock output, internal feedback on this pin |

Notes:

1. Guaranteed by design and characterization. Not subject to 100% test.

2. Weak pull-down

- 3. Weak pull-down on all outputs
- 4. Weak pull-ups on these inputs



## **Absolute Maximum Ratings**

| Supply Voltage                | 7.0 V                            |
|-------------------------------|----------------------------------|
| Logic Inputs                  | GND –0.5 V to $V_{DD}$ +0.5 V $$ |
| Ambient Operating Temperature | 0°C to +70°C                     |
| Storage Temperature           | –65°C to +150°C                  |

Stresses above those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only and functional operation of the device at these or any other conditions above those listed in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

#### **Electrical Characteristics - Input & Supply**

 $T_A = 0 - 70C$ ; Supply Voltage  $V_{DD} = 5.0 \text{ V} + -10\%$  (unless otherwise stated)

| PARAMETER          | SYMBOL                       | CONDITIONS                                   | MIN      | TYP | MAX      | UNITS |
|--------------------|------------------------------|----------------------------------------------|----------|-----|----------|-------|
| Input High Voltage | V <sub>IH</sub>              |                                              | 2.0      | 2.5 | VDD +0.5 | V     |
| Input Low Voltage  | V <sub>IL</sub>              |                                              | GND -0.5 |     | 0.8      | V     |
| Input High Current | I <sub>IH</sub>              | $V_{IN} = V_{DD}$                            |          | 0.1 | 100      | uA    |
| Input Low Current  | ۱ <sub>۱L</sub>              | $V_{IN} = 0 V;$                              |          | 19  | 50       | uA    |
| Operating current  | I <sub>DD1</sub>             | C <sub>L</sub> = 0 pF; F <sub>IN</sub> @ 66M |          | 45  | 65       | mA    |
| Input frequency    | $F_i^1$                      | $V_{DD}$ = 3.3 V; All Outputs Loaded         | 25       |     | 133      | MHz   |
| Input Capacitance  | C <sub>IN</sub> <sup>1</sup> | Logic Inputs                                 |          |     | 5        | рF    |

<sup>1</sup> Guaranteed by design, not 100% tested in production.

#### **Electrical Characteristics - Input & Supply**

 $T_A = 0 - 70C$ ; Supply Voltage  $V_{DD} = 3.3 \text{ V} + -10\%$  (unless otherwise stated)

| PARAMETER          | SYMBOL                       | CONDITIONS                                   | MIN     | TYP | MAX                  | UNITS |
|--------------------|------------------------------|----------------------------------------------|---------|-----|----------------------|-------|
| Input High Voltage | V <sub>IH</sub>              |                                              | 2.0     | 2.0 | V <sub>DD</sub> +0.3 | V     |
| Input Low Voltage  | V <sub>IL</sub>              |                                              | GND-0.3 |     | 0.8                  | V     |
| Input High Current | I <sub>IH</sub>              | $V_{IN} = V_{DD}$                            |         | 0.1 | 100                  | uA    |
| Input Low Current  | IIL                          | $V_{IN} = 0 V;$                              |         | 19  | 50                   | uA    |
| Operating current  | I <sub>DD1</sub>             | C <sub>L</sub> = 0 pF; F <sub>IN</sub> @ 66M |         | 30  | 45                   | mA    |
| Input frequency    | $F_i^1$                      | $V_{DD}$ = 3.3 V; All Outputs Loaded         | 25      |     | 133                  | MHz   |
| Input Capacitance  | C <sub>IN</sub> <sup>1</sup> | Logic Inputs                                 |         |     | 5.0                  | рF    |

<sup>1</sup>Guarenteed by design, not 100% tested in production.



#### **Electrical Characteristics - OUTPUT**

 $T_A = 0 - 70^{\circ}C$ ;  $V_{DD} = V_{DDL} = 5.0 \text{ V} \text{ +/-10\%}$ ;  $C_L = 20 - 30 \text{ pF}$  (unless otherwise stated)

| PARAMETER                             | SYMBOL           | CONDITIONS                                               | MIN  | TYP  | MAX | UNITS |
|---------------------------------------|------------------|----------------------------------------------------------|------|------|-----|-------|
| Output Impedance                      | R <sub>DSP</sub> | $V_{\rm O} = V_{\rm DD}^{*}(0.5)$                        | 10   |      | 24  | Ω     |
| Output Impedance                      | R <sub>DSN</sub> | $V_{\rm O} = V_{\rm DD}^{*}(0.5)$                        | 10   |      | 24  | Ω     |
| Output High Voltage                   | V <sub>OH</sub>  | I <sub>OH</sub> = -8 mA                                  | 2.4  | 2.9  | 5.0 | V     |
| Output Low Voltage                    | V <sub>OL</sub>  | I <sub>OL</sub> = 8 mA                                   |      | 0.25 | 0.4 | V     |
| Rise Time <sup>1</sup>                | Tr               | V <sub>OL</sub> = 0.8 V, V <sub>OH</sub> = 2.0 V         |      | 0.8  | 1.5 | ns    |
| Fall Time <sup>1</sup>                | T <sub>f</sub>   | V <sub>OH</sub> = 2.0 V, V <sub>OL</sub> = 0.8 V         |      | 1.0  | 1.5 | ns    |
| PLL Lock Time <sup>1</sup>            | tLOCK            | Stable power supply, valid clock<br>presented on REF pin |      |      | 1.0 | ms    |
| Duty Cycle <sup>1</sup>               | Dt               | V <sub>T</sub> = 1.4V;Cl=30pF                            | 40   | 50   | 60  | %     |
| Cycle to Cycle jitter <sup>1</sup>    | Тсус-сус         | at 66MHz, Loaded Outputs                                 |      |      | 250 | ps    |
|                                       | Тсус-сус         | >66MHz, Loaded Outputs                                   |      |      | 200 | ps    |
| Absolute Jitter <sup>1</sup>          | Tjabs            | 10000 cycles; Cl=30pF                                    | -100 | 60   | 100 | ps    |
| Jitter; 1-Sigma <sup>1</sup>          | Tj1s             | 10000 cycles; Cl=30pF                                    |      | 14   | 30  | ps    |
| Skew <sup>1</sup>                     | T <sub>sk</sub>  | $V_T = 1.4 V$ (Window) Output to Output                  |      |      | 250 | ps    |
| Device to Device<br>Skew <sup>1</sup> | Tdsk-Tdsk        | Measured at VDD/2 on the CLKOUT pins of devices          |      | 0    | 700 | ps    |
| Delay Input-Output <sup>1</sup>       | D <sub>R1</sub>  | $V_{T} = 1.4 V$                                          |      | 0    | 700 | ps    |

<sup>1</sup> Guaranteed by design, not 100% tested in production.

#### **Electrical Characteristics - OUTPUT**

 $T_A$  = 0 - 70°C;  $V_{DD}$  =  $V_{DDL}$  = 3.3 V +/-10%;  $C_L$  = 20 - 30 pF (unless otherwise stated)

|                                    |                  |                                                          | ,    |      |     |       |
|------------------------------------|------------------|----------------------------------------------------------|------|------|-----|-------|
| PARAMETER                          | SYMBOL           | CONDITIONS                                               | MIN  | TYP  | MAX | UNITS |
| Output Impedance                   | R <sub>DSP</sub> | $V_{\rm O} = V_{\rm DD}^{*}(0.5)$                        | 10   |      | 24  | Ω     |
| Output Impedance                   | R <sub>DSN</sub> | $V_{\rm O} = V_{\rm DD}^{*}(0.5)$                        | 10   |      | 24  | Ω     |
| Output High Voltage                | V <sub>OH</sub>  | I <sub>OH</sub> = -8 mA                                  | 2.4  | 2.9  | 3.3 | V     |
| Output Low Voltage                 | V <sub>OL</sub>  | I <sub>OL</sub> = 8 mA                                   |      | 0.25 | 0.4 | V     |
| Rise Time <sup>1</sup>             | Tr               | V <sub>OL</sub> = 0.8 V, V <sub>OH</sub> = 2.0 V         |      | 1.2  | 2.0 | ns    |
| Fall Time <sup>1</sup>             | T <sub>f</sub>   | V <sub>OH</sub> = 2.0 V, V <sub>OL</sub> = 0.8 V         |      | 1.2  | 2.0 | ns    |
| PLL Lock Time1                     | tLOCK            | Stable power supply, valid clock<br>presented on REF pin |      |      | 1.0 | ms    |
| Duty Ovala1                        | Dt               | V <sub>T</sub> = 1.4V;Cl=30pF                            | 40   | 50   | 60  | %     |
| Duty Cycle <sup>1</sup>            | Dt               | $V_T = Vdd/2$ ; Fout <66.6MHz                            | 45   | 50   | 55  | %     |
| Cycle to Cycle jitter <sup>1</sup> | Тсус-сус         | at 66MHz, Loaded Outputs                                 |      |      | 250 | ps    |
|                                    | Тсус-сус         | >66MHz, Loaded Outputs                                   |      |      | 200 | ps    |
| Absolute Jitter <sup>1</sup>       | Tjabs            | 10000 cycles; Cl=30pF                                    | -100 | 70   | 100 | ps    |
| Jitter; 1-Sigma <sup>1</sup>       | Tj1s             | 10000 cycles; Cl=30pF                                    |      | 14   | 30  | ps    |
| Skew <sup>1</sup>                  | T <sub>sk</sub>  | $V_T = 1.4 V$ (Window) Output to Output                  |      |      | 250 | ps    |
| Device to Device Skew              | Tdsk-Tdsk        | Measured at VDD/2 on the CLKOUT pins of devices          |      | 0    | 700 | ps    |
| Delay Input-Output <sup>1</sup>    | D <sub>R1</sub>  | $V_{T} = 1.4 V$                                          |      | 0    | 700 | ps    |

<sup>1</sup> Guaranteed by design, not 100% tested in production.





## **Output to Output Skew**

The skew between CLKOUT and the CLKA/B outputs is not dynamically adjusted by the PLL. Since CLKOUT is one of the inputs to the PLL, zero phase difference is maintained from REF to CLKOUT. If all outputs are equally loaded, zero phase difference will maintained from REF to all outputs.

If applications requiring zero output-output skew, all the outputs must equally loaded.

If the CLKA/B outputs are less loaded than CLKOUT, CLKA/B outputs will lead it; and if the CLKA/B is more loaded than CLKOUT, CLKA/B will lag the CLKOUT.

Since the CLKOUT and the CLKA/B outputs are identical, they all start at the same time, but different loads cause them to have different rise times and different times crossing the measurement thresholds.



0051K-11/02/04

#### Timing diagrams with different loading configurations

() IDT.

## **Application Suggestion:**

**ICS9112-17** is a mixed analog/digital product. The analog portion of the PLL is very sensitive to any random noise generated by charging or discharging of internal or external capacitor on the power supply pins. This type of noise will cause excess jitter to the outputs of ICS9112-17. Below is a recommended lay out to alleviate any addition noise. For additional information on FT. layout, please refer to our AN07. The 0.1 uF capacitors should be connected as close as possible to power pins (4 & 13). An Isolated power plane with a 2.2 uF capacitor to ground will enhance the power line stability.





() IDT.

| 150 mil SSOP (QSOP) |          |           |                 |          |  |  |  |
|---------------------|----------|-----------|-----------------|----------|--|--|--|
|                     | In Milli | meters    | In Inches       |          |  |  |  |
| SYMBOL              | COMMON D | IMENSIONS | COMMON DIMENSIO |          |  |  |  |
|                     | MIN      | MAX       | MIN             | MAX      |  |  |  |
| A                   | 1.35     | 1.75      | .053            | .069     |  |  |  |
| A1                  | 0.10     | 0.25      | .004            | .010     |  |  |  |
| A2                  |          | 1.50      |                 | .059     |  |  |  |
| b                   | 0.20     | 0.30      | .008            | .012     |  |  |  |
| С                   | 0.18     | 0.25      | .007            | .010     |  |  |  |
| D                   | SEE VAF  | RIATIONS  | SEE VARIATIONS  |          |  |  |  |
| E                   | 5.80     | 6.20      | .228            | .244     |  |  |  |
| E1                  | 3.80     | 4.00      | .150            | .157     |  |  |  |
| е                   | 0.635    | BASIC     | 0.025 BASIC     |          |  |  |  |
| L                   | 0.40     | 1.27      | .016            | .050     |  |  |  |
| N                   | SEE VAF  | RIATIONS  | SEE VAF         | RIATIONS |  |  |  |
| α                   | 0°       | 8°        | 0°              | 8°       |  |  |  |
| ZD                  | SEE VAF  | RIATIONS  | SEE VAF         | RIATIONS |  |  |  |

#### VARIATIONS

| ſ | N  | D m  | m.   | ZD    | D (inch) |      | ZD    |  |
|---|----|------|------|-------|----------|------|-------|--|
|   | N  | MIN  | MAX  | (Ref) | MIN      | MAX  | (Ref) |  |
|   | 16 | 4.80 | 5.00 | 0.23  | .189     | .197 | .009  |  |

Reference Doc.: JEDEC Publication 95, MO-137 10-0032

## **Ordering Information**



## ICS9112-17

() IDT.



| 150 mil (Narrow Body) SOIC |          |           |                |           |  |  |  |
|----------------------------|----------|-----------|----------------|-----------|--|--|--|
|                            | In Milli | meters    | In Inches      |           |  |  |  |
| SYMBOL                     | COMMON D | IMENSIONS | COMMON E       | IMENSIONS |  |  |  |
|                            | MIN      | MAX       | MIN            | MAX       |  |  |  |
| А                          | 1.35     | 1.75      | .0532          | .0688     |  |  |  |
| A1                         | 0.10     | 0.25      | .0040          | .0098     |  |  |  |
| В                          | 0.33     | 0.51      | .013           | .020      |  |  |  |
| С                          | 0.19     | 0.25      | .0075          | .0098     |  |  |  |
| D                          | SEE VAF  | RIATIONS  | SEE VARIATIONS |           |  |  |  |
| E                          | 3.80     | 4.00      | .1497          | .1574     |  |  |  |
| е                          | 1.27 E   | BASIC     | 0.050 BASIC    |           |  |  |  |
| Н                          | 5.80     | 6.20      | .2284          | .2440     |  |  |  |
| h                          | 0.25     | 0.50      | .010           | .020      |  |  |  |
| L                          | 0.40     | 1.27      | .016           | .050      |  |  |  |
| N                          | SEE VAF  | RIATIONS  | SEE VARIATIONS |           |  |  |  |
| α                          | 0°       | 8°        | 0°             | 8°        |  |  |  |

#### VARIATIONS

| N                                            | Dn   | nm.   | D (inch) |       |  |  |  |
|----------------------------------------------|------|-------|----------|-------|--|--|--|
| IN                                           | MIN  | MAX   | MIN      | MAX   |  |  |  |
| 16                                           | 9.80 | 10.00 | .3859    | .3937 |  |  |  |
| Reference Doc.: JEDEC Publication 95, MS-012 |      |       |          |       |  |  |  |

Reference Doc.: JEDEC Publication 95, MS-0 10-0030

## **Ordering Information**

