### DATA SHEET

## **General Description**

The IDT8CA3V76-0137 is a single output (155.52MHz) LVPECL VCXO. The device uses IDT's fourth generation FemtoClock® NG technology for an optimum of high clock frequency and low phase noise performance and (<0.5 ps RMS 12kHz - 20MHz). The device accepts 3.3V supply and is packaged in a small, lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm x 1.55mm package.

The extended temperature range supports wireless infrastructure, telecommunication and networking end equipment requirements. The device is a member of the high-performance clock family from IDT.

### **Features**

- Fourth generation FemtoClock® NG technology
- Output Frequency 155.52MHz
- VCXO Absolute Pull Range (APR) ±200ppm
- One 3.3V LVPECL clock output
- Output enable control input, LVCMOS/LVTTL compatible
- RMS phase jitter @ 155.52MHz (12kHz 20MHz): 0.5ps (typical)
- RMS phase jitter @ 155.52MHz (1kHz 40MHz): 0.9ps (typical)
- 3.3V supply voltage
- -40°C to 85°C ambient operating temperature
- Available in lead-free (RoHS 6) 6-lead ceramic 5mm x 7mm x 1.55mm package

### **Block Diagram**



## **Pin Assignment**



IDT8CA3V76-0137 6-lead ceramic 5mm x 7mm x 1.55mm package body CD Package Top View

# **Pin Description and Characteristic Tables**

### Table 1. Pin Descriptions

| Number | Name            | Ţ      | уре      | Description                                                                 |
|--------|-----------------|--------|----------|-----------------------------------------------------------------------------|
| 1      | VC              | Input  |          | VCXO Control Voltage input.                                                 |
| 2      | nOE             | Input  | Pulldown | Output enable pin. See Table 3 for function. LVCMOS/LVTTL interface levels. |
| 3      | V <sub>EE</sub> | Power  |          | Negative power supply.                                                      |
| 4, 5   | Q, nQ           | Output |          | Differential clock output. LVPECL interface levels.                         |
| 6      | V <sub>CC</sub> | Power  |          | Power supply pin.                                                           |

NOTE: Pulldown refers to an internal input resistors. See Table 2, Pin Characteristics, for typical values.

#### Table 2. Pin Characteristics

| Symbol                | Parameter            |     | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------------|----------------------|-----|-----------------|---------|---------|---------|-------|
|                       | Input Capacitance    | nOE |                 |         | 5.5     |         | pF    |
| CIN                   | input Capacitance    | VC  |                 |         | 10      | pF      |       |
| R <sub>PULLDOWN</sub> | Input Pulldown Resis | tor |                 |         | 50      |         | kΩ    |

# **Function Tables**

#### Table 3. nOE Configuration

| Input       |                                           |  |  |
|-------------|-------------------------------------------|--|--|
| nOE         | Output Enable                             |  |  |
| 0 (default) | Q, nQ outputs are enabled                 |  |  |
| 1           | Q, nQ outputs are in high-impedance state |  |  |

# **Principles of Operation**

The IDT8CA3V76-0137 uses a fractional feedback-divider synthesizer core with a Delta-Sigma modulator for noise shaping and is very robust in its frequency synthesis capability. The output frequency is synthesized from an internal 114.285MHz third overtone crystal in order to minimize phase noise generation by frequency multiplication. The higher frequency reference crystal also allows more efficient "shaping" of noise by the Delta-Sigma modulator. The device contains a 25-bit PLL feedback divider with a 2-bit pre-scaler(P), a 7-bit integer portion (MINT), a 18-bit fractional portion (MFRAC) and a 7-bit output divider (N) for high-resolution frequency generation. The resolution (frequency increment for one MFRAC increment) is equal to 114.285MHz  $\div$  (2<sup>18</sup>  $\cdot$  N) or 435.9Hz  $\div$  N (N = 2 to 126).

This device is a digital VCXO. In a traditional, "analog" VCXO,

variation of the output frequency is achieved by "pulling" the resonant frequency of the crystal. A digital VCXO operates with a fixed crystal frequency. Variation of the output frequency is achieved by modifying the fractional portion (MFRAC) of the PLL feedback loop divider. A fixed-frequency crystal features a comparatively higher Q factor than a pullable crystal, which enables better phase-noise performance.

The operating frequency and pull range of the 8CA3V76-0137 are factory-programmed by IDT to a center frequency of 155.52 MHz and a pull range of +/- 237 MHz. The data given in this datasheet are valid for this particular programming only.

More devices with different programming are available on request. Please refer to the FemtoClock NG Ceramic-Package XO and VCXO Ordering Product Information document and/or contact IDT.

# **Absolute Maximum Ratings**

NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability.

| Item                                                                    | Rating                          |
|-------------------------------------------------------------------------|---------------------------------|
| Supply Voltage, V <sub>CC</sub>                                         | 3.63V                           |
| Inputs, V <sub>I</sub><br>Other Inputs                                  | -0.5V to V <sub>CC</sub> + 0.5V |
| Outputs, I <sub>O</sub> (LVPECL)<br>Continuous Current<br>Surge Current | 50mA<br>100mA                   |
| Package Thermal Impedance, $\theta_{JA}$                                | 41.4°C/W (0 mps)                |
| Storage Temperature, T <sub>STG</sub>                                   | -65°C to 150°C                  |

## **DC Electrical Characteristics**

### Table 4A. Power Supply DC Characteristics, $V_{CC}$ = 3.3V $\pm$ 5%, $V_{EE}$ = 0V, $T_{A}$ = -40°C to 85°C

| Symbol          | Parameter            | Test Conditions | Minimum | Typical | Maximum | Units |
|-----------------|----------------------|-----------------|---------|---------|---------|-------|
| V <sub>CC</sub> | Power Supply Voltage |                 | 3.135   | 3.3     | 3.465   | V     |
| I <sub>CC</sub> | Power Supply Current |                 |         |         | 148     | mA    |

#### Table 4B. LVPECL DC Characteristics, $V_{CC}$ = 3.3V ± 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C

| Symbol             | Parameter                         | Test Conditions | Minimum               | Typical | Maximum               | Units |
|--------------------|-----------------------------------|-----------------|-----------------------|---------|-----------------------|-------|
| V <sub>OH</sub>    | Output High Voltage; NOTE 1       |                 | V <sub>CC</sub> – 1.3 |         | V <sub>CC</sub> – 0.8 | V     |
| V <sub>OL</sub>    | Output Low Voltage; NOTE 1        |                 | V <sub>CC</sub> - 2.0 |         | V <sub>CC</sub> – 1.6 | V     |
| V <sub>SWING</sub> | Peak-to-Peak Output Voltage Swing |                 | 0.6                   |         | 1.0                   | V     |

NOTE 1: Outputs terminated with 50  $\Omega$  to V\_CC – 2V

### Table 4C. LVCMOS/LVTTL DC Characteristic, $V_{CC} = 3.3V \pm 5\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to 85°C

| Symbol          | Parameter          |     | Test Conditions                                      | Minimum | Typical | Maximum               | Units |
|-----------------|--------------------|-----|------------------------------------------------------|---------|---------|-----------------------|-------|
| V               | Input High Voltage |     | V <sub>CC</sub> = 3.3V                               | 2       |         | V <sub>CC</sub> + 0.3 | V     |
| V <sub>IH</sub> | Input High Voltage |     | V <sub>CC</sub> = 2.5V                               | 1.7     |         | V <sub>CC</sub> + 0.3 | V     |
| V               |                    |     | $V_{CC} = V_{IN} = 3.465V$                           | -0.3    |         | 0.8                   | V     |
| V <sub>IL</sub> | Input Low Voltage  |     | $V_{CC} = V_{IN} = 2.5V$                             | -0.3    |         | 0.7                   | V     |
| I <sub>IH</sub> | Input High Current | nOE | $V_{CC} = V_{IN} = 3.465 V \text{ or } 2.625 V$      |         |         | 150                   | μA    |
| IIL             | Input Low Current  | nOE | $V_{CC} = 3.465 V \text{ or } 2.625 V, V_{IN} = 0 V$ | -5      |         |                       | μA    |

# **AC Electrical Characteristics**

### Table 5A. VCXO Control Voltage Input (V<sub>C</sub>) Characteristics, $V_{CC}$ = 3.3V ± 5% , $V_{EE}$ = 0V, T<sub>A</sub> = -40°C to 85°C

| Symbol            | Parameter                               | Test Conditions | Minimum | Typical            | Maximum         | Units |
|-------------------|-----------------------------------------|-----------------|---------|--------------------|-----------------|-------|
| K <sub>V</sub>    | Oscillator Gain, NOTE 1, 2,             | $V_{CC} = 3.3V$ | 503.81  | 524.60             | 552.14          | ppm/V |
| L <sub>VC</sub>   | Control Voltage Linearity; NOTE 4       | BSL Variation   | -1      | ±0.1               | +1              | %     |
| BW                | Modulation Bandwidth                    |                 |         | 100                |                 | kHz   |
| Z <sub>VC</sub>   | VC Input Impedance                      |                 |         | 500                |                 | kΩ    |
| VC <sub>NOM</sub> | Nominal Control Voltage                 |                 |         | V <sub>CC</sub> /2 |                 | V     |
| V <sub>C</sub>    | Control Voltage Tuning Range;<br>NOTE 3 |                 | 0       |                    | V <sub>CC</sub> | V     |

NOTE 1:  $V_C = 0V$  to  $V_{CC}$ . NOTE 2: For best phase noise performance, use the lowest  $K_V$  that meets the requirements of the application.

NOTE 3: BSL = Best Straight Line Fit: Variation of the output frequency vs. control voltage  $V_C$ , in percent.  $V_C$  ranges from 10% to 90%  $V_{CC}$ .

| Symbol                          | Parameter                                            | Test Conditions                                | Minimum | Typical | Maximum | Units  |
|---------------------------------|------------------------------------------------------|------------------------------------------------|---------|---------|---------|--------|
| f <sub>OUT</sub>                | Output Frequency Q, nQ                               |                                                |         | 155.52  |         | MHz    |
| f <sub>l</sub>                  | Initial Accuracy                                     | Measured @ 25°C, $V_C = V_{CC}/2$              |         |         | ±10     | ppm    |
| f <sub>S</sub>                  | Temperature Stability                                | Option code = E                                |         |         | ±50     | ppm    |
| 4                               | A                                                    | Frequency drift over 10 year life              |         |         | ±3      | ppm    |
| f <sub>A</sub>                  | Aging                                                | Frequency drift over 15 year life              |         |         | ±5      | ppm    |
| f <sub>T</sub>                  | Total Stability                                      | Option code E (10 year life)                   |         |         | ±63     | ppm    |
| <i>t</i> jit(cc)                | Cycle-to-Cycle Jitter; NOTE 1                        |                                                |         | 7       | 13      | ps     |
| <i>t</i> jit(per)               | Period Jitter; NOTE 1                                |                                                |         |         | 4.0     | ps     |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter (Random);<br>NOTE 2                 | 155.52MHz, Integration Range:<br>12kHz - 20MHz |         | 0.5     | 0.65    | ps     |
| <i>t</i> jit(Ø)                 | RMS Phase Jitter (Random);<br>NOTE 2                 | 155.52MHz, Integration Range:<br>1kHz - 40MHz  |         | 0.87    | 1.30    | ps     |
| Φ <sub>N</sub> (100)            | Single-side band phase noise,<br>100Hz from Carrier  | 155.52MHz                                      |         | -70     |         | dBc/Hz |
| Φ <sub>N</sub> (1k)             | Single-side band phase noise,<br>1kHz from Carrier   | 155.52MHz                                      |         | -110    |         | dBc/Hz |
| Φ <sub>N</sub> (10k)            | Single-side band phase noise,<br>10kHz from Carrier  | 155.52MHz                                      |         | -124    |         | dBc/Hz |
| Φ <sub>N</sub> (100k)           | Single-side band phase noise,<br>100kHz from Carrier | 155.52MHz                                      |         | -128    |         | dBc/Hz |
| Φ <sub>N</sub> (1M)             | Single-side band phase noise,<br>1MHz from Carrier   | 155.52MHz                                      |         | -142    |         | dBc/Hz |
| Φ <sub>N</sub> (10M)            | Single-side band phase noise,<br>10MHz from Carrier  | 155.52MHz                                      |         | -145    |         | dBc/Hz |
| t <sub>R</sub> / t <sub>F</sub> | Output Rise/Fall Time                                | 20% to 80%                                     | 150     |         | 400     | ps     |
| PSNR                            | Power Supply Noise Rejection                         | 50mV Sinusoidal Noise<br>1kHz - 50MHz          |         | -58     |         | dbc    |
| odc                             | Output Duty Cycle                                    |                                                | 48      |         | 52      | %      |
| t <sub>STARTUP</sub>            | Device startup time after power up                   |                                                |         |         | 20      | ms     |

### Table 5B. AC Characteristics, $V_{CC}$ = 3.3V ± 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C

NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions.

NOTE 1: This parameter is defined in accordance with JEDEC standard 65.

NOTE 2: Refer to the phase noise plot.

# Typical phase noise, integration range of 12kHz - 20 MHz



Noise Power

#### Phase Noise 10.00dB/ Ref 0.000dBc/Hz Carrier 155,520123 MHz -0.2703 dBm 0.000 🚩 X: Start 1 kHz Stop 40 MHz Stop 40 MHz Center 20.0005 MHz Span 39.999 MHz Moise Analysis Range X: Band Manker Analysis Range Y: Band Manker Intg Noise: -61.3069 dBc / 40 MHz RMS Noise: 1.21666 mrad -10,00 -20,00 -30,00 -40,00 69.7093 mdeg -50,00 RMS litter: 1.24509 psed Residual FM: 29.1466 kHz -60,00 dBc -70,00 -80,00Noise Power -90,00 Must when when when -100.0-110.0-120.0-130.0-140.0-150.0-160.0-170.0-180.0 1 10k 1M 100k 10M Offset Frequency (Hz)

# Typical phase noise, integration range of 1kHz - 40MHz

# RENESAS

## **Parameter Measurement Information**



3.3V LVPECL Output Load AC Test Circuit



**Period Jitter** 



LVPECL Output Duty Cycle



**RMS Phase Jitter** 







**Output Rise/Fall Time** 

## **Applications Information**

### **Recommendations for Unused Input Pins**

### Inputs:

#### **LVCMOS Pins**

All control pins have internal pulldowns; additional resistance is not required but can be added for additional protection. A  $1k\Omega$  resistor can be used.

### **Termination for 3.3V LVPECL Outputs**

The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines.

The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive  $50\Omega$ 

transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 1A and 1B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations.



Figure 1A. 3.3V LVPECL Output Termination



Figure 1B. 3.3V LVPECL Output Termination

## **Power Considerations**

This section provides information on power dissipation and junction temperature for the IDT8CA3V76-0137. Equations and example calculations are also provided.

#### 1. Power Dissipation.

The total power dissipation for the IDT8CA3V76-0137 is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for  $V_{CC} = 3.3V + 5\% = 3.465V$ , which gives worst case results.

NOTE: Please refer to Section 3 for details on calculating power dissipation in the load.

- Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.465V \* 480mA = 512.82mW
- Power (outputs)<sub>MAX</sub> = 32mW/Loaded Output pair

Total Power\_MAX (3.465V, with all outputs switching) = 512.82mW + 32mW = 544.82mW

#### 2. Junction Temperature.

Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C.

The equation for Tj is as follows: Tj =  $\theta_{JA}$  \* Pd\_total + T<sub>A</sub>

Tj = Junction Temperature

 $\theta_{JA}$  = Junction-to-Ambient Thermal Resistance

Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above)

T<sub>A</sub> = Ambient Temperature

In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance  $\theta_{JA}$  must be used. Assuming no air flow and a multi-layer board, the appropriate value is 41.4°C/W per Table 7 below.

Therefore, Tj for an ambient temperature of 85°C with all outputs switching is:

 $85^{\circ}C + 0.545W * 41.4^{\circ}C/W = 107.56^{\circ}C$ . This is below the limit of  $125^{\circ}C$ .

This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer).

#### Table 6. Thermal Resistance $\theta_{JA}$ for a 6-lead Ceramic 5mm x 7mm Package

| θ <sub>JA</sub> vs. Air Flow                |          |
|---------------------------------------------|----------|
| Meters per Second                           | 0        |
| Multi-Layer PCB, JEDEC Standard Test Boards | 41.4°C/W |

NOTE: For proper thermo dissipation, the PCB layout for the pin pad should be at minimum equal the package pin dimensions. The solder reflow specification should be that the entire pad is covered.



# **Reliability Information**

Table 7.  $\,\theta_{\text{JA}}$  vs. Air Flow Table for a 6-lead Ceramic 5mm x 7mm Package

|                                             | $\theta_{\text{JA}}$ vs. Air Flow |
|---------------------------------------------|-----------------------------------|
| Meters per Second                           | 0                                 |
| Multi-Layer PCB, JEDEC Standard Test Boards | 41.4°C/W                          |

### **Transistor Count**

The transistor count for IDT8CA3V76-0137 is: 47,414

# Package Outline and Package Dimensions



| SYMBOL         | D    | IMENSION IN N | MM   |
|----------------|------|---------------|------|
| OTWDOL         | MIN. | NOM.          | MAX. |
| А              | 4.85 | 5.00          | 5.15 |
| В              | 6.85 | 7.00          | 7.15 |
| С              | 1.35 | 1.50          | 1.65 |
| D <sub>1</sub> | 2.41 | 2.54          | 2.67 |
| D <sub>2</sub> | 4.95 | 5.08          | 5.21 |
| E              | 2.47 | 2.6           | 2.73 |
| F              | 0.47 | 0.60          | 0.73 |
| G              | 1.27 | 1.40          | 1.53 |
| Н              | -    | 0.15 Ref.     | -    |
| J              | -    | 0.65 Ref.     | -    |



# Table 8. Device Marking

|         | Industrial Temperature Range (T <sub>A</sub> = -40°C to 85°C) | Commercial Temperature Range ( $T_A = 0^{\circ}C$ to 70°C) |
|---------|---------------------------------------------------------------|------------------------------------------------------------|
| Marking | IDT8N3SV76EC-0137CDI                                          | IDT8N3SV76EC-0137CD                                        |
|         |                                                               |                                                            |



#### IMPORTANT NOTICE AND DISCLAIMER

RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products.

(Rev.1.0 Mar 2020)

#### **Corporate Headquarters**

TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com

#### **Trademarks**

Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners.

#### **Contact Information**

For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/