**DATASHEET** # **General Description** The ICS853S9252I is a 2.5V/3.3V ECL/LVPECL fanout buffer designed for high-speed, low phase-noise wireless infrastructure applications. The device fanouts a differential input signal to two ECL/LVPECL outputs. Optimized for low additive phase-noise, sub-100ps output rise and fall times, low output skew and high-frequencies, the ICS853S9252I is an effective solution for high-performance clock and data distribution applications, for instance driving the reference clock inputs of ADC/DAC circuits. Internal input termination, a bias voltage output ( $V_{\rm REF}$ ) for AC-coupling and small packaging (3.0mm x 3.0mm 16-lead VFQFN) supports space-efficient board designs. The ICS853S9252I operates from a full 2.5V or 3.3V power supply and supports the industrial temperature range of -40°C to 85°C. The extended temperature range also supports wireless infrastructure, tele-communication and networking end equipment requirements. #### **Features** - 1:2 differential clock/data fanout buffer - · Clock frequency: 3GHz (maximum) - Two differential 2.5V/3.3V ECL/LVPECL clock output - Differential input accepts ECL/LVPECL, LVDS and CML levels - Additive phase jitter, RMS @ 122.88MHz: 45fs (typical) - Propagation delay: 175ps (maximum), V<sub>CC</sub> = 3.3V - Output rise/fall time: 135ps (maximum), V<sub>CC</sub> = 3.3V - Internal input signal termination - Supply voltage: 2.5V-5% to 3.3V+10% - Lead-free (RoHS 6) packaging - -40°C to 85°C ambient operating temperature # **Block Diagram** # **Pin Assignment** ICS853S9252I 16 lead VFQFN 3.0mm x 3.0mm x 0.925mm package body K Package Top View # **Pin Descriptions** **Table 1. Pin Descriptions** | Number | Name | Туре | Description | |------------|------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 2 | IN, nIN | Input | Non-inverting and inverting clock input. ECL/LVPECL, LVDS and CML interface levels. $50\Omega$ to $V_{TT}$ or $100\Omega$ input termination. | | 3, 4, 5, 6 | nc | Unused | No connect. | | 7, 14 | V <sub>EE</sub> | Power | Negative supply pins. | | 8, 13 | V <sub>CC</sub> | Power | Power supply pins. | | 9, 10 | nQ1, Q1 | Output | Differential clock output. ECL/LVPECL interface levels. | | 11, 12 | nQ0, Q0 | Output | Differential clock output. ECL/LVPECL interface levels. | | 15 | V <sub>REF</sub> | Output | Bias voltage reference for AC-coupling of the differential inputs. | | 16 | V <sub>TT</sub> | | Center tap for input termination. Leave floating for LVDS inputs, connect $50\Omega$ to GND for 3.3V LVPECL inputs and to the V <sub>REF</sub> output for AC-coupled applications. | # **Absolute Maximum Ratings** NOTE: Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These ratings are stress specifications only. Functional operation of product at these conditions or any conditions beyond those listed in the *DC Characteristics or AC Characteristics* is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. | Item | Rating | |--------------------------------------------------------------------|------------------------------------------| | Supply Voltage, V <sub>CC</sub> | 4.6V (LVPECL mode, V <sub>EE</sub> = 0V) | | Negative Supply Voltage, V <sub>EE</sub> | -4.6V (ECL mode, V <sub>CC</sub> = 0V) | | Inputs, V <sub>I</sub> (LVPECL mode) | -0.5V to V <sub>CC</sub> + 0.5V | | Inputs, V <sub>I</sub> (ECL mode) | 0.5V to V <sub>EE</sub> – 0.5V | | Outputs, I <sub>O</sub> Continuous Current Surge Current | 50mA<br>100mA | | Input Current, IN, nIN | ±25mA | | V <sub>T</sub> Current, I <sub>VT</sub> | ±50mA | | Input Sink/Source, I <sub>REF</sub> | ±2mA | | Operating Temperature Range, T <sub>A</sub> | -40°C to +85°C | | Package Thermal Impedance, θ <sub>JA</sub> , (Junction-to-Ambient) | 74.7°C/W (0 mps) | | Storage Temperature, T <sub>STG</sub> | -65°C to 150°C | ## **DC Electrical Characteristics** Table 2A. Power Supply DC Characteristics, $V_{CC}$ = 2.5V-5% to $V_{CC}$ = 3.3V+10%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |-----------------|-----------------------|-----------------------|---------|---------|---------|-------| | V <sub>CC</sub> | Power Supply Voltage | | 2.375 | 3.3 | 3.63 | V | | I <sub>CC</sub> | Power Supply Current | Includes load current | | 79 | 99 | mA | | I <sub>EE</sub> | Output Supply Current | | | 26 | 33 | mA | ## Table 2B. DC Characteristics, $V_{CC}$ = 2.5V-5% to $V_{CC}$ = 3.3V+10%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |----------------------|-------------------------------------|----------------------------------|---------|-----------------------|-----------------------|-------| | R <sub>IN</sub> | Input Resistance | IN to $V_{TT}$ , nIN to $V_{TT}$ | | 50 | | Ω | | V <sub>IH</sub> | Input High Voltage | | 1.2 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input Low Voltage | | 0 | | V <sub>IH</sub> - 0.1 | V | | V <sub>IN</sub> | Input Voltage Swing | | 0.1 | | 1.4 | V | | V <sub>DIFF_IN</sub> | Differential Input<br>Voltage Swing | | 0.2 | | 2.8 | V | | V <sub>REF</sub> | Bias Voltage Reference | | | V <sub>CC</sub> – 1.3 | | V | | C <sub>IN</sub> | Input Capacitance | | | 2 | | pF | ## Table 2C. LVPECL DC Characteristics, $V_{CC} = 3.3V \pm 10\%$ , $V_{EE} = 0V$ , $T_A = -40^{\circ}C$ to $85^{\circ}C$ | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|--------------------------------------|-----------------|-----------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage;<br>NOTE 1 | | V <sub>CC</sub> – 1.4 | | V <sub>CC</sub> - 0.76 | V | | V <sub>OL</sub> | Output Low Voltage;<br>NOTE 1 | | V <sub>CC</sub> - 2.0 | | V <sub>CC</sub> – 1.6 | V | | V <sub>SWING</sub> | Peak-to-Peak Output<br>Voltage Swing | | 0.6 | | 1.1 | V | NOTE 1: The outputs are terminated with $50\Omega$ to $V_{\mbox{\footnotesize{CC}}}$ – $2\mbox{\footnotesize{V}}.$ ## Table 2D. LVPECL DC Characteristics, $V_{CC}$ = 2.5V ± 5%, $V_{EE}$ = 0V, $T_A$ = -40°C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |--------------------|--------------------------------------|-----------------|-----------------------|---------|------------------------|-------| | V <sub>OH</sub> | Output High Voltage;<br>NOTE 1 | | V <sub>CC</sub> – 1.4 | | V <sub>CC</sub> - 0.56 | V | | V <sub>OL</sub> | Output Low Voltage;<br>NOTE 1 | | V <sub>CC</sub> - 2.0 | | V <sub>CC</sub> – 1.5 | V | | V <sub>SWING</sub> | Peak-to-Peak Output<br>Voltage Swing | | 0.4 | | 1.1 | V | NOTE 1: The outputs are terminated with $50\Omega$ to $V_{CC}$ – 2V. #### **AC Characteristics** Table 3. AC Characteristics, $V_{CC} = 2.5V-5\%$ to $V_{CC} = 3.3V+10\%$ , $V_{EE} = 0V$ , $T_A = -40$ °C to 85°C | Symbol | Parameter | Test Conditions | Minimum | Typical | Maximum | Units | |------------------|---------------------------------------------------------------------------------|----------------------------------------------|---------|---------|---------|--------| | f <sub>REF</sub> | Input Reference Frequency | | | | 3 | GHz | | + | Propagation Delay, NOTE 1 | V <sub>CC</sub> = 3.3V | 75 | 135 | 175 | ps | | t <sub>PD</sub> | Fropagation Delay, NOTE 1 | V <sub>CC</sub> = 2.5V | 85 | 130 | 200 | ps | | tsk(p) | Output Pulse Skew | | | | 15 | ps | | tsk(o) | Output Skew, NOTE 2, 3 | V <sub>CC</sub> = 3.3V | | | 10 | ps | | iSK(U) | Output Skew, NOTE 2, 3 | V <sub>CC</sub> = 2.5V | | | 17 | ps | | tsk(pp) | Part-to-Part Skew, NOTE 3, 4 | | | | 50 | ps | | odc | Output Duty Cycle | | 47 | | 53 | % | | fjit | Buffer Additive Phase Jitter,<br>RMS; Refer to Additive Phase<br>Jitter Section | 122.88MHz,<br>Integration Range:10Hz – 10MHz | | 45 | | fs | | | | 122.88MHz, Offset: 10Hz | | -98 | | dBc/Hz | | | | 122.88MHz, Offset: 100Hz | | -128 | | dBc/Hz | | | Phase Noise Frequency | 122.88MHz, Offset: 1kHz | | -150 | | dBc/Hz | | | Offset | 122.88MHz, Offset: 10kHz | | -158 | | dBc/Hz | | | | 122.88MHz, Offset: 100kHz | | -161 | | dBc/Hz | | | | 122.88MHz, Offset: >1MHz | | -161 | | dBc/Hz | | | Power Supply Rejection;<br>NOTE 5 | V <sub>CC</sub> = 3.3V | | 3 | | ps/V | | + /+ | Output Rise/Fall Time | V <sub>CC</sub> = 3.3V, 20% to 80% | | 90 | 135 | ps | | $t_R / t_F$ | Output Rise/Fall Tillie | V <sub>CC</sub> = 2.5V, 20% to 80% | | 110 | 170 | ps | NOTE: Electrical parameters are guaranteed over the specified ambient operating temperature range, which is established when the device is mounted in a test socket with maintained transverse airflow greater than 500 lfpm. The device will meet specifications after thermal equilibrium has been reached under these conditions. NOTE: All parameters characterized at $f_{REF} \le 2GHz$ , unless noted otherwise. NOTE 1: Measured from the differential input crossing point to the differential output crosspoint. NOTE 2: Defined as skew between outputs at the same supply voltage and with equal load conditions. Measured at the output differential crosspoints. NOTE 3: This parameter is defined according with JEDEC Standard 65. NOTE 4: Defined as skew between outputs on different devices operating at the same supply voltage, same temperature, same frequency and with equal load conditions. Using the same type of inputs on each device, the outputs are measured at the differential crosspoints. NOTE 5: Change in $t_{PD}$ per change in $V_{CC}$ . #### **Additive Phase Jitter** The spectral purity in a band at a specific offset from the fundamental compared to the power of the fundamental is called the *dBc Phase Noise*. This value is normally expressed using a Phase noise plot and is most often the specified plot in many applications. Phase noise is defined as the ratio of the noise power present in a 1Hz band at a specified offset from the fundamental frequency to the power value of the fundamental. This ratio is expressed in decibels (dBm) or a ratio of the power in the 1Hz band to the power in the fundamental. When the required offset is specified, the phase noise is called a *dBc* value, which simply means dBm at a specified offset from the fundamental. By investigating jitter in the frequency domain, we get a better understanding of its effects on the desired application over the entire time record of the signal. It is mathematically possible to calculate an expected bit error rate given a phase noise plot. As with most timing specifications, phase noise measurements has issues relating to the limitations of the equipment. Often the noise floor of the equipment is higher than the noise floor of the device. This is illustrated above. The device meets the noise floor of what is shown, but can actually be lower. The phase noise is dependent on the input source and measurement equipment. The source generator used is, low noise Wenzel Oscillator at 122.88MHz. ## **Parameter Measurement Information** **Output Load AC Test Circuit** **Differential Input Level** Part-to-Part Skew **Output Skew** **Pulse Skew** Single-ended & Differential Input Voltage Swing # **Parameter Measurement Information, continued** **Output Rise/Fall Time** **Output Duty Cycle/Pulse Width/Period** **Propagation Delay** # **Applications Information** ## **Recommendations for Unused Output Pins** ## **Outputs:** #### **LVPECL Outputs** All unused LVPECL outputs can be left floating. We recommend that there is no trace attached. Both sides of the differential output pair should either be left floating or terminated. ## 3.3V Differential Input with Built-In 50 $\Omega$ Termination Interface The IN /nIN with built-in $50\Omega$ terminations accept LVDS, LVPECL, CML and other differential signals. Both differential signals must meet the V<sub>IN</sub> and V<sub>IH</sub> input requirements. *Figures 2A to 2C* show interface examples for the IN/nIN input with built-in $50\Omega$ terminations driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. Figure 2A. IN/nIN Input with Built-In $50\Omega$ Driven by an LVDS Driver Figure 2B. IN/nIN Input with Built-In $50\Omega$ Driven by an LVPECL Driver Figure 2C. IN/nIN Input with Built-In $50\Omega$ Driven by a CML Driver ## 2.5V LVPECL Input with Built-In 50 $\Omega$ Termination Interface The IN /nIN with built-in $50\Omega$ terminations accept LVDS, LVPECL, CML and other differential signals. Both differential signals must meet the V<sub>IN</sub> and V<sub>IH</sub> input requirements. *Figures 3A to 3C* show interface examples for the IN/nIN with built-in $50\Omega$ termination input driven by the most common driver types. The input interfaces suggested here are examples only. If the driver is from another vendor, use their termination recommendation. Please consult with the vendor of the driver component to confirm the driver termination requirements. Figure 3A. IN/nIN Input with Built-In $50\Omega$ Driven by an LVDS Driver Figure 3B. IN/nIN Input with Built-In $50\Omega$ Driven by an LVPECL Driver Figure 3C. IN/nIN Input with Built-In $50\Omega$ Driven by a CML Driver ## 2.5V Differential Input with Built-In 50 $\Omega$ Termination Unused Input Handling To prevent oscillation and to reduce noise, it is recommended to have pullup and pulldown connect to true and compliment of the unused input as shown in Figure 4A. Figure 4A. Unused Input Handling #### 3.3V Differential Input with Built-In 50 $\Omega$ Termination Unused Input Handling To prevent oscillation and to reduce noise, it is recommended to have pullup and pulldown connect to true and compliment of the unused input as shown in Figure 4B. Figure 4B. Unused Input Handling ## **Termination for 3.3V LVPECL Outputs** The clock layout topology shown below is a typical termination for LVPECL outputs. The two different layouts mentioned are recommended only as guidelines. The differential outputs are low impedance follower outputs that generate ECL/LVPECL compatible outputs. Therefore, terminating resistors (DC current path to ground) or current sources must be used for functionality. These outputs are designed to drive $50\Omega$ transmission lines. Matched impedance techniques should be used to maximize operating frequency and minimize signal distortion. *Figures 5A and 5B* show two different layouts which are recommended only as guidelines. Other suitable clock layouts may exist and it would be recommended that the board designers simulate to guarantee compatibility across all printed circuit and clock component process variations. Figure 5A. 3.3V LVPECL Output Termination Figure 5B. 3.3V LVPECL Output Termination ## **Termination for 2.5V LVPECL Outputs** Figure 6A and Figure 6B show examples of termination for 2.5V LVPECL driver. These terminations are equivalent to terminating $50\Omega$ to $V_{CC}$ – 2V. For $V_{CC}$ = 2.5V, the $V_{CC}$ – 2V is very close to ground level. The R3 in Figure 6B can be eliminated and the termination is shown in *Figure 6C*. Figure 6A. 2.5V LVPECL Driver Termination Example Figure 6B. 2.5V LVPECL Driver Termination Example Figure 6C. 2.5V LVPECL Driver Termination Example #### **VFQFN EPAD Thermal Release Path** In order to maximize both the removal of heat from the package and the electrical performance, a land pattern must be incorporated on the Printed Circuit Board (PCB) within the footprint of the package corresponding to the exposed metal pad or exposed heat slug on the package, as shown in *Figure 7*. The solderable area on the PCB, as defined by the solder mask, should be at least the same size/shape as the exposed pad/slug area on the package to maximize the thermal/electrical performance. Sufficient clearance should be designed on the PCB between the outer edges of the land pattern and the inner edges of pad pattern for the leads to avoid any shorts. While the land pattern on the PCB provides a means of heat transfer and electrical grounding from the package to the board through a solder joint, thermal vias are necessary to effectively conduct from the surface of the PCB to the ground plane(s). The land pattern must be connected to ground through these vias. The vias act as "heat pipes". The number of vias (i.e. "heat pipes") are application specific and dependent upon the package power dissipation as well as electrical conductivity requirements. Thus, thermal and electrical analysis and/or testing are recommended to determine the minimum number needed. Maximum thermal and electrical performance is achieved when an array of vias is incorporated in the land pattern. It is recommended to use as many vias connected to ground as possible. It is also recommended that the via diameter should be 12 to 13mils (0.30 to 0.33mm) with 1oz copper via barrel plating. This is desirable to avoid any solder wicking inside the via during the soldering process which may result in voids in solder between the exposed pad/slug and the thermal land. Precautions should be taken to eliminate any solder voids between the exposed heat slug and the land pattern. Note: These recommendations are to be used as a guideline only. For further information, please refer to the Application Note on the Surface Mount Assembly of Amkor's Thermally/ Electrically Enhance Leadframe Base Package, Amkor Technology. Figure 7. P.C. Assembly for Exposed Pad Thermal Release Path – Side View (drawing not to scale) #### **Power Considerations** This section provides information on power dissipation and junction temperature for the ICS853S9252I. Equations and example calculations are also provided. #### 1. Power Dissipation. The total power dissipation for the ICS853S9252I is the sum of the core power plus the power dissipation in the load(s). The following is the power dissipation for $V_{CC} = 3.3V + 10\% = 3.63V$ , which gives worst case results. - Power (core)<sub>MAX</sub> = V<sub>CC MAX</sub> \* I<sub>EE MAX</sub> = 3.63V \* 33mA = 119.8mW - Power (outputs)<sub>MAX</sub> = 30mW/Loaded Output pair If all outputs are loaded, the total power is 2 \* 31.6mW = 63.2mW - Power Dissipation for internal termination R<sub>T</sub> Power $(R_T)_{MAX} = (V_{IN\_MAX})^2 / R_{T\_MIN} = (1.4V)^2 / 50\Omega =$ **39.2mW** Total Power = Power (core)<sub>MAX</sub> + Power (output)<sub>MAX</sub> + Power ( $R_T$ )<sub>MAX</sub> = 119.8mW + 63.2mW + 39.2mW = 222.2mW #### 2. Junction Temperature. Junction temperature, Tj, is the temperature at the junction of the bond wire and bond pad, and directly affects the reliability of the device. The maximum recommended junction temperature is 125°C. Limiting the internal transistor junction temperature, Tj, to 125°C ensures that the bond wire and bond pad temperature remains below 125°C. The equation for Tj is as follows: Tj = $\theta_{JA}$ \* Pd\_total + T<sub>A</sub> Tj = Junction Temperature $\theta_{JA}$ = Junction-to-Ambient Thermal Resistance Pd\_total = Total Device Power Dissipation (example calculation is in section 1 above) T<sub>A</sub> = Ambient Temperature In order to calculate junction temperature, the appropriate junction-to-ambient thermal resistance $\theta_{JA}$ must be used. Assuming no air flow and a multi-layer board, the appropriate value is 74.7°C/W per Table 4 below. Therefore, Tj for an ambient temperature of 85°C with all outputs switching is: $85^{\circ}\text{C} + 0.222\text{W} * 74.7^{\circ}\text{C/W} = 101.6^{\circ}\text{C}$ . This is below the limit of $125^{\circ}\text{C}$ . This calculation is only an example. Tj will obviously vary depending on the number of loaded outputs, supply voltage, air flow and the type of board (multi-layer). Table 4. Thermal Resistance $\theta_{JA}$ for 16 Lead VFQFN, Forced Convection | | $\theta_{JA}$ by Velocity | | | |---------------------------------------------|---------------------------|----------|----------| | Meters per Second | 0 | 1 | 2.5 | | Multi-Layer PCB, JEDEC Standard Test Boards | 74.7°C/W | 65.3°C/W | 58.5°C/W | #### 3. Calculations and Equations. The purpose of this section is to calculate the power dissipation for the LVPECL output pairs. The LVPECL output driver circuit and termination are shown in Figure 8. Figure 8. LVPECL Driver Circuit and Termination To calculate worst case power dissipation into the load, use the following equations which assume a $50\Omega$ load, and a termination voltage of $V_{CC}$ – 2V. - For logic high, $V_{OUT} = V_{OH\_MAX} = V_{CC\_MAX} 0.76V$ $(V_{CC\_MAX} - V_{OH\_MAX}) = 0.76V$ - For logic low, $V_{OUT} = V_{OL\_MAX} = V_{CC\_MAX} 1.6V$ $(V_{CC\_MAX} - V_{OL\_MAX}) = 1.6V$ Pd\_H is power dissipation when the output drives high. Pd\_L is the power dissipation when the output drives low. $$Pd\_H = [(V_{OH\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OH\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OH\_MAX}) = [(2V - 0.76V)/50\Omega] * 0.76V = \textbf{18.8mW}$$ $$Pd\_L = [(V_{OL\_MAX} - (V_{CC\_MAX} - 2V))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - (V_{CC\_MAX} - V_{OL\_MAX}))/R_L] * (V_{CC\_MAX} - V_{OL\_MAX}) = [(2V - 1.6V)/50\Omega] * 1.6V = \textbf{12.8mW}$$ Total Power Dissipation per output pair = Pd\_H + Pd\_L = 31.6mW ## **Reliability Information** # Table 5. $\theta_{\mbox{\scriptsize JA}}$ vs. Air Flow Table for a 16 Lead VFQFN | | $\theta_{\text{JA}}$ by Velocity | | | |---------------------------------------------|----------------------------------|----------|----------| | Meters per Second | 0 | 1 | 2.5 | | Multi-Layer PCB, JEDEC Standard Test Boards | 74.7°C/W | 65.3°C/W | 58.5°C/W | ## **Transistor Count** The transistor count for ICS 853S 9252I is: 190 # 16 Lead VFQFN Package Outline and Package Dimensions - Sheet 1 # 16 Lead VFQFN Package Outline and Package Dimensions - Sheet 2 # **Ordering Information** ## **Table 6. Ordering Information** | Part/Order Number | Marking | Package | Shipping Packaging | Temperature | |-------------------|---------|---------------------------|-------------------------------------------|---------------| | 853S9252BKILF | 252B | "Lead-Free" 16 Lead VFQFN | Tube | -40°C to 85°C | | 853S9252BKILFT | 252B | "Lead-Free" 16 Lead VFQFN | Tape & Reel, Pin 1 Orientation: EIA-481-C | -40°C to 85°C | | 853S9252BKILF/W | 252B | "Lead-Free" 16 Lead VFQFN | Tape & Reel, Pin 1 Orientation: EIA-481-D | -40°C to 85°C | Table 7. Pin 1 Orientation in Tape and Reel Packaging | Part Number Suffix | Pin 1 Orientation | Illustration | |--------------------|------------------------|------------------------------------------------------------------------------------------------| | Т | Quadrant 1 (EIA-481-C) | CONNECT FIN 1 DRIENTATION CARRIER TAPE TOPSIDE (ROUND Sprocish Holes) USER DIRECTION OF FEED | | /W | Quadrant 2 (EIA-481-D) | USER DIRECTION OF FEED | # **Revision History Sheet** | Date | Description of Change | |-----------|---------------------------------------------------------------------------------------| | 6/14/2017 | Updated the packaging diagrams | | 7/17/2013 | Ordering Information Table - added additional row. Added Orientation Packaging Table. | #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ### **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/