### 1 OUTPUT PCIE GEN1/2/3 SYNTHESIZER 5V41234 ## **Typical Applications** One output synthesizer for PCIe Gen1/2/3 ## **Description** The 5V41234 is a PCIe Gen2/3 compliant spread spectrum capable clock generator. The device has 1 differential HCSL output and can be used in communication or embedded systems to substantially reduce electro-magnetic interference (EMI). Spread spectrum can be enabled via a select pin. ## **Output Features** • 1 - 0.7V current mode differential HCSL output pairs ### **Features** - 3 x 3 mm 16-QFN package; very small board footprint - Spread-spectrum capable; reduces EMI - Outputs can be terminated to LVDS; can drive a wider variety of devices - Spread enable via pin selection; no software required to configure device - Industrial temperature range available; supports demanding embedded applications # **Key Specifications** - Cycle-to-cycle jitter < 100 ps - PCIe Gen2 phase jitter < 3.0ps RMS - PCIe Gen3 phase jitter < 1.0ps RMS</li> ## **Block Diagram** # **Pin Assignment** 16-pin QFN # **Spread Spectrum Select Table** | SS1 | Spread% | |-----|------------| | 0 | -0.5% down | | 1 | No spread | # **Pin Descriptions** | Pin<br>Number | Pin<br>Name | Pin Type | Pin Description | |---------------|-------------|----------|-------------------------------------------------------------------------------------------------------------| | 1 | GND | Power | Connect to ground. | | 2 | X1 | XI | Crystal or clock input. Connect to 25MHz crystal or single-ended clock. | | 3 | X2 | ХО | Crystal connection. Connect to parallel mode crystal. Leave floating if X1 is driven by single-ended clock. | | 4 | NC | _ | No connect. | | 5 | GND | Power | Connect to ground. | | 6 | SS1 | Input | Spread Select 1. See table above. Internal pull-up resistor. | | 7 | IREF | Output | $475\Omega$ precision resistor must be attached to this pin, which is connected to internal current source. | | 8 | NC | _ | No connect. | | 9 | VDDA | Power | Connect to 3.3V and filter as analog supply. | | 10 | GND | Power | Connect to ground. | | 11 | CLK | Output | HCSL complementary output clock. | | 12 | CLK | Output | HCSL true output clock. | | 13 | NC | _ | No connect. | | 14 | NC | _ | No connect. | | 15 | VDD | Power | Connect to 3.3V for OSC and digital circuits. | | 16 | NC | _ | No connect. | ## **Applications Information** ### **External Components** A minimum number of external components are required for proper operation. ### **Decoupling Capacitors** Decoupling capacitors of $0.01\mu F$ should be connected between VDD and the ground plane (pin 4) as close to the VDD pin as possible. Do not share ground vias between components. Route power from power source through the capacitor pad and then into IDT pin. ### Crystal A 25 MHz fundamental mode parallel resonant crystal with $C_L$ = 16pF should be used. This crystal must have less than 300 ppm of error across temperature in order for the 5V41234 to meet PCI Express specifications. ### **Crystal Capacitors** Crystal capacitors are connected from pins X1 to ground and X2 to ground to optimize the accuracy of the output frequency. C<sub>I</sub> = Crystal's load capacitance in pF Crystal Capacitors (pF) = $(C_1 - 8) * 2$ For example, for a crystal with a 16 pF load cap, each external crystal cap would be 16pF. (16-8)\*2=16. Current Source (Iref) Reference Resistor - RR If board target trace impedance (Z) is $50\Omega$ , then $R_R$ = $475\Omega$ (1%), providing IREF of 2.32mA. The output current (I<sub>OH</sub>) is equal to 6\*IREF. #### **Output Termination** The PCI-Express differential clock outputs of the 5V41234 are open source drivers and require an external series resistor and a resistor to ground. These resistor values and their allowable locations are shown in detail in the **PCI-Express Layout Guidelines** section. The 5V41234 can also be terminated to LVDS compatible voltage levels. See Layout Guidelines section. ## **Output Structures** ## **General PCB Layout Recommendations** For optimum device performance and lowest output phase noise, the following guidelines should be observed. - 1. Each $0.01\mu F$ decoupling capacitor should be mounted on the component side of the board as close to the VDD pin as possible. - 2. No vias should be used between decoupling capacitor and VDD pin. - 3. The PCB trace to VDD pin should be kept as short as possible, as should the PCB trace to the ground via. Distance of the ferrite bead and bulk decoupling from the device is less critical. - 4. An optimum layout is one with all components on the same side of the board, minimizing vias through other signal layers (any ferrite beads and bulk decoupling capacitors can be mounted on the back). Other signal traces should be routed away from the 5V41234. This includes signal traces just underneath the device, or on layers adjacent to the ground plane layer used by the device. # **Layout Guidelines for PCI Express** | PCIe Reference Clock | | | | | | | | |-------------------------------------------------|--------------------|------|--------|--|--|--|--| | Common Recommendations for Differential Routing | Dimension or Value | Unit | Figure | | | | | | L1 length, route as non-coupled 50ohm trace | 0.5 max | inch | 1 | | | | | | L2 length, route as non-coupled 50ohm trace | 0.2 max | inch | 1 | | | | | | L3 length, route as non-coupled 50ohm trace | 0.2 max | inch | 1 | | | | | | Rs | 33 | ohm | 1 | | | | | | Rt | 49.9 | ohm | 1 | | | | | | Down Device Differential Routing | | | | |------------------------------------------------------------------|---------------------|------|---| | L4 length, route as coupled microstrip 100ohm differential trace | 2 min to 16 max | inch | 1 | | L4 length, route as coupled stripline 100ohm differential trace | 1.8 min to 14.4 max | inch | 1 | | Differential Routing to PCI Express Connector | | | | |----------------------------------------------------------------------|---------------------|------|---| | L4 length, route as coupled microstrip 100ohm differential trace 0.2 | 25 to 14 max | inch | 2 | | L4 length, route as coupled stripline 100ohm differential trace 0.2 | 225 min to 12.6 max | inch | 2 | 5V41234 ## **Layout Guidelines for LVDS and Other Applications** | | Alternative Termination for LVDS and other Common Differential Signals (figure 3) | | | | | | | | | |-------|-----------------------------------------------------------------------------------|------|----|------|------|-----|--------------------------------|--|--| | Vdiff | Vdiff Vp-p Vcm R1 R2 R3 R4 Note | | | | | | | | | | 0.45v | 0.22v | 1.08 | 33 | 150 | 100 | 100 | | | | | 0.58 | 0.28 | 0.6 | 33 | 78.7 | 137 | 100 | | | | | 0.80 | 0.40 | 0.6 | 33 | 78.7 | none | 100 | ICS874003i-02 input compatible | | | | 0.60 | 0.3 | 1.2 | 33 | 174 | 140 | 100 | Standard LVDS | | | R1a = R1b = R1R2a = R2b = R2 | Cable Connecte | Cable Connected AC Coupled Application (figure 4) | | | | | | |----------------|---------------------------------------------------|------|--|--|--|--| | Component | Value | Note | | | | | | R5a, R5b | 8.2K 5% | | | | | | | R6a, R6b | 1K 5% | | | | | | | Сс | 0.1 μF | | | | | | | Vcm | 0.350 volts | | | | | | 5 # Typical PCI-Express (HCSL) Waveform # **Typical LVDS Waveform** ## **Absolute Maximum Ratings** Stresses above the ratings listed below can cause permanent damage to the 5V41234. These ratings are stress ratings only. Functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods can affect product reliability. Electrical parameters are guaranteed only over the recommended operating temperature range. | Item | Rating | |--------------------------------------------|-------------------| | Supply Voltage, VDD, VDDA | 5.5V | | All Inputs and Outputs | -0.5V to VDD+0.5V | | Ambient Operating Temperature (commercial) | 0 to +70°C | | Ambient Operating Temperature (industrial) | -40 to +85°C | | Storage Temperature | -65 to +150°C | | Junction Temperature | 125°C | | Soldering Temperature | 260°C | | ESD Protection (Input) | 2000V min. (HBM) | ## **DC Electrical Characteristics** Unless stated otherwise, VDD = 3.3V ±5%, Ambient Temperature -40 to +85°C | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Units | |------------------------------------|------------------|------------------------|---------|------|----------|-------| | Supply Voltage | V | | 3.135 | | 3.465 | | | Input High Voltage <sup>1</sup> | V <sub>IH</sub> | | 2.2 | | VDD +0.3 | V | | Input Low Voltage <sup>1</sup> | $V_{IL}$ | | VSS-0.3 | | 0.8 | V | | Input Leakage Current <sup>2</sup> | I <sub>IL</sub> | 0 < Vin < VDD | -5 | | 5 | μΑ | | Operating Supply Current | I <sub>DD</sub> | 2pF load | | | 70 | mA | | Input Capacitance | C <sub>IN</sub> | Input pin capacitance | | | 7 | pF | | Output Capacitance | C <sub>OUT</sub> | Output pin capacitance | | | 6 | pF | | Pin Inductance | L <sub>PIN</sub> | | | | 5 | nH | | Output Resistance | Rout | CLK outputs | 3.0 | | | kΩ | | Pull-up Resistor | R <sub>PUP</sub> | SS1 | | 100 | | kΩ | - 1. Single edge is monotonic when transitioning through region. - 2. Inputs with pull-ups/-downs are not included. ## AC Electrical Characteristics - CLK/CLK Unless stated otherwise, VDD=3.3V ±5%, Ambient Temperature -40 to +85°C | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Units | |-----------------------------------------|---------------------|-------------------------------------|------|------|------|-------| | Input Frequency | | | | 25 | | MHz | | Output Frequency | | | | 100 | | MHz | | Output High Voltage <sup>1,2</sup> | V <sub>OH</sub> | | 660 | 700 | 850 | mV | | Output Low Voltage <sup>1,2</sup> | V <sub>OL</sub> | | -150 | 0 | 27 | mV | | Crossing Point Voltage <sup>1,2</sup> | | Absolute | 250 | 350 | 550 | mV | | Crossing Point Voltage <sup>1,2,4</sup> | | Variation over all edges | | 40 | 140 | mV | | Jitter, Cycle-to-Cycle <sup>1,3</sup> | | | | 25 | 100 | ps | | Rise Time <sup>1,2</sup> | t <sub>OR</sub> | From 0.175V to 0.525V | 175 | 332 | 700 | ps | | Fall Time <sup>1,2</sup> | t <sub>OF</sub> | From 0.525V to 0.175V | 175 | 344 | 700 | ps | | Rise/Fall Time Variation <sup>1,2</sup> | | | | 75 | 125 | ps | | Duty Cycle <sup>1,3</sup> | | | 45 | 51 | 55 | % | | Stabilization Time | t <sub>STABLE</sub> | From power-up VDD = 3.3V | | 1.2 | 3.0 | ms | | Spread Change Time | t <sub>SPREAD</sub> | Settling period after spread change | | 3.0 | | ms | <sup>&</sup>lt;sup>1</sup> Test setup is $R_S$ =33 ohms $R_P$ =50 ohms with 2pF, $R_B$ = 475 $\Omega$ (1%). # **Electrical Characteristics - Differential Phase Jitter** | T <sub>A</sub> = Commercial and Industrial, Supply Voltage VDD = 3.3 V +/-5% | | | SPEC | | | | | | |------------------------------------------------------------------------------|---------------------------|--------------------------------------------|------|------|-----|-------------|-------|--| | PARAMETER | Symbol Conditions | | Min | Тур | Max | Units | Notes | | | Jitter, Phase | t <sub>jphaseG1</sub> | PCIe Gen 1 | | 28 | 86 | ps (p-p) | 1,2,3 | | | | t <sub>jphaseG2Lo</sub> | PCIe Gen 2<br>10kHz < f < 1.5MHz | | 1.1 | 3 | ps<br>(RMS) | 1,2,3 | | | | t <sub>jphaseG2High</sub> | PCIe Gen 2<br>1.5MHz < f < Nyquist (50MHz) | | 1.8 | 3.1 | ps<br>(RMS) | 1,2,3 | | | | t <sub>jphaseG3</sub> | PCIe Gen 3 | | 0.48 | 1 | ps<br>(RMS) | 1,2,3 | | <sup>&</sup>lt;sup>1</sup>Guaranteed by design and characterization, not 100% tested in production. ## **Thermal Characteristics** | Parameter | Symbol | Conditions | Min. | Тур. | Max. | Units | |-------------------------------------|-------------------|------------------|------|------|------|-------| | Thermal Resistance Junction to | $\theta_{\sf JA}$ | Still air | | 69.4 | | °C/W | | Ambient | $\theta_{\sf JA}$ | 1 m/s air flow | | 60.7 | | °C/W | | | $\theta_{\sf JA}$ | 2.5 m/s air flow | | 54.4 | | °C/W | | Thermal Resistance Junction to Case | $\theta$ JC | | | 9.7 | | °C/W | <sup>&</sup>lt;sup>2</sup> Measurement taken from a single-ended waveform. <sup>&</sup>lt;sup>3</sup> Measurement taken from a differential waveform. $<sup>^4</sup>$ Measured at the crossing point where instantaneous voltages of both CLK and $\overline{\text{CLK}}$ are equal. <sup>&</sup>lt;sup>2</sup>See http://www.pcisig.com for complete specs <sup>&</sup>lt;sup>3</sup>Applies to 100MHz, spread off and 0.5% down spread only. # **Marking Diagrams** #### Notes: - 1. Line 1: "XXX" is the lot traceability (last numeric character of the assembly lot number). - 2. Line 2: "YYW" date code; "\$" assembly location. - 3. Line 3: truncated IDT part number. - 4. "G" designates RoHS compliant package. - 5. "I" within the part number indicates industrial temperature range. #### REVISIONS DESCRIPTION DATE APPROVED 10/15/08 RC 00 INITIAL RELEASE COMBINE POD & LAND PATTERN 9/17/13 KS PIN #1 IDENTIFICATION 1.700±0.10 Exp. DAP Pin 1 Dot - 3.000±0.1 -By Marking 0.400±0.10 0.500 Bsc 1.700±0.10 Exp. DAP 3.000±0.10 0.23<u>0±0.05</u>0 0.400±0.050 1.500 Ref. TOP VIEW DM VIEW -0.900±0.10 0.20 REF 0.000-0.050 TOP VIEW 16LD QFN 3X3 (0.5MM PITCH) TOLERANCES UNLESS SPECIFIED 6024 Silver Creek Valley Road San Jose, CA 95138 ANGULAR ± DECIMAL ® PHONE: (408) 284-8200 XX± XXX± www.IDT.com FAX: (408) 284-8591 TITLE NL/NLG16 PACKAGE OUTLINE APPROVALS DATE DRAWN RAC 10/15/08 3.0 x 3.0 mm BODY CHECKED 0.5 mm PITCH QFN Package Outline and Package Dimensions (3) × ယ mm 16-QFN) 01 SHEET 1 OF 2 DRAWING No. DO NOT SCALE DRAWING PSC-4169 C 1 OUTPUT PCIE GEN1/2/3 SYNTHESIZER #### Package Outline and Package Dimensions (3) REVISIONS APPROVED RC REV DESCRIPTION DATE 00 INITIAL RELEASE 10/15/08 COMBINE POD & LAND PATTERN 9/17/13 KS 01 3.80 2.20 .50 - .80 → .25 3.80 2.20 1.80 .50 .80 × 1.80 ယ mm 16-QFN), cont. NOTES: 1. ALL DIMENSION ARE IN mm. ANGLES IN DEGREES. 2. TOP DOWN VIEW. AS VIEWED ON PCB. 3. COMPONENT OUTLINE SHOW FOR REFERENCE IN GREEN. 4. LAND PATTERN IN BLUE. NSMD PATTERN ASSUMED. TOLERANCES UNLESS SPECIFIED 6024 Silver Creek Valley Road 5. LAND PATTERN RECOMMENDATION PER IPC-7351B GENERIC REQUIREMENT San Jose, CA 95138 ® PHONE: (408) 284-8200 DECIMAL XX± XXX± XXXX± ANGULAR FOR SURFACE MOUNT DESIGN AND LAND PATTERN. www.IDT.com FAX: (408) 284-8591 APPROVALS DATE DRAWN RAC 10/15/08 CHECKED TITLE NL/NLG16 PACKAGE OUTLINE 3.0 x 3.0 mm BODY 0.5 mm PITCH QFN SIZE DRAWING No. С PSC-4169 01 DO NOT SCALE DRAWING SHEET 2 OF 2 # **Ordering Information** | Part / Order Number | Marking | Shipping Packaging | Package | Temperature | |---------------------|------------|--------------------|-----------------|--------------| | 5V41234NLG | See Page 9 | Tubes | 3 x 3 mm 16-QFN | 0 to +70°C | | 5V41234NLG8 | | Tape and Reel | 3 x 3 mm 16-QFN | 0 to +70°C | | 5V41234NLGI | | Tubes | 3 x 3 mm 16-QFN | -40 to +85°C | | 5V41234NLGI8 | | Tape and Reel | 3 x 3 mm 16-QFN | -40 to +85°C | <sup>&</sup>quot;G" after the two-letter package code are the Pb-Free configuration and are RoHS compliant. While the information presented herein has been checked for both accuracy and reliability, Integrated Device Technology (IDT) assumes no responsibility for either its use or for the infringement of any patents or other rights of third parties, which would result from its use. No other circuits, patents, or licenses are implied. This product is intended for use in normal commercial applications. Any other applications such as those requiring extended temperature range, high reliability, or other extraordinary environmental requirements are not recommended without additional processing by IDT. IDT reserves the right to change any circuitry or specifications without notice. IDT does not authorize or warrant any IDT product for use in life support devices or critical medical instruments. ## **Revision History** | Rev. | Date | Originator | Description of Change | |------|----------|------------|----------------------------------------------------------------------------------------------------------| | Α | 09/26/11 | RDW | Initial release. | | В | 11/22/11 | RDW | Changed title to "1 Output PCIe GEN1/2/3 Synthesizer" Updated Differential Phase Jitter table. | | В | 03/20/14 | S. Lou | Corrected typo in shipping packaging section of Ordering Information table - changed "Trays" to "Tubes". | | С | 05/05/17 | C.P. | Updated package drawing to the latest NLG16 version. Updated legal disclaimer. | | | | | | ## 5V41234 1 OUTPUT PCIE GEN1/2/3 SYNTHESIZER #### **IMPORTANT NOTICE AND DISCLAIMER** RENESAS ELECTRONICS CORPORATION AND ITS SUBSIDIARIES ("RENESAS") PROVIDES TECHNICAL SPECIFICATIONS AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS OR IMPLIED, INCLUDING, WITHOUT LIMITATION, ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for developers skilled in the art designing with Renesas products. You are solely responsible for (1) selecting the appropriate products for your application, (2) designing, validating, and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. Renesas grants you permission to use these resources only for development of an application that uses Renesas products. Other reproduction or use of these resources is strictly prohibited. No license is granted to any other Renesas intellectual property or to any third party intellectual property. Renesas disclaims responsibility for, and you will fully indemnify Renesas and its representatives against, any claims, damages, costs, losses, or liabilities arising out of your use of these resources. Renesas' products are provided only subject to Renesas' Terms and Conditions of Sale or other applicable terms agreed to in writing. No use of any Renesas resources expands or otherwise alters any applicable warranties or warranty disclaimers for these products. (Rev.1.0 Mar 2020) ## **Corporate Headquarters** TOYOSU FORESIA, 3-2-24 Toyosu, Koto-ku, Tokyo 135-0061, Japan www.renesas.com #### **Trademarks** Renesas and the Renesas logo are trademarks of Renesas Electronics Corporation. All trademarks and registered trademarks are the property of their respective owners. #### **Contact Information** For further information on a product, technology, the most up-to-date version of a document, or your nearest sales office, please visit: www.renesas.com/contact/