# MOSFET – Power, Single, N-Channel, D<sup>2</sup>PAK 40 V, 116 A #### **Features** - Low R<sub>DS(on)</sub> - High Current Capability - Low Gate Charge - AEC-Q101 Qualified and PPAP Capable NVB5405N - These Devices are Pb-Free and are RoHS Compliant #### **Applications** - Electronic Brake Systems - Electronic Power Steering - Bridge Circuits #### MAXIMUM RATINGS (T<sub>J</sub> = 25°C unless otherwise stated) | Parameter | | | Symbol | Value | Unit | |--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------|--------------------------------------|---------------|------| | Drain-to-Source Voltage | | | V <sub>DSS</sub> | 40 | V | | Gate-to-Source Voltage | Gate-to-Source Voltage | | | ±20 | V | | Continuous Drain | Steady | T <sub>C</sub> = 25°C | I <sub>D</sub> | 116 | Α | | Current – R <sub>θJC</sub> | State T <sub>C</sub> = 100°C | | | 82 | | | Power Dissipation – $R_{\theta JC}$ | Steady<br>State T <sub>C</sub> = 25°C | | P <sub>D</sub> | 150 | W | | Continuous Drain | Steady | T <sub>A</sub> = 25°C | I <sub>D</sub> | 16.5 | Α | | Current – R <sub>0JA</sub> (Note 1) | State | T <sub>A</sub> = 100°C | I <sub>D</sub> | 11.6 | | | Power Dissipation – R <sub>θJA</sub> (Note 1) | Steady State T <sub>A</sub> = 25°C | | P <sub>D</sub> | 3.0 | W | | Pulsed Drain Current | t <sub>p</sub> : | = 10 μs | I <sub>DM</sub> | 280 | Α | | Operating Junction and Storage Temperature | | | T <sub>J</sub> ,<br>T <sub>STG</sub> | –55 to<br>175 | °C | | Source Current (Body Diode) Pulsed | | | I <sub>S</sub> | 75 | Α | | Single Pulse Drain-to Source Avalanche Energy – ( $V_{DD}$ = 50 V, $V_{GS}$ = 10 V, $I_{PK}$ = 40 A, L = 1 mH, $R_G$ = 25 $\Omega$ ) | | | EAS | 800 | mJ | | Lead Temperature for Soldering Purposes (1/8" from case for 10 s) | | | TL | 260 | °C | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. #### THERMAL RESISTANCE RATINGS | Parameter | Symbol | Max | Unit | |------------------------------|-----------------|-----|------| | Junction-to-Case (Drain) | $R_{\theta JC}$ | 1.0 | °C/W | | Junction-to-Ambient (Note 1) | $R_{\theta JA}$ | 50 | °C/W | 1 1. Surface mounted on FR4 board using 1 sq in pad size, (Cu Area 1.127 sq in [2 oz] including traces). #### ON Semiconductor® #### http://onsemi.com | V <sub>(BR)DSS</sub> | R <sub>DS(ON)</sub> TYP | I <sub>D</sub> MAX<br>(Note 1) | |----------------------|-------------------------|--------------------------------| | 40 V | 4.9 mΩ @ 10 V | 116 A | #### N-Channel D<sup>2</sup>PAK CASE 418B STYLE 2 NTB5405N = Specific Device Code G = Pb-Free Device A = Assembly Location Y = Year WW = Work Week #### ORDERING INFORMATION | OTIDETHING IN OTHER TON | | | | | | | |-------------------------|---------------------------------|-------------------|--|--|--|--| | Device | Package | Shipping† | | | | | | NTB5405NG | D <sup>2</sup> PAK<br>(Pb-Free) | 50 Units / Rail | | | | | | NTB5405NT4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape & Reel | | | | | | NVB5405NT4G | D <sup>2</sup> PAK<br>(Pb-Free) | 800 / Tape & Reel | | | | | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. ## **ELECTRICAL CHARACTERISTICS** ( $T_J = 25^{\circ}C$ unless otherwise stated) | Parameter | Symbol | Test Condition | | Min | Тур | Max | Unit | |--------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------|------------------------|-----|------|------|-------| | OFF CHARACTERISTICS | | | • | | | | | | Drain-to-Source Breakdown Voltage | V <sub>(BR)DSS</sub> | $V_{GS} = 0 \text{ V}, I_D = 250 \mu\text{A}$ | | 40 | | | V | | Drain-to-Source Breakdown Voltage<br>Temperature Coefficient | V <sub>(BR)DSS</sub> /T <sub>J</sub> | | | | 39 | | mV/°C | | Zero Gate Voltage Drain Current | I <sub>DSS</sub> | V <sub>GS</sub> = 0 V, | T <sub>J</sub> = 25°C | | | 1.0 | μΑ | | | | $V_{DS} = 40 \text{ V}$ | T <sub>J</sub> = 100°C | | | 10 | | | Gate-to-Source Leakage Current | $I_{GSS}$ | $V_{DS} = 0 V, V_{G}$ | <sub>S</sub> = ±30 V | | | ±100 | nA | | ON CHARACTERISTICS (Note 2) | | | | | | | | | Gate Threshold Voltage | V <sub>GS(TH)</sub> | $V_{GS} = V_{DS}, I_{D}$ | = 250 μΑ | 1.5 | | 3.5 | V | | Gate Threshold Temperature<br>Coefficient | V <sub>GS(TH)</sub> /T <sub>J</sub> | | | | -7.0 | | mV/°C | | Drain-to-Source On Resistance | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10 V, I | <sub>D</sub> = 40 A | | 4.9 | 5.8 | mΩ | | | | V <sub>GS</sub> = 5.0 V, | I <sub>D</sub> = 15 A | | 7.0 | 8.0 | | | Forward Transconductance | g <sub>FS</sub> | V <sub>GS</sub> = 10 V, I | <sub>D</sub> = 15 A | | 32 | | S | | CHARGES AND CAPACITANCES | | | | | | | | | Input Capacitance | C <sub>ISS</sub> | | | | 2700 | 4000 | pF | | Output Capacitance | C <sub>OSS</sub> | $V_{GS} = 0 \text{ V, f} = V_{DS} = 3$ | 1.0 MHz,<br>2 V | | 700 | 1400 | | | Reverse Transfer Capacitance | C <sub>RSS</sub> | • D3 – 3 | - ' | | 300 | 600 | | | Total Gate Charge | Q <sub>G(TOT)</sub> | | | | 88 | | nC | | Threshold Gate Charge | Q <sub>G(TH)</sub> | V <sub>GS</sub> = 10 V, V <sub>[</sub> | ns = 32 V, | | 3.25 | | 1 | | Gate-to-Source Charge | Q <sub>GS</sub> | I <sub>D</sub> = 40 | ĨĂ Í | | 9.5 | | | | Gate-to-Drain Charge | $Q_{GD}$ | 1 | | | 37 | | 1 | | SWITCHING CHARACTERISTICS, VC | is = 10 V (Note | 3) | | | | | | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 8.5 | | ns | | Rise Time | t <sub>r</sub> | $V_{GS}$ = 10 V, $V_{DD}$ = 32 V, $I_{D}$ = 40 A, $R_{G}$ = 2.5 $\Omega$ | | | 52 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | | | | 55 | | | | Fall Time | t <sub>f</sub> | | | | 70 | | | | SWITCHING CHARACTERISTICS, VC | is = <b>5 V</b> (Note 3 | ) | | | • | | • | | Turn-On Delay Time | t <sub>d(ON)</sub> | | | | 19 | | ns | | Rise Time | t <sub>r</sub> | $V_{GS} = 5 \text{ V}, V_{D}$ | n = 20 V. | | 153 | | | | Turn-Off Delay Time | t <sub>d(OFF)</sub> | $I_D = 20 \text{ A}, R_G = 2.5 \Omega$ | | | 32 | | 1 | | Fall Time | t <sub>f</sub> | | | | 42 | | 1 | | DRAIN-SOURCE DIODE CHARACTE | RISTICS | | • | | | | | | Forward Diode Voltage | $V_{SD}$ | $V_{GS} = 0 \text{ V},$ $T_{J} = 25^{\circ}\text{C}$ $T_{J} = 100^{\circ}\text{C}$ | | | 0.82 | 1.1 | V | | | | | | | TBD | | 7 | | Reverse Recovery Time | t <sub>RR</sub> | $V_{GS} = 0 \text{ V, } dI_{SD}/dt = 100 \text{ A/}\mu\text{s,}$ $I_{S} = 20 \text{ A}$ | | | 66 | | ns | | Charge Time | t <sub>a</sub> | | | | 35 | | 1 | | Discharge Time | t <sub>b</sub> | | | | 31 | | 1 | | Reverse Recovery Charge | Q <sub>RR</sub> | | | | 113 | | nC | Pulse Test: pulse width ≤ 300 μs, duty cycle ≤ 2%. Switching characteristics are independent of operating junction temperatures. #### **TYPICAL PERFORMANCE CURVES** 125 $V_{DS} \ge 10 \text{ V}$ ID, DRAIN CURRENT (AMPS) 100 75 50 $T_J = 125^{\circ}C$ 25 T<sub>J</sub> = 25°C $T_{.1} = -55^{\circ}C$ 0 0 2 5 6 V<sub>GS</sub>, GATE-TO-SOURCE VOLTAGE (VOLTS) Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics Figure 3. On-Resistance vs. Gate-to-Source Voltage Figure 4. On-Resistance vs. Drain Current and Gate Voltage Figure 5. On–Resistance Variation with Temperature Figure 6. Drain-to-Source Leakage Current vs. Voltage #### TYPICAL PERFORMANCE CURVES GATE-TO-SOURCE OR DRAIN-TO-SOURCE VOLTAGE (VOLTS) Figure 7. Capacitance Variation Figure 8. Gate-To-Source and Drain-To-Source Voltage vs. Total Charge Figure 9. Resistive Switching Time Variation vs. Gate Resistance Figure 10. Diode Forward Voltage vs. Current Figure 11. Maximum Rated Forward Biased Safe Operating Area Figure 12. Maximum Avalanche Energy vs. Starting Junction Temperature #### **TYPICAL PERFORMANCE CURVES** Figure 13. Thermal Response #### **PACKAGE DIMENSIONS** #### D<sup>2</sup>PAK 3 CASE 418B-04 ISSUE K - NOTES: 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. 3. 418B-01 THRU 418B-03 OBSOLETE, NEW STANDARD 418B-04. | | INCHES | | MILLIMETERS | | | | |-----|-----------|-------|-------------|----------|--|--| | DIM | MIN | MAX | MIN | MAX | | | | Α | 0.340 | 0.380 | 8.64 | 9.65 | | | | В | 0.380 | 0.405 | 9.65 | 10.29 | | | | С | 0.160 | 0.190 | 4.06 | 4.83 | | | | D | 0.020 | 0.035 | 0.51 | 0.89 | | | | Е | 0.045 | 0.055 | 1.14 | 1.40 | | | | F | 0.310 | 0.350 | 7.87 | 8.89 | | | | G | 0.100 | BSC | 2.54 | 2.54 BSC | | | | Н | 0.080 | 0.110 | 2.03 | 2.79 | | | | J | 0.018 | 0.025 | 0.46 | 0.64 | | | | K | 0.090 | 0.110 | 2.29 | 2.79 | | | | L | 0.052 | 0.072 | 1.32 | 1.83 | | | | М | 0.280 | 0.320 | 7.11 | 8.13 | | | | N | 0.197 REF | | 5.00 | REF | | | | Р | 0.079 REF | | 2.00 | REF | | | | R | 0.039 REF | | 0.99 | REF | | | | S | 0.575 | 0.625 | 14.60 | 15.88 | | | | V | 0.045 | 0.055 | 1.14 | 1.40 | | | - STYLE 2: PIN 1. GATE 2. DRAIN 3. SOURCE 4. DRAIN #### **SOLDERING FOOTPRINT\*** DIMENSIONS: MILLIMETERS <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and 👊 are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center N. American Technical Support: 800-282-9855 Toll Free Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative