# Dual NPN Bias Resistor Transistors R1 = 100 kΩ, R2 = $\infty$ kΩ # NPN Transistors with Monolithic Bias Resistor Network This series of digital transistors is designed to replace a single device and its external resistor bias network. The Bias Resistor Transistor (BRT) contains a single transistor with a monolithic bias network consisting of two resistors; a series base resistor and a base–emitter resistor. The BRT eliminates these individual components by integrating them into a single device. The use of a BRT can reduce both system cost and board space. #### **Features** - S and NSV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q101 Qualified and PPAP Capable - Simplifies Circuit Design - Reduces Board Space - Reduces Component Count - These Devices are Pb-Free, Halogen Free/BFR Free and are RoHS Compliant #### **MAXIMUM RATINGS** (T<sub>A</sub> = 25°C, common for Q1 and Q2, unless otherwise noted) | Rating | Symbol | Max | Unit | |--------------------------------|----------------------|-----|------| | Collector-Base Voltage | $V_{CBO}$ | 50 | Vdc | | Collector-Emitter Voltage | $V_{CEO}$ | 50 | Vdc | | Collector Current – Continuous | I <sub>C</sub> | 100 | mAdc | | Input Forward Voltage | $V_{IN(fwd)}$ | 40 | Vdc | | Input Reverse Voltage | V <sub>IN(rev)</sub> | 6 | Vdc | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|---------|-----------------------| | NSBC115TDP6T5G | SOT-963 | 8,000 / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # ON Semiconductor® www.onsemi.com # MARKING DIAGRAM SOT-963 CASE 527AD AF M = Specific Device Code = Date Code\* \*Date Code orientation may vary depending upon manufacturing location. #### **PIN CONNECTIONS** # THERMAL CHARACTERISTICS | | Symbol | Max | Unit | | |--------------------------------|--------------------------|-----------------------------------|--------------------------|-------------| | NSBC115TDP6 (SOT-963) One | Junction Heated | • | | | | | Note 1) | P <sub>D</sub> | 231<br>269<br>1.9<br>2.2 | mW<br>mW/°C | | , | Note 1)<br>Note 2) | $R_{ hetaJA}$ | 540<br>464 | °C/W | | NSBC115TDP6 (SOT-963) Both | Junction Heated (Note 3) | | | | | | Note 1) | P <sub>D</sub> | 339<br>408<br>2.7<br>3.3 | mW<br>mW/°C | | , | Note 1)<br>Note 2) | $R_{ hetaJA}$ | 369<br>306 | °C/W | | Junction and Storage Temperatu | ıre Range | T <sub>J</sub> , T <sub>stq</sub> | -55 to +150 | °C | FR-4 @ 100 mm<sup>2</sup>, 1 oz. copper traces, still air. FR-4 @ 500 mm<sup>2</sup>, 1 oz. copper traces, still air. Both junction heated values assume total power is sum of two equally powered channels. # **ELECTRICAL CHARACTERISTICS** (T<sub>A</sub> = 25°C, common for Q<sub>1</sub> and Q<sub>2</sub>, unless otherwise noted) | Characteristic | Symbol | Min | Тур | Max | Unit | |---------------------------------------------------------------------------------------------------------|--------------------------------|-----|-----|------|------| | OFF CHARACTERISTICS | | • | • | | | | Collector–Base Cutoff Current $(V_{CB} = 50 \text{ V}, I_E = 0)$ | I <sub>CBO</sub> | - | - | 100 | nAdc | | Collector–Emitter Cutoff Current $(V_{CE} = 50 \text{ V}, I_B = 0)$ | I <sub>CEO</sub> | - | - | 500 | nAdc | | Emitter-Base Cutoff Current (V <sub>EB</sub> = 6.0 V, I <sub>C</sub> = 0) | I <sub>EBO</sub> | _ | _ | 0.1 | mAdc | | Collector–Base Breakdown Voltage $(I_C = 10 \mu A, I_E = 0)$ | V <sub>(BR)</sub> CBO | 50 | - | - | Vdc | | Collector–Emitter Breakdown Voltage (Note 4) (I <sub>C</sub> = 2.0 mA, I <sub>B</sub> = 0) | V <sub>(BR)</sub> CEO | 50 | _ | - | Vdc | | ON CHARACTERISTICS | <u>.</u> | | - | | | | DC Current Gain (Note 4)<br>(I <sub>C</sub> = 5.0 mA, V <sub>CE</sub> = 10 V) | h <sub>FE</sub> | 160 | 350 | - | | | Collector–Emitter Saturation Voltage (Note 4) (I <sub>C</sub> = 10 mA, I <sub>B</sub> = 5.0 mA) | V <sub>CE(sat)</sub> | _ | - | 0.25 | Vdc | | Input Voltage (off) $(V_{CE} = 5.0 \text{ V}, I_C = 100 \mu\text{A})$ | V <sub>i(off)</sub> | - | 0.6 | - | Vdc | | Input Voltage (on)<br>(V <sub>CE</sub> = 0.2 V, I <sub>C</sub> = 1.0 mA) | V <sub>i(on)</sub> | _ | 1.0 | - | Vdc | | Output Voltage (on) (V <sub>CC</sub> = 5.0 V, V <sub>B</sub> = 2.5 V, R <sub>L</sub> = 1.0 k $\Omega$ ) | V <sub>OL</sub> | - | - | 0.2 | Vdc | | Output Voltage (off) ( $V_{CC} = 5.0 \text{ V}, V_B = 0.25 \text{ V}, R_L = 1.0 \text{ k}\Omega$ ) | V <sub>OH</sub> | 4.9 | _ | - | Vdc | | Input Resistor | R1 | 70 | 100 | 130 | kΩ | | Resistor Ratio | R <sub>1</sub> /R <sub>2</sub> | - | - | - | | <sup>4.</sup> Pulsed Condition: Pulse Width = 300 msec, Duty Cycle ≤ 2%. Figure 1. Derating Curve (1) SOT-963; 100 mm<sup>2</sup>, 1 oz. copper trace # TYPICAL CHARACTERISTICS NSBC115TDP6 Figure 2. V<sub>CE(sat)</sub> vs. I<sub>C</sub> Figure 3. DC Current Gain Figure 4. Output Capacitance Figure 5. Output Current vs. Input Voltage Figure 6. Input Voltage vs. Output Current ### PACKAGE DIMENSIONS SOT-963 CASE 527AD **ISSUE E** #### NOTES - DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994. CONTROLLING DIMENSION: MILLIMETERS - MAXIMUM LEAD THICKNESS INCLUDES LEAD FINISH THICKNESS. MINIMUM LEAD THICKNESS IS THE MINIMUM THICKNESS OF BASE MATERIAL. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD - FLASH, PROTRUSIONS, OR GATE BURRS. | | MILLIMETERS | | | | |-----|-------------|------|------|--| | DIM | MIN | NOM | MAX | | | Α | 0.34 | 0.37 | 0.40 | | | b | 0.10 | 0.15 | 0.20 | | | С | 0.07 | 0.12 | 0.17 | | | D | 0.95 | 1.00 | 1.05 | | | E | 0.75 | 0.80 | 0.85 | | | е | 0.35 BSC | | | | | HE | 0.95 | 1.00 | 1.05 | | | L | 0.19 REF | | | | | L2 | 0.05 | 0.10 | 0.15 | | #### **RECOMMENDED MOUNTING FOOTPRINT\*** \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. ON Semiconductor and (III) are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="https://www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. Coverage may be accessed at <a href="https://www.onsemi.com/site/par/-atent\_-warking.pgr">www.onsemi.com/site/par/-atent\_-warking.pgr</a>. On Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold ON Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that ON Semiconductor was negligent regarding the design or manufacture of the part. ON Semiconductor is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303-675-2175 or 800-344-3860 Toll Free USA/Canada Fax: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative