

## FOD8012 High CMR, Bi-Directional, Logic Gate Optocoupler

### Features

- Full Duplex, Bi-Directional
- 20kV/µs Minimum Common Mode Rejection
- High Speed:
  - 15Mbit/sec Data Rate (NRZ)
  - 60ns max. Propagation Delay
  - 15ns max. Pulse Width Distortion
  - 30ns max. Propagation Delay Skew
- 3.3V and 5V CMOS Compatibility
- Extended industrial temperate range, -40 to +110°C temperature range
- Safety and regulatory approvals
  - UL1577, 3750 VAC<sub>RMS</sub> for 1 min.
  - DIN EN/IEC60747-5-2 (approval pending)

## Applications

- Industrial fieldbus communications
- DeviceNet, CAN, RS485, RS232
- Microprocessor System Interface
- SPI, I<sup>2</sup>C
- Programmable Logic Control

**Functional Schematic** 

- Isolated Data Acquisition System
- Voltage Level Translator

## Description

The FOD8012 is a full duplex, bi-directional, high-speed logic gate Optocoupler, which supports isolated communications allowing digital signals to communicate between systems without conducting ground loops or hazardous voltages. It utilizes Fairchild's proprietary coplanar packaging technology, Optoplanar,<sup>®</sup> and opti-IC design to achieve minimum 20kV/µs Common Mode Noise Rejection (CMR) rating.

This high-speed logic gate optocoupler is highly integrated with 2 optically coupled channels arranged in bi-directional configuration, and housed in a compact 8-pin small outline package. Each optocoupler channel consists of a high-speed AlGaAs LED driven by a CMOS buffer IC coupled to a CMOS detector IC. The detector IC comprises of an integrated photodiode, a high-speed trans-impedance amplifier and a voltage comparator with an output driver. The CMOS technology coupled to the high efficiency of the LED achieves low power consumption as well as very high speed (60ns propagation delay, 15ns pulse width distortion).

## **Related Resources**

- FOD8001, High Noise Immunity, 3.3V/5V Logic Gate Optocoupler Datasheet
- www.fairchildsemi.com/products/opto/



#### **Truth Table**

| VIN  | LED | VO   |
|------|-----|------|
| High | OFF | High |
| Low  | ON  | Low  |

## **Pin Definitions**

| Pin<br>Number | Pin<br>Name      | Description                                                     |  |
|---------------|------------------|-----------------------------------------------------------------|--|
| 1             | V <sub>DD1</sub> | Supply Voltage to Channel-A detector IC and Channel-B buffer IC |  |
| 2             | V <sub>OA</sub>  | utput Voltage from Channel-A detector IC                        |  |
| 3             | V <sub>INB</sub> | nput Voltage to Channel-B buffer IC                             |  |
| 4             | GND <sub>1</sub> | Ground for Channel-A detector IC and Channel-B buffer IC        |  |
| 5             | GND <sub>2</sub> | Ground for Channel-A buffer IC and Channel-B detector IC        |  |
| 6             | V <sub>OB</sub>  | Output Voltage from Channel-B detector IC                       |  |
| 7             | V <sub>INA</sub> | Input Voltage to Channel-A buffer IC                            |  |
| 8             | V <sub>DD2</sub> | Supply Voltage to Channel-A buffer IC and Channel-B detector IC |  |

## Absolute Maximum Ratings (T<sub>A</sub>=25°C unless otherwise specified)

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol                              | Parameter                                                        | Value           | Units |
|-------------------------------------|------------------------------------------------------------------|-----------------|-------|
| T <sub>STG</sub>                    | Storage Temperature                                              | -40 to +125     | °C    |
| T <sub>OPR</sub>                    | Operating Temperature                                            | -40 to +110     | °C    |
| TJ                                  | Junction Temperature                                             | -40 to +130     | °C    |
| T <sub>SOL</sub>                    | Lead Solder Temperature<br>(Refer to Reflow Temperature Profile) | 260 for 10sec   | °C    |
| V <sub>DD1</sub> , V <sub>DD2</sub> | Supply Voltage                                                   | 0 to 6.0        | V     |
| V <sub>IA</sub> , V <sub>IB</sub>   | Input Voltage                                                    | -0.5 to VDD+0.5 | V     |
| I <sub>IA</sub> , I <sub>IB</sub>   | Input DC Current                                                 | -10 to +10      | μA    |
| V <sub>OA</sub> , V <sub>OB</sub>   | Output Voltage                                                   | -0.5 to VDD+0.5 | V     |
| I <sub>OA</sub> , I <sub>OB</sub>   | Average Output Current                                           | 10              | mA    |
| PDI                                 | Input Power Dissipation <sup>(1)</sup>                           | 60              | mW    |
| PD <sub>O</sub>                     | Output Power Dissipation <sup>(1)</sup>                          | 60              | mW    |

## **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol                              | Parameter                                       | Min. | Max.            | Unit |
|-------------------------------------|-------------------------------------------------|------|-----------------|------|
| T <sub>A</sub>                      | Ambient Operating Temperature                   | -40  | +110            | °C   |
| V <sub>DD1</sub> , V <sub>DD2</sub> | Supply Voltages (3.3V Operation) <sup>(2)</sup> | 3.0  | 3.6             | V    |
|                                     | Supply Voltages (5.0V Operation) <sup>(2)</sup> | 4.5  | 5.5             | V    |
| V <sub>IH</sub>                     | Logic High Input Voltage                        | 2.0  | V <sub>DD</sub> | V    |
| V <sub>IL</sub>                     | Logic Low Input Voltage                         | 0    | 0.8             | V    |
| t <sub>r</sub> , t <sub>f</sub>     | Input Signal Rise and Fall Time                 |      | 1.0             | ms   |

## **Isolation Characteristics**

| Symbol           | Parameter                      | Conditions                                                                                                                                                     | Min.             | Тур. | Max. | Units              |
|------------------|--------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|--------------------|
| V <sub>ISO</sub> | Input-Output Isolation Voltage | $\label{eq:linear_freq} \begin{array}{l} \mbox{freq} = 60 \mbox{Hz}, \mbox{t} = 1.0 \mbox{min}, \\ \mbox{I}_{I-O} \leq 10 \mbox{$\mu$} A^{(3)(4)} \end{array}$ | 3750             |      |      | Vac <sub>RMS</sub> |
| R <sub>ISO</sub> | Isolation Resistance           | $V_{I-O} = 500V^{(3)}$                                                                                                                                         | 10 <sup>11</sup> |      |      | Ω                  |
| C <sub>ISO</sub> | Isolation Capacitance          | $V_{I-O} = 0V$ , freq = 1.0MHz <sup>(3)</sup>                                                                                                                  |                  | 0.2  |      | pF                 |

Apply over all recommended conditions, typical value is measured at  $T_A = 25^{\circ}C$ 

## **Electrical Characteristics**

 $\label{eq:TA} \begin{array}{l} \mathsf{T}_{\mathsf{A}} = -40^{\circ} \mathsf{C} \text{ to } +110^{\circ} \mathsf{C}, \ 3.0 \mathsf{V} \leq \mathsf{V}_{\mathsf{DD}} \leq 5.5 \mathsf{V}, \ \text{unless otherwise specified.} \\ \text{Apply over all recommended conditions, typical value is measured at } \mathsf{V}_{\mathsf{DD1}} = \mathsf{V}_{\mathsf{DD2}} = +3.3 \mathsf{V}, \ \mathsf{T}_{\mathsf{A}} = 25^{\circ} \mathsf{C} \end{array}$ 

| Symbol                                | Parameter                 | Conditions                                                              | Min. | Тур. | Max. | Units |
|---------------------------------------|---------------------------|-------------------------------------------------------------------------|------|------|------|-------|
| I <sub>DD1L</sub> , I <sub>DD2L</sub> | Logic Low Supply Current  | $V_{IA}, V_{IB} = 0V$                                                   |      | 5.8  | 8.0  | mA    |
| I <sub>DD1H</sub> , I <sub>DD2H</sub> | Logic High Supply Current | $V_{IA}, V_{IB} = V_{DD}$                                               |      | 2.5  | 4.0  | mA    |
| I <sub>IA</sub> , I <sub>IB</sub>     | Input Current             |                                                                         | -10  |      | +10  | μA    |
| V <sub>OH</sub>                       | Logic High Output Voltage | $I_O = -20 \mu A, V DD = 3.3 V, V_I = V_{IH}$                           | 3.2  | 3.3  |      | V     |
|                                       |                           | $I_O = -4mA$ , VDD = 3.3V, V <sub>I</sub> = V <sub>IH</sub>             | 3.0  | 3.1  |      | V     |
|                                       |                           | $I_O = -20\mu A$ , VDD = 5V, $V_I = V_{IH}$                             | 4.9  | 5.0  |      | V     |
|                                       |                           | $I_{O} = -4mA$ , VDD = 5V, $V_{I} = V_{IH}$                             | 4.7  | 4.8  |      | V     |
| V <sub>OL</sub>                       | Logic Low Output Voltage  | $I_O = 20\mu A$ , VDD = 3.3V or 5V,<br>V <sub>I</sub> = V <sub>IL</sub> |      | 0    | 0.1  | V     |
|                                       |                           | $I_O = 4mA$ , VDD = 3.3V or 5V,<br>V <sub>I</sub> = V <sub>IL</sub>     |      | 0.26 | 0.6  | V     |

## **Switching Characteristics**

 $T_A$  = -40°C to +110°C, 3.0V  $\leq V_{DD} \leq$  5.5V, unless otherwise specified. Apply over all recommended conditions, typical value is measured at  $V_{DD1}$  =  $V_{DD2}$  = +3.3V,  $T_A$ =25°C

| Symbol               | Parameter                                                        | Conditions                                                  | Min. | Тур. | Max. | Units  |
|----------------------|------------------------------------------------------------------|-------------------------------------------------------------|------|------|------|--------|
| Data Rate            |                                                                  |                                                             |      |      | 15   | Mbit/s |
| t <sub>PHL</sub>     | Propagation Delay Time<br>to Logic Low Output                    | PW = 66.7ns, C <sub>L</sub> = 15pF                          |      | 37   | 60   | ns     |
| t <sub>PLH</sub>     | Propagation Delay Time<br>to Logic High Output                   | $PW = 66.7 \text{ns}, C_L = 15 \text{pF}$                   |      | 40   | 60   | ns     |
| PWD                  | Pulse Width Distortion,<br>  t <sub>PHL</sub> – t <sub>PLH</sub> | PW = 66.7ns, $C_L = 15 pF^{(5)}$                            |      | 3    | 15   | ns     |
| t <sub>PSK(CC)</sub> | Channel-Channel Skew                                             | PW = 66.7ns, $C_L = 15 pF^{(6)}$                            |      | 12   | 25   | ns     |
| t <sub>PSK(PP)</sub> | Part-Part Skew                                                   | PW = 66.7ns, $C_L = 15 pF^{(7)}$                            |      |      | 30   | ns     |
| t <sub>R</sub>       | Output Rise Time<br>(10% to 90%)                                 | PW = 66.7ns, C <sub>L</sub> = 15pF                          |      | 6.5  |      | ns     |
| t <sub>F</sub>       | Output Fall Time<br>(90% to 10%)                                 | PW = 66.7ns, C <sub>L</sub> = 15pF                          |      | 6.5  |      | ns     |
| CM <sub>H</sub>      | Common Mode Transient<br>Immunity at Output High                 | $V_{I} = V_{DD1}, V_{O} > 0.8V_{DD1}, V_{CM} = 1000V^{(8)}$ | 20   | 40   |      | kV/µs  |
| CM <sub>L</sub>      | Common Mode Transient<br>Immunity at Output Low                  | $V_{I} = 0V, V_{O} < 0.8V,$<br>$V_{CM} = 1000V^{(8)}$       | 20   | 40   |      | kV/µs  |

#### Notes:

- 1. No derating required.
- 0.1µF bypass capacitor must be connected between Pin 1 and 4, and 5 and 8. The capacitors should be kept close to the supply pins.
- 3. Device is considered a two terminal device: Pins 1, 2, 3 and 4 are shorted together and Pins 5, 6, 7 and 8 are shorted together.
- 4. 3,750 VAC<sub>RMS</sub> for 1 minute duration is equivalent to 4,500 VAC<sub>RMS</sub> for 1 second duration.
- PWD is equal to the magnitude of the worst case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen for one channel switching, while holding the other channel output at a low or high state, or while both channels are in synchronous data transmission mode.
- t<sub>PSK(CC)</sub> is equal to the magnitude of the worst case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between the two channels within a single device.
- t<sub>PSK(PP)</sub> is equal to the magnitude of the worst case difference in t<sub>PHL</sub> and/or t<sub>PLH</sub> that will be seen between any two units from the same manufacturing date code that are operated at same case temperature, at same operating conditions, with equal loads.
- 8. Common mode transient immunity at output high is the maximum tolerable positive dVcm/dt on the leading edge of the common mode impulse signal, Vcm, to assure that the output will remain high. Common mode transient immunity at output low is the maximum tolerable negative dVcm/dt on the trailing edge of the common pulse signal, Vcm, to assure that the output will remain low.











FOD8012 — High CMR, Bi-Directional, Logic Gate Optocoupler



Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <u>http://www.fairchildsemi.com/packaging/</u>

FOD8012 — High CMR, Bi-Directional, Logic Gate Optocoupler



#### Note:

All dimensions are in millimeters.

## **Ordering Information**

| Option    | Order Entry Identifier | Description                                               |
|-----------|------------------------|-----------------------------------------------------------|
| No Suffix | FOD8012                | Small outline 8-pin, shipped in tubes (50 units per tube) |
| R2        | FOD8012R2              | Small outline 8-pin, tape and reel (2,500 units per reel) |

All packages are lead free per JEDEC: J-STD-020B standard.

## **Marking Information**



| Definitions |                                               |
|-------------|-----------------------------------------------|
| 1           | Fairchild logo                                |
| 2           | Device number                                 |
| 3           | One digit year code, e.g., '8'                |
| 4           | Two digit work week ranging from '01' to '53' |
| 5           | Assembly package code                         |



| Profile Freature                                          | Pb-Free Assembly Profile |  |  |
|-----------------------------------------------------------|--------------------------|--|--|
| Temperature Min. (Tsmin)                                  | 150°C                    |  |  |
| Temperature Max. (Tsmax)                                  | 200°C                    |  |  |
| Time (t <sub>S</sub> ) from (Tsmin to Tsmax)              | 60–120 seconds           |  |  |
| Ramp-up Rate (t <sub>L</sub> to t <sub>P</sub> )          | 3°C/second max.          |  |  |
| Liquidous Temperature (T <sub>L</sub> )                   | 217°C                    |  |  |
| Time (t <sub>L</sub> ) Maintained Above (T <sub>L</sub> ) | 60–150 seconds           |  |  |
| Peak Body Package Temperature                             | 245°C +0°C / -5°C        |  |  |
| Time (t <sub>P</sub> ) within 5°C of 245°C                | 30 seconds               |  |  |
| Ramp-down Rate (T <sub>P</sub> to T <sub>L</sub> )        | 6°C/second max.          |  |  |
| Time 25°C to Peak Temperature                             | 8 minutes max.           |  |  |

# FAIRCHILD.

#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

®

Sync-Lock™

AccuPower™ AX-CAP®\* BitSiC™ Build it Now™ CorePLUS™ CorePOWER™ *CROSSVOLT*™ CTL™ CUrrent Transfer Logic™ DEUXPEED® Dual Cool™ EcoSPARK® EfficientMax™ ESBC™ Fairchid®

Fairchild<sup>®</sup> Fairchild Semiconductor<sup>®</sup> FACT Quiet Series<sup>™</sup> FAST<sup>®</sup> FastvCore<sup>™</sup> FETBench<sup>™</sup> FPS<sup>™</sup> FRFFT® Global Power Resource<sup>SM</sup> GreenBridge™ Green FPS™ Green FPS™ e-Series™ Gmax™ GTO™ IntelliMAX™ **ISOPLANAR™** Making Small Speakers Sound Louder and Better™ MegaBuck™ MICROCOUPLER™ MicroFET™ MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ mWSaver® OptoHiT™ **OPTOLOGIC® OPTOPLANAR**<sup>®</sup>

F-PFS™

PowerTrench<sup>®</sup> PowerXS<sup>™</sup> Programmable Active Droop™ **QFET**<sup>®</sup> QS™ Quiet Series™ RapidConfigure™ Saving our world, 1mW/W/kW at a time™ SignalWise™ SmartMax™ SMART START™ Solutions for Your Success™ SPM<sup>®</sup> **STEALTH™** SuperFET<sup>®</sup> SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS<sup>®</sup> SyncFET™

TinyBoost<sup>®</sup> TinyBuck<sup>®</sup>

TinyCalc™ TinyLogic® TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TranSiC™ TriFault Detect™ TRUECURRENT®\* µSerDes™



UHC<sup>®</sup> Ultra FRFET™ UniFET™ VCX™ VisualMax™ VoltagePlus™ XS™ 仙童™

\* Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

#### As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized for their assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                             |
|--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                          |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                                  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor.<br>The datasheet is for reference information only.                                                    |

Rev. 168