# **PowerTrench® Power Stage** # **Asymmetric Dual N-Channel MOSFET** ### Description This device includes two specialized N-Channel MOSFETs in a dual PQFN package. The switch node has been internally connected to enable easy placement and routing of synchronous buck converters. The control MOSFET (Q1) and synchronous SyncFET (Q2) have been designed to provide optimal power efficiency. #### **Features** Q1: N-Channel - Max $r_{DS(on)} = 8 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 13 \text{ A}$ - Max $r_{DS(on)}$ = 11 m $\Omega$ at $V_{GS}$ = 4.5 V, $I_D$ = 11 A Q2: N–Channel - Max $r_{DS(on)} = 1.8 \text{ m}\Omega$ at $V_{GS} = 10 \text{ V}$ , $I_D = 30 \text{ A}$ - Max $r_{DS(on)} = 2.2 \text{ m}\Omega$ at $V_{GS} = 4.5 \text{ V}$ , $I_D = 27 \text{ A}$ - Low Inductance Packaging Shortens Rise/Fall Times, Resulting in Lower Switching Losses - MOSFET Integration Enables Optimum Layout for Lower Circuit Inductance and Reduced Switch Node Ringing - These Devices are Pb-Free and are RoHS Compliant #### **Applications** - Computing - Communications - General Purpose Point of Load - Notebook VCORE ON Semiconductor® www.onsemi.com ### **ORDERING INFORMATION** See detailed ordering and shipping information on page 2 of this data sheet. # **MAXIMUM RATINGS** ( $T_A = 25^{\circ}C$ unless otherwise noted) | Symbol | Rating | Q1 | Q2 | Unit | | |-----------------------------------|----------------------------------------------------------------------|---------------|---------------|------|--| | V <sub>DS</sub> | Drain to Source Voltage | 30 | 30 | V | | | Bvdsst | Bvdsst (Transient) < 100 ns | 36 | 36 | V | | | $V_{GS}$ | Gate to Source Voltage (Note 3) | ±20 | ±12 | V | | | I <sub>D</sub> | Drain Current – Continuous (Package limited) (T <sub>C</sub> = 25°C) | 30 | 60 | Α | | | | Drain Current – Continuous (Silicon limited) (T <sub>C</sub> = 25°C) | , | | | | | | Drain Current – Continuous (T <sub>A</sub> = 25°C) | 13 (Note 6a) | 30 (Note 6b) | | | | | Drain Current – Pulsed | lsed 40 120 | | | | | E <sub>AS</sub> | Single Pulse Avalanche Energy | 33 (Note 4) | 86 (Note 5) | mJ | | | P <sub>D</sub> | Power Dissipation for Single Operation (T <sub>A</sub> = 25°C) | 2.2 (Note 6a) | 2.5 (Note 6b) | W | | | | Power Dissipation for Single Operation (T <sub>A</sub> = 25°C) | 1 (Note 6c) | 1 (Note 6d) | | | | T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range | –55 to | +150 | °C | | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. # THERMAL CHARACTERISTICS | Symbol | Parameter | Q1 | Q2 | Unit | |----------------|-----------------------------------------|---------------|---------------|------| | $R_{ heta JA}$ | Thermal Resistance, Junction-to-Ambient | 57 (Note 6a) | 50 (Note 6b) | °C/W | | $R_{ heta JA}$ | Thermal Resistance, Junction-to-Ambient | 125 (Note 6c) | 120 (Note 6d) | °C/W | | $R_{ heta JC}$ | Thermal Resistance, Junction-to-Case | 2.9 | 2.2 | °C/W | ### PACKAGE MARKING AND ORDERING INFORMATION | Device | Device Marking | Package | Reel Size | Tape Width | Quantity | |-----------|----------------|----------|-----------|------------|------------| | FDMS3660S | 22CF<br>07OD | Power 56 | 13″ | 12 mm | 3000 Units | Table 1. ELECTRICAL CHARACTERISTICS $T_J = 25^{\circ}C$ unless otherwise noted | Symbol | Parameter | Test Conditions | Type | Min | Тур | Max | Units | |-----------------------------------------|-------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------|--------------------------|-------------------|----------| | OFF CHAR | ACTERISTICS | | | | | | | | BV <sub>DSS</sub> | Drain to Source Breakdown Voltage | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | V | | | | ΔBV <sub>DSS</sub> /<br>ΔΤ <sub>J</sub> | Breakdown Voltage Temperature<br>Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C Q1 16 $I_D$ = 10 mA, referenced to 25°C Q2 24 | | | mV/°C | | | | I <sub>DSS</sub> | Zero Gate Voltage Drain Current | V <sub>DS</sub> = 24 V, V <sub>GS</sub> = 0 V Q1 Q2 150 | | 1<br>500 | μ <b>Α</b><br>μ <b>Α</b> | | | | I <sub>GSS</sub> | Gate to Source Leakage Current | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V<br>V <sub>GS</sub> = 12 V, V <sub>DS</sub> = 0 V | Q1<br>Q2 | | | 100<br>100 | nA<br>nA | | ON CHARA | CTERISTICS | | | | | | | | V <sub>GS(th)</sub> | Gate to Source Threshold Voltage | $V_{GS} = V_{DS}, I_D = 250 \mu\text{A}$ Q1 1.1 1.9 Q2 1.1 1.5 | | 2.7<br>2.2 | V | | | | $\Delta V_{GS(th)}/ \Delta T_J$ | Gate to Source Threshold Voltage<br>Temperature Coefficient | $I_D$ = 250 $\mu$ A, referenced to 25°C Q1 -6<br>$I_D$ = 10 mA, referenced to 25°C Q2 -3 | | | mV/°C | | | | r <sub>DS(on)</sub> | Drain to Source On Resistance | $V_{GS} = 10 \text{ V}, I_D = 13 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 11 \text{ A}$<br>$V_{GS} = 10 \text{ V}, I_D = 13 \text{ A}, T_J = 125^{\circ}\text{C}$ | Q1 | | 4<br>6<br>5.7 | 8<br>11<br>8.7 | mΩ | | | | $V_{GS} = 10 \text{ V}, I_D = 30 \text{ A}$<br>$V_{GS} = 4.5 \text{ V}, I_D = 27 \text{ A}$<br>$V_{GS} = 10 \text{ V}, I_D = 30 \text{ A}, T_J = 125^{\circ}\text{C}$ | Q2 | | 1.3<br>1.5<br>1.86 | 1.8<br>2.2<br>2.6 | | Table 1. ELECTRICAL CHARACTERISTICS T<sub>.J</sub> = 25°C unless otherwise noted | Symbol | Parameter | Tes | st Conditions | Туре | Min | Тур | Max | Units | |---------------------|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|----------------------|------------|--------------------------|--------------------------|-------| | ON CHARA | CTERISTICS | | | • | • | • | • | | | 9FS | Forward Transconductance | $V_{DS} = 5 \text{ V}, I_{D} = V_{DS} = 5 \text{ V}, I_{D} = 0$ | 13 A<br>30 A | Q1<br>Q2 | | 62<br>231 | | S | | DYNAMIC ( | CHARACTERISTICS | | | | | | | | | C <sub>iss</sub> | Input Capacitance | Q1:<br>V <sub>DS</sub> = 15 V, V <sub>G</sub> | S = 0 V, f = 1 MHZ | Q1<br>Q2 | | 1325<br>4130 | 1765<br>5493 | pF | | C <sub>oss</sub> | Output Capacitance | Q2:<br>Vpc = 15 V Vc | <sub>S</sub> = 0 V, f = 1 MHZ | Q1<br>Q2 | | 466<br>915 | 620<br>1220 | pF | | C <sub>rss</sub> | Reverse Transfer Capacitance | _ v <sub>DS</sub> = 10 v, v <sub>G</sub> | S = 0 v, 1 = 1 Will 12 | Q1<br>Q2 | | 46<br>124 | 70<br>185 | pF | | $R_g$ | Gate Resistance | | | Q1<br>Q2 | 0.2<br>0.2 | 0.6<br>0.8 | 2 3 | Ω | | SWITCHING | G CHARACTERISTICS | | | | | | | | | t <sub>d(on)</sub> | Turn-On Delay Time | Q1:<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> | = 13 A, R <sub>GEN</sub> = 6 Ω | Q1<br>Q2 | | 7.7<br>11 | 15<br>20 | ns | | t <sub>r</sub> | Rise Time | Q2: $V_{DD} = 15 \text{ V}, I_{D} = 30 \text{ A}, R_{GEN} = 6 \Omega$ | | Q1<br>Q2 | | 2.2<br>5 | 10<br>10 | ns | | t <sub>d(off)</sub> | Turn-Off Delay Time | | | Q1<br>Q2 | | 19<br>40 | 34<br>64 | ns | | t <sub>f</sub> | Fall Time | | | Q1<br>Q2 | | 1.8<br>3.9 | 10<br>10 | ns | | Qg | Total Gate Charge | V <sub>GS</sub> = 0 V to<br>10 V | V <sub>GS</sub> = 0 V to Q1<br>10 V V <sub>DD</sub> = 15 V, I <sub>D</sub> = 13 A | Q1<br>Q2 | | 21<br>62 | 29<br>87 | nC | | Qg | Total Gate Charge | V <sub>GS</sub> = 0 V to<br>4.5 V | Q2<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 30 A | Q1<br>Q2 | | 9.5<br>29 | 13<br>41 | nC | | Q <sub>gs</sub> | Gate to Source Gate Charge | Q1<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 13 A<br>Q2<br>V <sub>DD</sub> = 15 V, I <sub>D</sub> = 30 A | | Q1<br>Q2 | | 3.9<br>9 | | nC | | Q <sub>gd</sub> | Gate to Drain "Miller" Charge | | | Q1<br>Q2 | | 2.6<br>7 | | nC | | DRAIN-SO | URCE DIODE CHARACTERISTICS | | | | | | | | | $V_{SD}$ | Source to Drain Diode Forward Voltage | $V_{GS} = 0 \text{ V}, I_{S} = 13 \text{ A (Note 2)}$<br>$V_{GS} = 0 \text{ V}, I_{S} = 2 \text{ A (Note 2)}$<br>$V_{GS} = 0 \text{ V}, I_{S} = 30 \text{ A (Note 2)}$<br>$V_{GS} = 0 \text{ V}, I_{S} = 2 \text{ A (Note 2)}$ | | Q1<br>Q1<br>Q2<br>Q2 | | 0.8<br>0.7<br>0.8<br>0.6 | 1.2<br>1.2<br>1.2<br>1.2 | V | | t <sub>rr</sub> | Reverse Recovery Time | | | | | 26<br>29 | 42<br>46 | ns | | Q <sub>rr</sub> | Reverse Recovery Charge | Q2 $I_F = 30 \text{ A, di/dt}$ | = 300 A/μs | Q1<br>Q2 | | 10<br>32 | 20<br>50 | nC | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. <sup>1.</sup> R<sub>0JA</sub> is determined with the device mounted on a 1 in<sup>2</sup> pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR–4 material. R<sub>0JC</sub> is guaranteed by design while $R_{\theta CA}$ is determined by the user's board design. 2. Pulse Test: Pulse Width < 300 $\mu s$ , Duty cycle < 2.0%. <sup>3.</sup> As an N-ch device, the negative Vgs rating is for low duty cycle pulse occurrence only. No continuous rating is implied with the negative Vgs <sup>4.</sup> $E_{AS}$ of 33 mJ is based on starting $T_J = 25^{\circ}\text{C}$ ; N-ch: L = 1.9 mH, $I_{AS} = 6$ A, $V_{DD} = 27$ V, $V_{GS} = 10$ V. 100% test at L= 0.1 mH, $I_{AS} = 16$ A. 5. $E_{AS}$ of 86 mJ is based on starting $T_J = 25^{\circ}\text{C}$ ; N-ch: L = 0.6 mH, $I_{AS} = 17$ A, $V_{DD} = 27$ V, $V_{GS} = 10$ V. 100% test at L= 0.1 mH, $I_{AS} = 31$ A. - a) 57°C/W when mounted on a 1 in² pad of 2 oz copper b) 50°C/W when mounted on a 1 in² pad of 2 oz copper c) 125°C/W when mounted on a minimum pad of 2 oz copper d) 120°C/W when mounted on a minimum pad of 2 oz copper # TYPICAL CHARACTERISTICS (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted Figure 1. On Region Characteristics Figure 3. Normalized On Resistance vs. Junction Temperature Figure 5. Transfer Characteristics Figure 2. Normalized On–Resistance vs. Drain Current and Gate Voltage Figure 4. On-Resistance vs. Gate to Source Voltage Figure 6. Source to Drain Diode Forward Voltage vs. Source Current # TYPICAL CHARACTERISTICS (Q1 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted Figure 7. Gate Charge Characteristics Figure 9. Unclamped Inductive Switching Capability Figure 11. Forward Bias Safe Operating Area Figure 8. Capacitance vs. Drain to Source Voltage Figure 10. Maximum Continuous Drain Current vs. Case Temperature Figure 12. Single Pulse Maximum Power Dissipation # TYPICAL CHARACTERISTICS (Q1 N–Channel) $T_J = 25^{\circ}C$ unless otherwise noted Figure 13. Junction-to-Ambient Transient Thermal Response Curve # TYPICAL CHARACTERISTICS (Q2 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted Figure 14. On Region Characteristics Figure 16. Normalized On–Resistance vs. Junction Temperature Figure 18. Transfer Characteristics Figure 15. Normalized On–Resistance vs. Drain Current and Gate Voltage Figure 17. On–Resistance vs. Gate to Source Voltage Figure 19. Source to Drain Diode Forward Voltage vs. Source Current # TYPICAL CHARACTERISTICS (Q2 N-Channel) T<sub>J</sub> = 25°C unless otherwise noted Figure 20. Gate Charge Characteristics Figure 22. Unclamped Inductive Switching Capability Figure 24. Forward Bias Safe Operating Area Figure 21. Capacitance vs. Drain to Source Voltage Figure 23. Maximum Continuous Drain Current vs. Case Temperature Figure 25. Single Pulse Maximum Power Dissipation # TYPICAL CHARACTERISTICS (Q2 N–Channel) $T_J = 25^{\circ}C$ unless otherwise noted Figure 26. Junction-to-Ambient Transient Thermal Response Curve ### TYPICAL CHARACTERISTICS (continued) ### **SyncFET Schottky Body Diode Characteristics** ON Semiconductor's SyncFET process embeds a Schottky diode in parallel with PowerTrench MOSFET. This diode exhibits similar characteristics to a discrete external Schottky diode in parallel with a MOSFET. Figure 27. FDMS3660S SyncFET Body Diode Reverse Recovery Characteristic Figure 27 shows the reverses recovery characteristic of the FDMS001N025DSD. Schottky barrier diodes exhibit significant leakage at high temperature and high reverse voltage. This will increase the power in the device. Figure 28. SyncFET Body Diode Reverse Leakage vs. Drain-Source Voltage ### **Application Information** ### **Switch Node Ringing Suppression** ON Semiconductor's Power Stage products incorporate a proprietary design that minimizes the peak overshoot, ringing voltage on the switch node (PHASE) without the need of any external snubbing components in a buck converter. As shown in the Figure 29, the Power Stage solution rings significantly less than competitor solutions under the same set of test conditions. Figure 29. Power Stage Phase Node Rising Edge, High Side Turn On Figure 30. Shows the Power Stage in a Buck Converter Topology # **Recommended PCB Layout Guidelines** As a PCB designer, it is necessary to address critical issues in layout to minimize losses and optimize the performance of the power train. Power Stage is a high power density solution and all high current flow paths, such as VIN (D1), PHASE (S1/D2) and GND (S2), should be short and wide for better and stable current flow, heat radiation and system performance. A recommended layout procedure is discussed below to maximize the electrical and thermal performance of the part. Figure 31. Recommended PCB Layout # Following is a guideline, not a requirement which the PCB designer should consider: - 1. Input ceramic bypass capacitors C1 and C2 must be placed close to the D1 and S2 pins of Power Stage to help reduce parasitic inductance and high frequency conduction loss induced by switching operation. C1 and C2 show the bypass capacitors placed close to the part between D1 and S2. Input capacitors should be connected in parallel close to the part. Multiple input caps can be connected depending upon the application. - 2. The PHASE copper trace serves two purposes; In addition to being the current path from the Power Stage package to the output inductor (L), it also serves as heat sink for the lower FET in the Power Stage package. The trace should be short and wide enough to present a low resistance path for the high current flow between the Power Stage and the inductor. This is done to minimize conduction losses and limit temperature rise. Please note that the PHASE node is a high voltage and high frequency switching node with high noise potential. Care should be taken to minimize coupling to adjacent traces. The reference layout in Figure 31 shows a good balance between the thermal and electrical performance of Power Stage. - 3. Output inductor location should be as close as possible to the Power Stage device for lower power loss due to copper trace resistance. A shorter and wider PHASE trace to the inductor reduces the conduction loss. Preferably the Power Stage should be directly in line (as shown in Figure 31) with the inductor for space savings and compactness. - 4. The PowerTrench Technology MOSFETs used in the Power Stage are effective at minimizing phase node ringing. It allows the part to operate well - within the breakdown voltage limits. This eliminates the need to have an external snubber circuit in most cases. If the designer chooses to use an RC snubber, it should be placed close to the part between the PHASE pad and S2 pins to dampen the high–frequency ringing. - 5. The driver IC should be placed close to the Power Stage part with the shortest possible paths for the High Side gate and Low Side gates through a wide trace connection. This eliminates the effect of parasitic inductance and resistance between the driver and the MOSFET and turns the devices on and off as efficiently as possible. At higher-frequency operation this impedance can limit the gate current trying to charge the MOSFET input capacitance. This will result in slower rise and fall times and additional switching losses. Power Stage has both the gate pins on the same side of the package which allows for back mounting of the driver IC to the board. This provides a very compact path for the drive signals and improves efficiency of the part. - 6. S2 pins should be connected to the GND plane with multiple vias for a low impedance grounding. Poor grounding can create a noise transient offset voltage level between S2 and driver ground. This could lead to faulty operation of the gate driver and MOSFET. - 7. Use multiple vias on each copper area to interconnect top, inner and bottom layers to help smooth current flow and heat conduction. Vias should be relatively large, around 8 mils to 10 mils, and of reasonable inductance. Critical high frequency components such as ceramic bypass caps should be located close to the part and on the same side of the PCB. If not feasible, they should be connected from the backside via a network of low inductance vias. ### **PACKAGE DIMENSIONS** #### PACKAGE DIMENSIONS PowerTrench is a registered trademark of Semiconductor Components Industries, LLC (SCILLC) ON Semiconductor and in are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor, "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor data sheets and/or specification by customer's technical experts. ON Semiconductor data one to convey any license under its patent rights nor the rights of others. ON Semiconductor are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices or me ### **PUBLICATION ORDERING INFORMATION** #### LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor 19521 E. 32nd Pkwy, Aurora, Colorado 80011 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5817–1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative