# MPC5746C Microcontroller Datasheet

### Features

- 1 × 160 MHz Power Architecture® e200z4 Dual issue, 32-bit CPU
  - Single precision floating point operations
  - 8 KB instruction cache and 4 KB data cache
  - Variable length encoding (VLE) for significant code density improvements
- 1 x 80 MHz Power Architecture® e200z2 Single issue, 32-bit CPU
  - Using variable length encoding (VLE) for significant code size footprint reduction
- End to end ECC
  - All bus masters, for example, cores, generate a single error correction, double error detection (SECDED) code for every bus transaction
  - SECDED covers 64-bit data and 29-bit address
- Memory interfaces
  - 3 MB on-chip flash memory supported with the flash memory controller
  - 3 x flash memory page buffers (3-port flash memory controller)
  - 384 KB on-chip SRAM across three RAM ports
- Clock interfaces
  - 8-40 MHz external crystal (FXOSC)
  - 16 MHz IRC (FIRC)
  - 128 KHz IRC (SIRC)
  - 32 KHz external crystal (SXOSC)
  - Clock Monitor Unit (CMU)
  - Frequency modulated phase-locked loop (FMPLL)
  - Real Time Counter (RTC)
- System Memory Protection Unit (SMPU) with up to 32 region descriptors and 16-byte region granularity
- 16 Semaphores to manage access to shared resources
- Interrupt controller (INTC) capable of routing interrupts to any CPU
- Crossbar switch architecture for concurrent access to peripherals, flash memory, and RAM from multiple bus masters

# **MPC5746C**

- 32-channel eDMA controller with multiple transfer request sources using DMAMUX
- Boot Assist Flash (BAF) supports internal flash programming via a serial link (SCI)
- Analog
  - Two analog-to-digital converters (ADC), one 10-bit and one 12-bit
  - Three analog comparators
  - Cross Trigger Unit to enable synchronization of ADC conversions with a timer event from the eMIOS or from the PIT
- Communication
  - Four Deserial Serial Peripheral Interface (DSPI)
  - Four Serial Peripheral interface (SPI)
  - 16 serial communication interface (LIN) modules
  - Eight enhanced FlexCAN3 with FD support
  - Four inter-IC communication interface (I2C)
  - ENET complex (10/100 Ethernet) that supports Multi queue with AVB support, 1588, and MII/ RMII
  - Dual-channel FlexRay controller
- Audio
  - Synchronous Audio Interface (SAI)
  - Fractional clock dividers (FCD) operating in conjunction with the SAI
- Configurable I/O domains supporting FlexCAN, LINFlexD, Ethernet, and general I/O
- Supports wake-up from low power modes via the WKPU controller
- On-chip voltage regulator (VREG)
- Debug functionality
  - e200z2 core:NDI per IEEE-ISTO 5001-2008 Class3+
  - e200z4 core: NDI per IEEE-ISTO 5001-2008 Class 3+

NXP reserves the right to change the production detail specifications as may be required to permit improvements in the design of its products.



- Timer
  - 16 Periodic Interrupt Timers (PITs)
  - Two System Timer Modules (STM)
  - Three Software Watchdog Timers (SWT)
  - 64 Configurable Enhanced Modular Input Output Subsystem (eMIOS) channels
- Device/board boundary Scan testing supported with Joint Test Action Group (JTAG) of IEEE 1149.1 and IEEE 1149.7 (CJTAG)
- Security
  - Hardware Security Module (HSMv2)
  - Password and Device Security (PASS) supporting advanced censorship and life-cycle management
  - One Fault Collection and Control Unit (FCCU) to collect faults and issue interrupts
- Functional Safety
  - ISO26262 ASIL-B compliance
- Multiple operating modes
  - Includes enhanced low power operation

# **Table of Contents**

| 1 | Block  | diagram                                    |                                                  |  |  |  |  |
|---|--------|--------------------------------------------|--------------------------------------------------|--|--|--|--|
| 2 | Famil  | y compari                                  | son4                                             |  |  |  |  |
| 3 | Order  | ing parts                                  |                                                  |  |  |  |  |
|   | 3.1    | Determin                                   | ing valid orderable parts8                       |  |  |  |  |
|   | 3.2    | Ordering                                   | Information9                                     |  |  |  |  |
| 4 | Gener  | al                                         |                                                  |  |  |  |  |
|   | 4.1    | Absolute                                   | maximum ratings9                                 |  |  |  |  |
|   | 4.2    | Recomm                                     | ended operating conditions11                     |  |  |  |  |
|   | 4.3    | Voltage 1                                  | regulator electrical characteristics             |  |  |  |  |
|   | 4.4    | Voltage 1                                  | nonitor electrical characteristics17             |  |  |  |  |
|   | 4.5    | Supply c                                   | urrent characteristics 18                        |  |  |  |  |
|   | 4.6    | Electrost                                  | atic discharge (ESD) characteristics             |  |  |  |  |
|   | 4.7    | Electrom                                   | agnetic Compatibility (EMC) specifications22     |  |  |  |  |
| 5 | I/O pa | arameters                                  |                                                  |  |  |  |  |
|   | 5.1    | AC speci                                   | fications @ 3.3 V Range23                        |  |  |  |  |
|   | 5.2    | DC electr                                  | rical specifications @ 3.3V Range24              |  |  |  |  |
|   | 5.3    | AC specifications @ 5 V Range25            |                                                  |  |  |  |  |
|   | 5.4    | DC electrical specifications @ 5 V Range25 |                                                  |  |  |  |  |
|   | 5.5    | Reset pac                                  | electrical characteristics                       |  |  |  |  |
|   | 5.6    | PORST e                                    | electrical specifications                        |  |  |  |  |
| 6 | Periph | neral opera                                | ating requirements and behaviours                |  |  |  |  |
|   | 6.1    | Analog                                     |                                                  |  |  |  |  |
|   |        | 6.1.1                                      | ADC electrical specifications                    |  |  |  |  |
|   |        | 6.1.2                                      | Analog Comparator (CMP) electrical               |  |  |  |  |
|   |        |                                            | specifications                                   |  |  |  |  |
|   | 6.2    | Clocks an                                  | nd PLL interfaces modules                        |  |  |  |  |
|   |        | 6.2.1                                      | Main oscillator electrical characteristics34     |  |  |  |  |
|   |        | 6.2.2                                      | 32 kHz Oscillator electrical specifications      |  |  |  |  |
|   |        | 6.2.3                                      | 16 MHz RC Oscillator electrical specifications36 |  |  |  |  |
|   |        | 6.2.4                                      | 128 KHz Internal RC oscillator Electrical        |  |  |  |  |
|   |        |                                            | specifications                                   |  |  |  |  |
|   |        | 6.2.5                                      | PLL electrical specifications                    |  |  |  |  |
|   | 6.3    | Memory                                     | interfaces                                       |  |  |  |  |
|   |        | 6.3.1                                      | Flash memory program and erase specifications38  |  |  |  |  |

|       | 6.3.2       | Flash memory Array Integrity and Margin Read       |
|-------|-------------|----------------------------------------------------|
|       |             | specifications                                     |
|       | 6.3.3       | Flash memory module life specifications40          |
|       | 6.3.4       | Data retention vs program/erase cycles             |
|       | 6.3.5       | Flash memory AC timing specifications 41           |
|       | 6.3.6       | Flash read wait state and address pipeline control |
|       |             | settings                                           |
| 6.4   | Commu       | nication interfaces43                              |
|       | 6.4.1       | DSPI timing                                        |
|       | 6.4.2       | FlexRay electrical specifications                  |
|       |             | 6.4.2.1 FlexRay timing                             |
|       |             | 6.4.2.2 TxEN                                       |
|       |             | 6.4.2.3 TxD                                        |
|       |             | 6.4.2.4 RxD                                        |
|       | 6.4.3       | Ethernet switching specifications                  |
|       | 6.4.4       | SAI electrical specifications 53                   |
| 6.5   | Debug sj    | pecifications                                      |
|       | 6.5.1       | JTAG interface timing                              |
|       | 6.5.2       | Nexus timing                                       |
|       | 6.5.3       | WKPU/NMI timing 60                                 |
|       | 6.5.4       | External interrupt timing (IRQ pin)61              |
| Theri | nal attribu | tes                                                |
| 7.1   | Thermal     | attributes                                         |
| Dime  | ensions     |                                                    |
| 8.1   | Obtainin    | g package dimensions65                             |
| Pinou | ıts         |                                                    |
| 9.1   | Package     | pinouts and signal descriptions66                  |
| Reset | sequence    |                                                    |
| 10.1  | Reset see   | quence                                             |
|       | 10.1.1      | Reset sequence duration                            |
|       | 10.1.2      | BAF execution duration                             |
|       | 10.1.3      | Reset sequence description                         |
| Revis | sion Histor | y69                                                |
| 11.1  | Revision    | History                                            |

# 1 Block diagram



Figure 1. MPC5746C block diagram

# 2 Family comparison

The following table provides a summary of the different members of the MPC5746C family and their proposed features. This information is intended to provide an understanding of the range of functionality offered by this family. For full details of all of the family derivatives please contact your marketing representative.

## NOTE

All optional features (Flash memory, RAM, Peripherals) start with lowest number or address (e.g., FlexCAN0) and end at highest available number or address (e.g., MPC574xB/C have 6 CAN, ending with FlexCAN5).

| Feature                                        | MPC5745B        | MPC5744B                              | MPC5746B                                   | MPC5744C                  | MPC5745C                              | MPC5746C                                   |  |  |
|------------------------------------------------|-----------------|---------------------------------------|--------------------------------------------|---------------------------|---------------------------------------|--------------------------------------------|--|--|
| CPUs                                           | e200z4          | e200z4                                | e200z4                                     | e200z4                    | e200z4                                | e200z4                                     |  |  |
|                                                |                 |                                       |                                            | e200z2                    | e200z2                                | e200z2                                     |  |  |
| FPU                                            | e200z4          | e200z4                                | e200z4                                     | e200z4                    | e200z4                                | e200z4                                     |  |  |
| Maximum<br>Operating<br>Frequency <sup>2</sup> | 160MHz (Z4)     | 160MHz (Z4)                           | 160MHz (Z4)                                | 160MHz (Z4)<br>80MHz (Z2) | 160MHz (Z4)<br>80MHz (Z2)             | 160MHz (Z4<br>80MHz (Z2)                   |  |  |
| Flash memory                                   | 2 MB            | 1.5 MB                                | 3 MB                                       | 1.5 MB                    | 2 MB                                  | 3 MB                                       |  |  |
| EEPROM<br>support                              | E               | Emulated up to 64                     | Κ                                          | E                         | Emulated up to 128                    | K                                          |  |  |
| RAM                                            | 256 KB          | 192 KB                                | 384 KB<br>(Optional<br>512KB) <sup>3</sup> | 192 KB                    | 256 KB                                | 384 KB<br>(Optional<br>512KB) <sup>3</sup> |  |  |
| ECC                                            |                 |                                       | End t                                      | o End                     | 1                                     |                                            |  |  |
| SMPU                                           |                 |                                       | 16 e                                       | entry                     |                                       |                                            |  |  |
| DMA                                            |                 |                                       | 32 ch                                      | annels                    |                                       |                                            |  |  |
| 10-bit ADC                                     |                 |                                       | 36 Standar                                 | d channels                |                                       |                                            |  |  |
| 32 External channels                           |                 |                                       |                                            |                           |                                       |                                            |  |  |
| 12-bit ADC                                     |                 | 15 Precision channels                 |                                            |                           |                                       |                                            |  |  |
|                                                |                 |                                       | 16 Standar                                 | d channels                |                                       |                                            |  |  |
| Analog<br>Comparator                           |                 |                                       | :                                          | 3                         |                                       |                                            |  |  |
| BCTU                                           |                 |                                       | -                                          | 1                         |                                       |                                            |  |  |
| SWT                                            |                 | 1, SWT[0]                             |                                            |                           | 2 <sup>4</sup>                        |                                            |  |  |
| STM                                            |                 | 1, STM[0]                             |                                            |                           | 2                                     |                                            |  |  |
| PIT-RTI                                        |                 |                                       | 16 chan                                    | nels PIT                  |                                       |                                            |  |  |
|                                                |                 |                                       | 1 chanr                                    | nels RTI                  |                                       |                                            |  |  |
| RTC/API                                        |                 |                                       | -                                          | 1                         |                                       |                                            |  |  |
| Total Timer I/O <sup>5</sup>                   |                 |                                       | 64 ch                                      | annels                    |                                       |                                            |  |  |
|                                                |                 |                                       | 16-                                        | bits                      |                                       |                                            |  |  |
| LINFlexD                                       |                 | 1                                     |                                            | 1                         |                                       |                                            |  |  |
|                                                | Master and      | Slave (LINFlexD[0<br>(LINFlexD[1:11]) | )], 11 Master                              | Master and                | Slave (LINFlexD[0<br>(LINFlexD[1:15]) | ], 15 Master                               |  |  |
| FlexCAN                                        | 6 with optional | CAN FD support                        | (FlexCAN[0:5])                             | 8 with optional           | CAN FD support                        | (FlexCAN[0:7])                             |  |  |
| DSPI/SPI                                       |                 |                                       | 4 x [                                      | DSPI                      |                                       |                                            |  |  |
|                                                |                 | 4 x SPI                               |                                            |                           |                                       |                                            |  |  |

Table 1. MPC5746C Family Comparison1

Table continues on the next page...

#### Family comparison

## Table 1. MPC5746C Family Comparison1 (continued)

| Feature                                                      | MPC5745B    | MPC5744B                            | MPC5746B            | MPC5744C           | MPC5745C      | MPC5746C                         |  |  |  |
|--------------------------------------------------------------|-------------|-------------------------------------|---------------------|--------------------|---------------|----------------------------------|--|--|--|
| l²C                                                          | 4           | 4                                   | 4                   |                    | 4             |                                  |  |  |  |
| SAI/I <sup>2</sup> S                                         | 3           | 3                                   | 3                   |                    | 3             |                                  |  |  |  |
| FXOSC                                                        |             |                                     | 8 - 40              | ) MHz              |               |                                  |  |  |  |
| SXOSC                                                        |             |                                     | 32                  | KHz                |               |                                  |  |  |  |
| FIRC                                                         |             |                                     | 16 1                | MHz                |               |                                  |  |  |  |
| SIRC                                                         |             | 128 KHz                             |                     |                    |               |                                  |  |  |  |
| FMPLL                                                        |             |                                     | -                   | 1                  |               |                                  |  |  |  |
| Low Power Unit<br>(LPU)                                      |             |                                     | Y                   | es                 |               |                                  |  |  |  |
| FlexRay 2.1<br>(dual channel)                                | Yes, 128 MB | Yes, 128 MB Yes, 128 MB Yes, 128 MB |                     |                    |               |                                  |  |  |  |
| Ethernet (RMII,<br>MII + 1588, Muti<br>queue AVB<br>support) | 1           | 1                                   | 1                   |                    | 1             |                                  |  |  |  |
| CRC                                                          |             |                                     | -                   | 1                  |               |                                  |  |  |  |
| MEMU                                                         |             |                                     |                     | 2                  |               |                                  |  |  |  |
| STCU2                                                        |             |                                     | -                   | 1                  |               |                                  |  |  |  |
| HSM-v2<br>(security)                                         |             |                                     | Opti                | onal               |               |                                  |  |  |  |
| Censorship                                                   |             |                                     | Y                   | es                 |               |                                  |  |  |  |
| FCCU                                                         |             |                                     | -                   | 1                  |               |                                  |  |  |  |
| Safety level                                                 |             |                                     | Specific functions  | ASIL-B certifiable |               |                                  |  |  |  |
| User MBIST                                                   |             |                                     | Y                   | es                 |               |                                  |  |  |  |
| I/O Retention in<br>Standby                                  |             |                                     | Y                   | es                 |               |                                  |  |  |  |
| GPI                                                          |             | 1 (100 BGA),                        | 17 (176 LQFP-EF     | P), 18 (256 BGA),  | 18 (324 BGA)  |                                  |  |  |  |
| GPIO                                                         |             | 65 (100 BGA), <sup>-</sup>          | 129 (176 LQFP-EF    | P), 178 (256 BGA)  | 246 (324 BGA) |                                  |  |  |  |
| Debug                                                        |             |                                     | JTA                 | .GC,               |               |                                  |  |  |  |
|                                                              |             |                                     | cJT                 | AG                 |               |                                  |  |  |  |
| Nexus                                                        |             | Z4 N3+ (C                           | Only available on 3 | 24BGA (developm    | ient only))   |                                  |  |  |  |
|                                                              |             | Z2 N3+ (C                           | Only available on 3 | 24BGA (developm    | ient only))   |                                  |  |  |  |
| Packages                                                     | 176 LQFP-EP | 176 LQFP-EP                         | 176 LQFP-EP         | 176 LQFP-EP        | 176 LQFP-EP   | 176 LQFP-EP                      |  |  |  |
|                                                              | 256 BGA     | 256 BGA                             | 256 BGA             | 256 BGA            | 256 BGA       | 256 BGA,                         |  |  |  |
|                                                              | 100 BGA     | 100 BGA                             | 100 BGA             | 100 BGA            | 100 BGA       | 324 BGA<br>(development<br>only) |  |  |  |
|                                                              |             |                                     |                     |                    |               | 100 BGA                          |  |  |  |

1. Feature set dependent on selected peripheral multiplexing, table shows example. Peripheral availability is package dependent.

2. Based on 125°C ambient operating temperature and subject to full device characterization.

- 3. Contact NXP representative for part number
- 4. Additional SWT included when HSM option selected

5. See device datasheet and reference manual for information on to timer channel configuration and functions.

| Start Address | End Address | Flash block                  | RWW partition | MPC5744       | MPC5745       | MPC5746   |
|---------------|-------------|------------------------------|---------------|---------------|---------------|-----------|
| 0x01000000    | 0x0103FFFF  | 256 KB code<br>Flash block 0 | 6             | available     | available     | available |
| 0x01040000    | 0x0107FFFF  | 256 KB code<br>Flash block 1 | 6             | available     | available     | available |
| 0x01080000    | 0x010BFFFF  | 256 KB code<br>Flash block 2 | 6             | available     | available     | available |
| 0x010C0000    | 0x010FFFFF  | 256 KB code<br>Flash block3  | 6             | available     | available     | available |
| 0x01100000    | 0x0113FFFF  | 256 KB code<br>Flash block 4 | 6             | not available | available     | available |
| 0x01140000    | 0x0117FFFF  | 256 KB code<br>Flash block 5 | 7             | not available | available     | available |
| 0x01180000    | 0x011BFFFF  | 256 KB code<br>Flash block 6 | 7             | not available | not available | available |
| 0x011C0000    | 0x011FFFFF  | 256 KB code<br>Flash block 7 | 7             | not available | not available | available |
| 0x01200000    | 0x0123FFFF  | 256 KB code<br>Flash block 8 | 7             | not available | not available | available |
| 0x01240000    | 0x0127FFFF  | 256 KB code<br>Flash block 9 | 7             | not available | not available | available |

### Table 2. MPC5746C Family Comparison - NVM Memory Map 1

### Table 3. MPC5746C Family Comparison - NVM Memory Map 2

| Start Address           | End Address | Flash block      | RWW partition | MPC5744B<br>MPC5745B<br>MPC5746B | MPC5744C<br>MPC5745C<br>MPC5746C |
|-------------------------|-------------|------------------|---------------|----------------------------------|----------------------------------|
| 0x00F90000 <sup>1</sup> | 0x00F93FFF  | 16 KB data Flash | 2             | available                        | available <sup>1</sup>           |
| 0x00F94000              | 0x00F97FFF  | 16 KB data Flash | 2             | available                        | available <sup>1</sup>           |
| 0x00F98000              | 0x00F9BFFF  | 16 KB data Flash | 2             | available                        | available <sup>1</sup>           |
| 0x00F9C000              | 0x00F9FFFF  | 16 KB data Flash | 2             | available                        | available <sup>1</sup>           |
| 0x00FA0000              | 0x00FA3FFF  | 16 KB data Flash | 3             | not available                    | available <sup>1</sup>           |
| 0x00FA4000              | 0x00FA7FFF  | 16 KB data Flash | 3             | not available                    | available <sup>1</sup>           |
| 0x00FA8000              | 0x00FABFFF  | 16 KB data Flash | 3             | not available                    | available <sup>1</sup>           |
| 0x00FAC000              | 0x00FAFFFF  | 16 KB data Flash | 3             | not available                    | available <sup>1</sup>           |
| 0x00FB0000              | 0x00FB7FFF  | 32 KB data Flash |               | Reserved                         | ·                                |
| 0x00FB8000              | 0x00FBFFFF  | 32 KB data Flash |               | Reserved                         |                                  |
| 0x00FC0000              | 0x00FC7FFF  | 32 KB data Flash | 0             | available                        | available                        |
| 0x00FC8000              | 0x00FCFFFF  | 32 KB data Flash | 1             | available                        | available                        |
| 0x00FD0000              | 0x00FD7FFF  | 32 KB data Flash | 1             | available                        | available                        |
| 0x00FD8000              | 0x00FDFFFF  | 32 KB data Flash | 1             | available                        | available                        |
| 0x00FE0000              | 0x00FEFFFF  | 64 KB data Flash | 0             | available                        | available                        |
| 0x00FF0000              | 0x00FFFFFF  | 64 KB data Flash | 1             | available                        | available                        |

#### Ordering parts

1. Flexible patitions for boot and EEPROM

| Table 4. | MPC5748G Famil | y Comparison - | - NVM Memory Map 3 |
|----------|----------------|----------------|--------------------|
|----------|----------------|----------------|--------------------|

| Start Address | End Address                           | Flash block               | RWW  | MPC5744B<br>MPC5745B<br>MPC5746B | MPC5744C<br>MPC5745C<br>MPC5746C |  |  |  |  |
|---------------|---------------------------------------|---------------------------|------|----------------------------------|----------------------------------|--|--|--|--|
| 0x00610000    | 0x0061FFFF                            | 64 KB HSM Code<br>block 2 | 0    | available                        | available                        |  |  |  |  |
| 0x00620000    | 0x0062FFFF                            | 64 KB HSM Code<br>block 3 | 1    | available                        | available                        |  |  |  |  |
|               | HSM Data                              |                           |      |                                  |                                  |  |  |  |  |
| 0x00630000    | 0x00630000 0x00F7FFF 9536 KB Reserved |                           |      |                                  |                                  |  |  |  |  |
|               |                                       | HSM                       | Data |                                  |                                  |  |  |  |  |
| 0x00F80000    | 0x00F83FFF                            | 16 KB HSM data<br>block 0 | 4    | available                        | available                        |  |  |  |  |
| 0x00F84000    | 0x00F87FFF                            | 16 KB HSM data<br>block 1 | 5    | available                        | available                        |  |  |  |  |
| 0x00F88000    | 0x00F8BFFF                            | 16 KB                     |      | Reserved                         |                                  |  |  |  |  |
|               | Small HSM Code Block                  |                           |      |                                  |                                  |  |  |  |  |
| 0x00F8C000    | 0x00F8FFFF                            | 16 KB Code Flash<br>block | 0    | available                        | available                        |  |  |  |  |

### Table 5. MPC5746C Family Comparison - RAM Memory Map

| Start Address | End Address | Allocated size | Description | MPC5744       | MPC5745       | MPC5746   |
|---------------|-------------|----------------|-------------|---------------|---------------|-----------|
| 0x4000000     | 0x40001FFF  | 8 KB           | SRAM0       | available     | available     | available |
| 0x40002000    | 0x4000FFFF  | 56 KB          | SRAM1       | available     | available     | available |
| 0x40010000    | 0x4001FFFF  | 64 KB          | SRAM2       | available     | available     | available |
| 0x40020000    | 0x4002FFFF  | 64 KB          | SRAM3       | available     | available     | available |
| 0x40030000    | 0x4003FFFF  | 64 KB          | SRAM4       | not available | available     | available |
| 0x40040000    | 0x4004FFFF  | 64 KB          | SRAM5       | not available | not available | available |
| 0x40050000    | 0x4005FFFF  | 64 KB          | SRAM6       | not available | not available | available |
| 0x40060000    | 0x4006FFFF  | 64 KB          | SRAM7       | not available | not available | optional  |
| 0x40070000    | 0x4007FFFF  | 64 KB          | SRAM8       | not available | not available | optional  |

# 3 Ordering parts

## 3.1 Determining valid orderable parts

To determine the orderable part numbers for this device, go to www.nxp.com and perform a part number search for the following device number: MPC5746C.

# 3.2 Ordering Information



# 4 General

# 4.1 Absolute maximum ratings

## NOTE

Functional operating conditions appear in the DC electrical characteristics. Absolute maximum ratings are stress ratings only, and functional operation at the maximum values is not guaranteed. See footnotes in Table 6 for specific conditions

Stress beyond the listed maximum values may affect device reliability or cause permanent damage to the device.

| Symbol                                                                 | Parameter                                                                          | Conditions <sup>1</sup>                                                                 | Min         | Max                                                                                            | Unit |
|------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|-------------|------------------------------------------------------------------------------------------------|------|
| $V_{DD\_HV\_A}, V_{DD\_HV\_B}, V_{DD\_HV\_C}^{2, 3}$                   | 3.3 V - 5. 5V input/output supply voltage                                          |                                                                                         | -0.3        | 6.0                                                                                            | V    |
| V <sub>DD_HV_FLA</sub> <sup>4, 5</sup>                                 | 3.3 V flash supply voltage (when supplying from an external source in bypass mode) | —                                                                                       | -0.3        | 3.63                                                                                           | V    |
| V <sub>DD_LP_DEC</sub> <sup>6</sup>                                    | Decoupling pin for low power regulators <sup>7</sup>                               | _                                                                                       | -0.3        | 1.32                                                                                           | V    |
| V <sub>DD_HV_ADC1_REF</sub> <sup>8</sup>                               | 3.3 V / 5.0 V ADC1 high reference voltage                                          | _                                                                                       | -0.3        | 6                                                                                              | V    |
| V <sub>DD_HV_ADC0</sub><br>V <sub>DD_HV_ADC1</sub>                     | 3.3 V to 5.5V ADC supply voltage                                                   | —                                                                                       | -0.3        | 6.0                                                                                            | V    |
| V <sub>SS_HV_ADC0</sub>                                                | 3.3V to 5.5V ADC supply ground                                                     | _                                                                                       | -0.1        | 0.1                                                                                            | V    |
| V <sub>SS_HV_ADC1</sub><br>V <sub>DD_LV</sub> <sup>9, 10, 11, 12</sup> | Core logic supply voltage                                                          | _                                                                                       | -0.3        | 1.32                                                                                           | V    |
| V <sub>INA</sub>                                                       | Voltage on analog pin with respect to ground (V $_{\rm SS\_HV}$ )                  | _                                                                                       | -0.3        | Min (V <sub>DD_HV_x</sub> ,<br>V <sub>DD_HV_ADCx</sub> ,<br>V <sub>DD_ADCx_REF</sub> )<br>+0.3 | V    |
| V <sub>IN</sub>                                                        | Voltage on any digital pin with respect to ground (V_{SS_HV})                      | Relative to<br>V <sub>DD_HV_A</sub> ,<br>V <sub>DD_HV_B</sub> ,<br>V <sub>DD_HV_C</sub> | -0.3        | V <sub>DD_HV_x</sub> + 0.3                                                                     | V    |
| I <sub>INJPAD</sub>                                                    | Injected input current on any pin during overload condition                        | Always                                                                                  | -5          | 5                                                                                              | mA   |
| I <sub>INJSUM</sub>                                                    | Absolute sum of all injected input currents during overload condition              | _                                                                                       | -50         | 50                                                                                             | mA   |
| T <sub>ramp</sub>                                                      | Supply ramp rate                                                                   | _                                                                                       | 0.5 V / min | 100V/ms                                                                                        | _    |
| T <sub>A</sub> <sup>13</sup>                                           | Ambient temperature                                                                | _                                                                                       | -40         | 125                                                                                            | °C   |
| T <sub>STG</sub>                                                       | Storage temperature                                                                | _                                                                                       | -55         | 165                                                                                            | °C   |

- 1. All voltages are referred to VSS\_HV unless otherwise specified
- 2. VDD\_HV\_B and VDD\_HV\_C are common together on the 176 LQFP-EP package.
- 3. Allowed V<sub>DD\_HV\_x</sub> = 5.5–6.0 V for 60 seconds cumulative time with no restrictions, for 10 hours cumulative time device in reset, T<sub>J</sub>= 150 °C, remaining time at or below 5.5 V.
- 4. VDD\_HV\_FLA must be connected to VDD\_HV\_A when VDD\_HV\_A = 3.3V
- 5. VDD\_HV\_FLA must be disconnected from ANY power sources when VDD\_HV\_A = 5V
- 6. This pin should be decoupled with low ESR 1  $\mu$ F capacitor.
- 7. Not available for input voltage, only for decoupling internal regulators
- 8. 10-bit ADC does not have dedicated reference and its reference is bonded to 10-bit ADC supply(VDD\_HV\_ADC0) inside the package.
- Allowed 1.45 1.5 V for 60 seconds cumulative time at maximum T<sub>J</sub> = 150 °C, remaining time as defined in footnotes 10 and 11.
- 10. Allowed 1.38 1.45 V- for 10 hours cumulative time at maximum T<sub>J</sub> = 150 °C, remaining time as defined in footnote 11.
- 11. 1.32 1.38 V range allowed periodically for supply with sinusoidal shape and average supply value below 1.326 V at maximum T<sub>J</sub> = 150 °C.
- 12. If HVD on core supply (V<sub>HVD LV x</sub>) is enabled, it will generate a reset when supply goes above threshold.
- 13.  $T_J=150^{\circ}C$ . Assumes  $T_A=125^{\circ}C$ 
  - Assumes maximum θJA for 2s2p board. See Thermal attributes

# 4.2 Recommended operating conditions

The following table describes the operating conditions for the device, and for which all specifications in the data sheet are valid, except where explicitly noted. The device operating conditions must not be exceeded in order to guarantee proper operation and reliability. The ranges in this table are design targets and actual data may vary in the given range.

## NOTE

- For normal device operations, all supplies must be within operating range corresponding to the range mentioned in following tables. This is required even if some of the features are not used.
- If VDD\_HV\_A is in 5.0V range, VDD\_HV\_FLA should be externally supplied using a 3.3V source. If VDD\_HV\_A is in 3.3V range, VDD\_HV\_FLA should be shorted to VDD\_HV\_A.
- VDD\_HV\_A, VDD\_HV\_B and VDD\_HV\_C are all independent supplies and can each be set to 3.3V or 5V. The following tables: 'Recommended operating conditions (VDD\_HV\_x = 3.3 V)' and table 'Recommended operating conditions (VDD\_HV\_x = 5 V)' specify their ranges when configured in 3.3V or 5V respectively.

| Symbol                                             | Parameter                                                   | Conditions <sup>1</sup> | Min <sup>2</sup>                                   | Max  | Unit |
|----------------------------------------------------|-------------------------------------------------------------|-------------------------|----------------------------------------------------|------|------|
| V <sub>DD_HV_A</sub>                               | HV IO supply voltage                                        | —                       | 3.15                                               | 3.6  | V    |
| $V_{DD_HV_B}$                                      |                                                             |                         |                                                    |      |      |
| $V_{DD_HV_C}$                                      |                                                             |                         |                                                    |      |      |
| V <sub>DD_HV_FLA</sub> <sup>3</sup>                | HV flash supply voltage                                     | _                       | 3.15                                               | 3.6  | V    |
| V <sub>DD_HV_ADC1_REF</sub>                        | HV ADC1 high reference voltage                              | _                       | 3.0                                                | 5.5  | V    |
| V <sub>DD_HV_ADC0</sub><br>V <sub>DD_HV_ADC1</sub> | HV ADC supply voltage                                       | _                       | max(VDD_H<br>V_A,VDD_H<br>V_B,VDD_H<br>V_C) - 0.05 | 3.6  | V    |
| V <sub>SS_HV_ADC0</sub><br>V <sub>SS_HV_ADC1</sub> | HV ADC supply ground                                        | _                       | -0.1                                               | 0.1  | V    |
| V <sub>DD_LV</sub> <sup>4, 5</sup>                 | Core supply voltage                                         | _                       | 1.2                                                | 1.32 | V    |
| V <sub>IN1_CMP_REF</sub> <sup>6, 7</sup>           | Analog Comparator DAC reference voltage                     | —                       | 3.15                                               | 3.6  | V    |
| I <sub>INJPAD</sub>                                | Injected input current on any pin during overload condition | _                       | -3.0                                               | 3.0  | mA   |

Table 7. Recommended operating conditions ( $V_{DD_HV_x} = 3.3 V$ )

Table continues on the next page...

#### General

### Table 7. Recommended operating conditions ( $V_{DD HV x} = 3.3 V$ ) (continued)

| Symbol                      | Parameter                       | Conditions <sup>1</sup>       | Min <sup>2</sup> | Max | Unit |
|-----------------------------|---------------------------------|-------------------------------|------------------|-----|------|
| T <sub>A</sub> <sup>8</sup> | Ambient temperature under bias  | f <sub>CPU</sub> ≤ 160<br>MHz | -40              | 125 | °C   |
| TJ                          | Junction temperature under bias |                               | -40              | 150 | °C   |

1. All voltages are referred to  $V_{SS\ HV}$  unless otherwise specified

- 2. Device will be functional down (and electrical specifications as per various datasheet parameters will be guaranteed) to the point where one of the LVD/HVD resets the device. When voltage drops outside range for an LVD/HVD, device is reset.
- 3. VDD\_HV\_FLA must be connected to VDD\_HV\_A when VDD\_HV\_A = 3.3V
- 4. Only applicable when supplying from external source.
- 5. VDD\_LV supply pins should never be grounded (through a small impedance). If these are not driven, they should only be left floating.
- 6. VIN1\_CMP\_REF  $\leq$  VDD\_HV\_A
- 7. This supply is shorted VDD\_HV\_A on lower packages.
- 8. T<sub>J</sub>=150°C. Assumes T<sub>A</sub>=125°C
  - Assumes maximum θJA of 2s2p board. See Thermal attributes

## NOTE

If VDD\_HV\_A is in 5V range, it is necessary to use internal Flash supply 3.3V regulator. VDD\_HV\_FLA should not be supplied externally and should only have decoupling capacitor.

### Table 8. Recommended operating conditions ( $V_{DD_HV_x} = 5 V$ )

| Symbol                                             | Parameter                                                   | Conditions <sup>1</sup>       | Min <sup>2</sup>                                   | Мах              | Unit |
|----------------------------------------------------|-------------------------------------------------------------|-------------------------------|----------------------------------------------------|------------------|------|
| V <sub>DD_HV_A</sub>                               | HV IO supply voltage                                        |                               | 4.5                                                | 5.5              | V    |
| V <sub>DD_HV_B</sub>                               |                                                             |                               |                                                    |                  |      |
| V <sub>DD_HV_C</sub>                               |                                                             |                               |                                                    |                  |      |
| V <sub>DD_HV_FLA</sub> <sup>3</sup>                | HV flash supply voltage                                     | —                             | 3.15                                               | 3.6              | V    |
| V <sub>DD_HV_ADC1_REF</sub>                        | HV ADC1 high reference voltage                              | —                             | 3.15                                               | 5.5              | V    |
| V <sub>DD_HV_ADC0</sub><br>V <sub>DD_HV_ADC1</sub> | HV ADC supply voltage                                       | _                             | max(VDD_H<br>V_A,VDD_H<br>V_B,VDD_H<br>V_C) - 0.05 | 5.5              | V    |
| V <sub>SS_HV_ADC0</sub><br>V <sub>SS_HV_ADC1</sub> | HV ADC supply ground                                        | _                             | -0.1                                               | 0.1              | V    |
| V <sub>DD_LV</sub> <sup>4</sup>                    | Core supply voltage                                         |                               | 1.2                                                | 1.32             | V    |
| V <sub>IN1_CMP_REF</sub> <sup>6</sup>              | Analog Comparator DAC reference voltage                     |                               | 3.15                                               | 5.5 <sup>5</sup> | V    |
| I <sub>INJPAD</sub>                                | Injected input current on any pin during overload condition | -                             | -3.0                                               | 3.0              | mA   |
| T <sub>A</sub> <sup>7</sup>                        | Ambient temperature under bias                              | f <sub>CPU</sub> ≤ 160<br>MHz | -40                                                | 125              | °C   |
| TJ                                                 | Junction temperature under bias                             | _                             | -40                                                | 150              | °C   |

1. All voltages are referred to  $V_{\text{SS}\ \text{HV}}$  unless otherwise specified

2. Device will be functional down (and electrical specifications as per various datasheet parameters will be guaranteed) to the point where one of the LVD/HVD resets the device. When voltage drops outside range for an LVD/HVD, device is reset.

3. When VDD\_HV is in 5 V range, VDD\_HV\_FLA cannot be supplied externally. This pin is decoupled with  $C_{flash\_reg}$ .

- 4. VDD\_LV supply pins should never be grounded (through a small impedance). If these are not driven, they should only be left floating
- 5. VIN1\_CMP\_REF ≤ VDD\_HV\_A
- 6. This supply is shorted VDD\_HV\_A on lower packages.
- 7.  $T_J=150^{\circ}C$ . Assumes  $T_A=125^{\circ}C$ 
  - Assumes maximum  $\theta$ JA of 2s2p board. See Thermal attributes

## 4.3 Voltage regulator electrical characteristics

The voltage regulator is composed of the following blocks:

- Choice of generating supply voltage for the core area.
  - Control of external NPN ballast transistor
  - Generating core supply using internal ballast transistor
  - Connecting an external 1.25 V (nominal) supply directly without the NPN ballast
- Internal generation of the 3.3 V flash supply when device connected in 5V applications
- External bypass of the 3.3 V flash regulator when device connected in 3.3V applications
- Low voltage detector low threshold (LVD\_IO\_A\_LO) for V<sub>DD\_HV\_IO\_A supply</sub>
- Low voltage detector high threshold (LVD\_IO\_A\_Hi) for V<sub>DD\_HV\_IO\_A</sub> supply
- Low voltage detector (LVD\_FLASH) for 3.3 V flash supply (VDD\_HV\_FLA)
- Various low voltage detectors (LVD\_LV\_x)
- High voltage detector (HVD\_LV\_cold) for 1.2 V digital core supply (VDD\_LV)
- Power on Reset (POR\_LV) for 1.25 V digital core supply (VDD\_LV)
- Power on Reset (POR\_HV) for 3.3 V to 5 V supply (VDD\_HV\_A)

The following bipolar transistors<sup>1</sup> are supported, depending on the device performance requirements. As a minimum the following must be considered when determining the most appropriate solution to maintain the device under its maximum power dissipation capability: current, ambient temperature, mounting pad area, duty cycle and frequency for Idd, collector voltage, etc

<sup>1.</sup> BCP56, MCP68 and MJD31are guaranteed ballasts.





Figure 2. Voltage regulator capacitance connection

## NOTE

On BGA, VSS\_LV and VSS\_HV have been joined on substrate and renamed as VSS.

| Table 9. | Voltage regulator | electrical specifications |
|----------|-------------------|---------------------------|
|----------|-------------------|---------------------------|

| Symbol                             | Parameter                                                                         | Conditions                                                                                                       | Min   | Тур              | Max  | Unit |
|------------------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|-------|------------------|------|------|
| C <sub>fp_reg</sub> 1              | External decoupling / stability capacitor                                         | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations. | 1.32  | 2.2 <sup>2</sup> | 3    | μF   |
|                                    | Combined ESR of external capacitor                                                | —                                                                                                                | 0.001 | _                | 0.03 | Ohm  |
| C <sub>lp/ulp_reg</sub>            | External decoupling / stability<br>capacitor for internal low power<br>regulators | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations. | 0.8   | 1                | 1.4  | μF   |
|                                    | Combined ESR of external capacitor                                                | _                                                                                                                | 0.001 | _                | 0.1  | Ohm  |
| C <sub>be_fpreg</sub> <sup>3</sup> | Capacitor in parallel to base-                                                    | BCP68 and BCP56                                                                                                  |       | 3.3              |      | nF   |
|                                    | emitter                                                                           | MJD31                                                                                                            | 1     | 4.7              |      |      |

Table continues on the next page...

| Table 9. Voltage regulator electrical specifications (continued) | Table 9. | Voltage regulator | electrical s | pecifications | (continued) |
|------------------------------------------------------------------|----------|-------------------|--------------|---------------|-------------|
|------------------------------------------------------------------|----------|-------------------|--------------|---------------|-------------|

| Symbol                                       | Parameter                                                                           | Conditions                                                                                                                                                                                                              | Min   | Тур | Max  | Unit |
|----------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----|------|------|
| C <sub>flash_reg</sub> <sup>4</sup>          | External decoupling / stability<br>capacitor for internal Flash<br>regulators       | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 1.32  | 2.2 | 3    | μF   |
|                                              | Combined ESR of external capacitor                                                  | —                                                                                                                                                                                                                       | 0.001 | _   | 0.03 | Ohm  |
| $C_{_{HV\_VDD\_A}}$                          | VDD_HV_A supply capacitor <sup>5</sup>                                              | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 1     |     | _    | μF   |
| $C_{_{HV\_VDD\_B}}$                          | VDD_HV_B supply capacitor <sup>5</sup>                                              | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 1     |     | _    | μF   |
| $C_{_{HV\_VDD\_C}}$                          | VDD_HV_C supply capacitor <sup>5</sup>                                              | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 1     |     |      | μF   |
| C <sub>HV_ADC0</sub><br>C <sub>HV_ADC1</sub> | HV ADC supply decoupling<br>capacitances                                            | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 1     |     | _    | μF   |
| C <sub>HV_ADR</sub> <sup>6</sup>             | HV ADC SAR reference supply decoupling capacitances                                 | Min, max values shall be granted<br>with respect to tolerance, voltage,<br>temperature, and aging<br>variations.                                                                                                        | 0.47  |     | _    | μF   |
| V <sub>DD_HV_BALL</sub><br>AST <sup>7</sup>  | FPREG Ballast collector supply voltage                                              | When collector of NPN ballast is<br>directly supplied by an on board<br>supply source (not shared with<br>VDD_HV_A supply pin) without<br>any series resistance, that is,<br>R <sub>C_BALLAST</sub> less than 0.01 Ohm. | 2.25  | _   | 5.5  | V    |
| R <sub>C_BALLAST</sub>                       | Series resistor on collector of<br>FPREG ballast                                    | When VDD_HV_BALLAST is<br>shorted to VDD_HV_A on the<br>board                                                                                                                                                           | _     | _   | 0.1  | Ohm  |
| t <sub>SU</sub>                              | Start-up time with external<br>ballastafter main supply<br>(VDD_HV_A) stabilization | Cfp_reg = 3 μF                                                                                                                                                                                                          | —     | 74  | _    | μs   |
| t <sub>SU_int</sub>                          | Start-up time with internal ballast after main supply (VDD_HV_A) stabilization      | Cfp_reg = 3 μF                                                                                                                                                                                                          | —     | 103 | _    | μs   |
| t <sub>ramp</sub>                            | Load current transient                                                              | lload from 15% to 55% $C_{f_{p_reg}} = 3 \ \mu F$                                                                                                                                                                       |       | 1.0 |      | μs   |

1. Split capacitance on each pair VDD\_LV pin should sum up to a total value of  $C_{\rm fp\_reg}$ 

- 2. Typical values will vary over temperature, voltage, tolerance, drift, but total variation must not exceed minimum and maximum values.
- 3. Ceramic X7R or X5R type with capacitance-temperature characteristics +/-15% of -55 degC to +125degC is recommended. The tolerance +/-20% is acceptable.
- 4. It is required to minimize the board parasitic inductance from decoupling capacitor to VDD\_HV\_FLA pin and the routing inductance should be less than 1nH.

#### General

- 5. 1. For VDD\_HV\_x, 1µf on each side of the chip
  - a. 0.1 µf close to each VDD/VSS pin pair.
  - b. 10  $\mu f$  near for each power supply source
  - c. For VDD\_LV, 0.1uf close to each VDD/VSS pin pair is required. Depending on the the selected regulation mode, this amount of capacitance will need to be subtracted from the total capacitance required by the regulator for e.g., as specified by CFP\_REG parameter.
  - For VDD\_LV, 0.1uf close to each VDD/VSS pin pair is required. Depending on the the selected regulation mode, this
    amount of capacitance will need to be subtracted from the total capacitance required by the regulator for e.g., as
    specified by CFP\_REG parameter
- 6. Only applicable to ADC1
- 7. In external ballast configuration the following must be ensured during power-up and power-down (Note: If V<sub>DD\_HV\_BALLAST</sub> is supplied from the same source as VDD\_HV\_A this condition is implicitly met):
  - During power-up, V<sub>DD\_HV\_BALLAST</sub> must have met the min spec of 2.25V before VDD\_HV\_A reaches the POR\_HV\_RISE min of 2.75V.
  - During power-down,  $V_{DD_HV_BALLAST}$  must not drop below the min spec of 2.25V until VDD\_HV\_A is below POR\_HV\_FALL min of 2.7V.

## NOTE

For a typical configuration using an external ballast transistor with separate supply for VDD\_HV\_A and the ballast collector, a bulk storage capacitor (as defined in Table 9) is required on VDD\_HV\_A close to the device pins to ensure a stable supply voltage.

Extra care must be taken if the VDD\_HV\_A supply is also being used to power the external ballast transistor or the device is running in internal regulation mode. In these modes, the inrush current on device Power Up or on exit from Low Power Modes is significant and may cause the VDD\_HV\_A voltage to drop resulting in an LVD reset event. To avoid this, the board layout should be optimized to reduce common trace resistance or additional capacitance at the ballast transistor collector (or VDD\_HV\_A pins in the case of internal regulation mode) is required. NXP recommends that customers simulate the external voltage supply circuitry.

In all circumstances, the voltage on VDD\_HV\_A must be maintained within the specified operating range (see Recommended operating conditions) to prevent LVD events.

# 4.4 Voltage monitor electrical characteristics

### Table 10. Voltage monitor electrical characteristics

| Symbol                  | Parameter                       | State            | Conditions | Co       | nfiguratio               | on            |          | Thresho           | ld     | Unit |
|-------------------------|---------------------------------|------------------|------------|----------|--------------------------|---------------|----------|-------------------|--------|------|
|                         |                                 |                  |            | Power Up | Mask<br>Opt <sup>2</sup> | Reset<br>Type | Min      | Тур               | Max    | v    |
| V <sub>POR_LV</sub>     | LV supply power                 | Fall             | Untrimmed  | Yes      | No                       | POR           | 0.930    | 0.979             | 1.028  | V    |
|                         | on reset detector               |                  | Trimmed    |          |                          |               | -        | -                 | -      | V    |
|                         |                                 | Rise             | Untrimmed  |          |                          |               | 0.980    | 1.029             | 1.078  | V    |
|                         |                                 |                  | Trimmed    |          |                          |               | -        | -                 | -      | V    |
| V <sub>HVD_LV_col</sub> | LV supply high                  | Fall             | Untrimmed  | No       | Yes                      | Function      | Disabled | Disabled at Start |        |      |
| d                       | voltage monitoring,             |                  | Trimmed    | -        |                          | al            | 1.325    | 1.345             | 1.375  | V    |
|                         | detecting at                    | Rise             | Untrimmed  |          |                          |               | Disabled | at Start          |        | _    |
|                         | device pin                      |                  | Trimmed    |          |                          |               | 1.345    | 1.365             | 1.395  | V    |
| V <sub>LVD_LV_PD</sub>  | LV supply low                   | Fall             | Untrimmed  | Yes      | No                       | POR           | 1.0800   | 1.1200            | 1.1600 | V    |
| 2_hot                   | voltage<br>monitoring,          |                  | Trimmed    |          |                          |               | 1.1250   | 1.1425            | 1.1600 | V    |
|                         | detecting on the                | Rise             | Untrimmed  |          |                          |               | 1.1000   | 1.1400            | 1.1800 | V    |
|                         | PD2 core (hot)<br>area          |                  | Trimmed    |          |                          |               | 1.1450   | 1.1625            | 1.1800 | V    |
| V <sub>LVD_LV_PD</sub>  | LV supply low                   | Fall             | Untrimmed  | Yes      | No                       | POR           | 1.0800   | 1.1200            | 1.1600 | V    |
| 1_hot (BGFP)            | voltage<br>monitoring,          |                  | Trimmed    |          |                          |               | 1.1140   | 1.1370            | 1.1600 | V    |
| detecting on the        | Rise                            | Untrimmed        |            |          |                          | 1.1000        | 1.140    | 1.1800            | V      |      |
|                         | PD1 core (hot)<br>area          |                  | Trimmed    |          |                          |               | 1.1340   | 1.1570            | 1.1800 | V    |
| V <sub>LVD_LV_PD</sub>  | LV supply low                   | Fall             | Untrimmed  | Yes      | No                       | POR           | 1.0800   | 1.1200            | 1.1600 | V    |
| 0_hot (BGFP)            | voltage monitoring,             |                  | Trimmed    |          |                          |               | 1.1140   | 1.1370            | 1.1600 | V    |
|                         | detecting on the                | Rise             | Untrimmed  |          |                          |               | 1.1000   | 1.1400            | 1.1800 | V    |
|                         | PD0 core (hot)<br>area          |                  | Trimmed    |          |                          |               | 1.1340   | 1.1570            | 1.1800 | V    |
| V <sub>POR_HV</sub>     | HV supply power                 | Fall             | Untrimmed  | Yes      | No                       | POR           | 2.7000   | 2.8500            | 3.0000 | V    |
|                         | on reset detector               |                  | Trimmed    |          |                          |               | -        | -                 | -      | V    |
|                         |                                 | Rise             | Untrimmed  |          |                          |               | 2.7500   | 2.9000            | 3.0500 | V    |
|                         |                                 |                  | Trimmed    |          |                          |               | -        | -                 | -      | V    |
| V <sub>LVD_IO_A_L</sub> | HV IO_A supply                  | Fall             | Untrimmed  | Yes      | No                       | POR           | 2.7500   | 2.9230            | 3.0950 | V    |
| 0 <sup>, 3</sup>        | low voltage<br>monitoring - low |                  | Trimmed    |          |                          |               | 2.9780   | 3.0390            | 3.1000 | V    |
|                         | range                           | Rise             | Untrimmed  |          |                          |               | 2.7800   | 2.9530            | 3.1250 | V    |
|                         |                                 |                  | Trimmed    | -        |                          |               | 3.0080   | 3.0690            | 3.1300 | V    |
| VLVD_IO_A_H             | HV IO_A supply                  | Fall             | Trimmed    | No       | Yes                      | Function      | Disabled | at Start          |        |      |
| l <sup>3</sup>          | low voltage                     |                  |            |          |                          | al            | 4.0600   | 4.151             | 4.2400 | V    |
|                         | range                           | onitoring - high | Trimmed    | ]        |                          |               | Disabled | d at Start        |        |      |
|                         |                                 |                  |            |          |                          |               | 4.1150   | 4.2010            | 4.3000 | V    |

Table continues on the next page...

#### General

| Symbol                      | Parameter        | State | Conditions             | Co       | nfiguratio               | n             |                   | Threshol | d      | Unit |
|-----------------------------|------------------|-------|------------------------|----------|--------------------------|---------------|-------------------|----------|--------|------|
|                             |                  |       |                        | Power Up | Mask<br>Opt <sup>2</sup> | Reset<br>Type | Min               | Тур      | Max    | v    |
| V <sub>LVD_LV_PD</sub>      | LV supply low    | Fall  | Untrimmed              | No       | Yes                      | Function      | Disabled          | at Start | -      |      |
| 2_cold                      | voltage          | Ŭ     | Trimmed                |          | a                        | al            | 1.1400            | 1.1550   | 1.1750 | V    |
| monitoring,<br>detecting at | detecting at the | Rise  | e Untrimmed<br>Trimmed |          |                          |               | Disabled at Start |          |        |      |
|                             | device pin       |       |                        |          |                          |               | 1.1600            | 1.1750   | 1.1950 | V    |

 Table 10.
 Voltage monitor electrical characteristics (continued)

 All monitors that are active at power-up will gate the power up recovery and prevent exit from POWERUP phase until the minimum level is crossed. These monitors can in some cases be masked during normal device operation, but when active will always generate a POR reset.

2. Voltage monitors marked as non maskable are essential for device operation and hence cannot be masked.

3. There is no voltage monitoring on the V<sub>DD\_HV\_ADC0</sub>, V<sub>DD\_HV\_ADC1</sub>, V<sub>DD\_HV\_B</sub> and V<sub>DD\_HV\_C</sub> I/O segments. For applications requiring monitoring of these segments, either connect these to V<sub>DD\_HV\_A</sub> at the PCB level or monitor externally.

# 4.5 Supply current characteristics

Current consumption data is given in the following table. These specifications are design targets and are subject to change per device characterization.

## NOTE

The ballast must be chosen in accordance with the ballast transistor supplier operating conditions and recommendations.

| Symbol                         | Parameter                                  | Conditions <sup>1</sup>                                                          | Min | Тур | Max | Unit |
|--------------------------------|--------------------------------------------|----------------------------------------------------------------------------------|-----|-----|-----|------|
| I <sub>DD_BODY_1</sub><br>2, 3 | RUN Body Mode Profile Operating current    | LV supply + HV supply + HV<br>Flash supply +                                     | -   | —   | 147 | mA   |
| _, 0                           |                                            | 2 x HV ADC supplies <sup>4</sup>                                                 |     |     |     |      |
|                                |                                            | $T_a = 125^{\circ}C^{,5}$                                                        |     |     |     |      |
|                                |                                            | V <sub>DD_LV</sub> = 1.25 V                                                      |     |     |     |      |
|                                |                                            | VDD_HV_A = 5.5V                                                                  |     |     |     |      |
|                                |                                            | SYS_CLK = 80MHz                                                                  |     |     |     |      |
|                                |                                            | $T_a = 105^{\circ}C$                                                             | —   | —   | 142 | mA   |
|                                |                                            | $T_a = 85 \ ^{\circ}C$                                                           | —   | —   | 137 | mA   |
| I <sub>DD_BODY_2</sub><br>6    | RUN Body Mode Profile Operating<br>current | LV supply + HV supply + HV<br>Flash supply + 2 x HV ADC<br>supplies <sup>4</sup> | -   | _   | 246 | mA   |
|                                |                                            | $T_a = 125^{\circ}C^5$                                                           |     |     |     |      |
|                                |                                            | V <sub>DD_LV</sub> = 1.25 V                                                      |     |     |     |      |
|                                |                                            | VDD_HV_A = 5.5V                                                                  |     |     |     |      |
|                                |                                            | SYS_CLK = 160MHz                                                                 |     |     |     |      |

 Table 11. Current consumption characteristics

Table continues on the next page ...

| Symbol                                       | Parameter                               | Conditions <sup>1</sup>                                                          | Min | Тур  | Max | Unit |
|----------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------|-----|------|-----|------|
|                                              |                                         | T <sub>a</sub> = 105°C                                                           | —   | —    | 235 | mA   |
|                                              |                                         | T <sub>a</sub> = 85°C                                                            | _   | —    | 210 | mA   |
| I <sub>DD_BODY_3</sub><br>7                  | RUN Body Mode Profile Operating current | LV supply + HV supply + HV<br>Flash supply + 2 x HV ADC<br>supplies <sup>4</sup> | _   | —    | 181 | mA   |
|                                              |                                         | T <sub>a</sub> = 125 °C <sup>5</sup>                                             |     |      |     |      |
|                                              |                                         | V <sub>DD_LV</sub> = 1.25 V                                                      |     |      |     |      |
|                                              |                                         | VDD_HV_A = 5.5V                                                                  |     |      |     |      |
|                                              |                                         | SYS_CLK = 120MHz                                                                 |     |      |     |      |
|                                              |                                         | T <sub>a</sub> = 105 °C                                                          |     | —    | 176 | mA   |
|                                              |                                         | T <sub>a</sub> = 85°C                                                            | _   | —    | 171 | mA   |
| I <sub>DD_BODY_4</sub> 8                     | RUN Body Mode Profile Operating current | LV supply + HV supply + HV<br>Flash supply + 2 x HV ADC<br>supplies <sup>4</sup> | _   | —    | 264 | mA   |
|                                              |                                         | T <sub>a</sub> = 125 °C <sup>5</sup>                                             |     |      |     |      |
|                                              |                                         | V <sub>DD_LV</sub> = 1.25 V                                                      |     |      |     |      |
|                                              |                                         | VDD_HV_A = 5.5V                                                                  |     |      |     |      |
|                                              |                                         | SYS_CLK = 120MHz                                                                 |     |      |     |      |
|                                              |                                         | T <sub>a</sub> = 105 °C                                                          | _   | —    | 176 | mA   |
|                                              |                                         | T <sub>a</sub> = 85 °C                                                           | _   | —    | 171 | mA   |
| I <sub>DD_STOP</sub>                         | STOP mode Operating current             | T <sub>a</sub> = 125 °C <sup>9</sup>                                             | -   | —    | 49  | mA   |
|                                              |                                         | $V_{DD_{LV}} = 1.25 V$                                                           |     |      |     |      |
|                                              |                                         | T <sub>a</sub> = 105 °C                                                          | —   | 10.6 |     | ]    |
|                                              |                                         | $V_{DD_{LV}} = 1.25 V$                                                           |     |      |     |      |
|                                              |                                         | T <sub>a</sub> = 85 °C                                                           | -   | 8.1  | —   |      |
|                                              |                                         | $V_{DD_{LV}} = 1.25 V$                                                           |     |      |     |      |
|                                              |                                         | T <sub>a</sub> = 25 °C                                                           | —   | 4.6  | —   |      |
|                                              |                                         | $V_{DD_{LV}} = 1.25 V$                                                           |     |      |     |      |
| I <sub>DD_HV_ADC_REF</sub> <sup>10, 11</sup> | ADC REF Operating current               | $T_a = 125 \ ^{\circ}C^5$                                                        | -   | 200  | 400 | μA   |
|                                              |                                         | 2 ADCs operating at 80 MHz                                                       |     |      |     |      |
|                                              |                                         | $V_{DD_HV_ADC_REF} = 5.5 V$                                                      |     |      |     |      |
|                                              |                                         | T <sub>a</sub> = 105 °C                                                          | -   | 200  | _   |      |
|                                              |                                         | 2 ADCs operating at 80 MHz                                                       |     |      |     |      |
|                                              |                                         | $V_{DD_{HV}ADC_{REF}} = 5.5 V$                                                   |     |      |     |      |
|                                              |                                         | T <sub>a</sub> = 85 °C                                                           | _   | 200  | _   |      |
|                                              |                                         | 2 ADCs operating at 80 MHz                                                       |     |      |     |      |
|                                              |                                         | $V_{DD_HV_ADC_REF} = 5.5 V$                                                      |     |      |     |      |
|                                              |                                         | T <sub>a</sub> = 25 °C                                                           | —   | 200  |     | ]    |
|                                              |                                         | 2 ADCs operating at 80 MHz                                                       |     |      |     |      |

## Table 11. Current consumption characteristics (continued)

Table continues on the next page...

#### General

| Symbol                                | Parameter                           | Conditions <sup>1</sup>              | Min | Тур | Max | Unit |
|---------------------------------------|-------------------------------------|--------------------------------------|-----|-----|-----|------|
|                                       |                                     | $V_{DD_HV_ADC_REF} = 3.6 V$          |     |     |     |      |
| I <sub>DD_HV_ADCx</sub> <sup>11</sup> | ADC HV Operating current            | T <sub>a</sub> = 125 °C <sup>5</sup> | _   | 1.2 | 2   | mA   |
|                                       |                                     | ADC operating at 80 MHz              |     |     |     |      |
|                                       |                                     | $V_{DD_HV_ADC} = 5.5 V$              |     |     |     |      |
|                                       |                                     | T <sub>a</sub> = 25 °C               | —   | 1   | 2   | 1    |
|                                       |                                     | ADC operating at 80 MHz              |     |     |     |      |
|                                       |                                     | $V_{DD_HV_ADC} = 3.6 V$              |     |     |     |      |
| I <sub>DD_HV_FLASH</sub> 12           | Flash Operating current during read | T <sub>a</sub> = 125 °C <sup>5</sup> | —   | 40  | 45  | mA   |
|                                       | access                              | 3.3 V supplies                       |     |     |     |      |
|                                       |                                     | 160 MHz frequency                    |     |     |     |      |
|                                       |                                     | T <sub>a</sub> = 105 °C              | —   | 40  | 45  |      |
|                                       |                                     | 3.3 V supplies                       |     |     |     |      |
|                                       |                                     | 160 MHz frequency                    |     |     |     |      |
|                                       |                                     | T <sub>a</sub> = 85 °C               | —   | 40  | 45  |      |
|                                       |                                     | 3.3 V supplies                       |     |     |     |      |
|                                       |                                     | 160 MHz frequency                    |     |     |     |      |

### Table 11. Current consumption characteristics (continued)

- 1. The content of the Conditions column identifies the components that draw the specific current.
- Single e200Z4 core cache disabled @80 MHz, no FlexRay, no ENET, 2 x CAN, 8 LINFlexD, 2 SPI, ADC0 and 1 used constantly, no HSM, Memory: 2M flash, 128K RAM RUN mode, Clocks: FIRC on, XOSC, PLL on, SIRC on for TOD, no 32KHz crystal (TOD runs off SIRC).
- Recommended Transistors:MJD31 @ 85°C, 105°C and 125°C. In case of internal ballast mode, it is expected that the external ballast is not mounted and BAL\_SELECT\_INT pin is tied to VDD\_HV\_A supply on board. Internal ballast can be used for all use cases with current consumption upto 150mA. For internal ballast configuration the VRC\_CTL pin should be left floating.
- 4. The power consumption does not consider the dynamic current of I/Os
- 5. Tj=150°C. Assumes Ta=125°C
  - Assumes maximum θJA of 2s2p board. SeeThermal attributes
- e200Z4 core, 160MHz, cache enabled; e200Z2 core, 80MHz, no FlexRay, no ENET, 7 CAN, 16 LINFlexD, 4 SPI, 1x ADC used constantly, includes HSM at start-up / periodic use, Memory: 3M flash, 256K RAM, Clocks: FIRC on, XOSC on, PLL on, SIRC on, no 32KHz crystal
- e200Z4 core, 120MHz, cache enabled; e200Z2 core, 60MHz; no FlexRay, no ENET, 7 CAN, 16 LINFlexD, 4 SPI, 1x ADC used constantly, includes HSM at start-up / periodic use, Memory: 3M flash, 128K RAM, Clocks: FIRC on, XOSC on, PLL on, SIRC on, no 32KHz crystal
- e200Z4 core, 160MHz, cache enabled; e200Z4 core, 80MHz; HSM fully operational (Z0 core @80MHz) FlexRay, 5x CAN, 5x LINFlexD, 2x SPI, 1x ADC used constantly, 1xeMIOS (5 ch), Memory: 3M flash, 384K RAM, Clocks: FIRC on, XOSC on, PLL on, SIRC on, no 32KHz crystal
- 9. Assuming Ta=Tj, as the device is in Stop mode. Assumes maximum θJA of 2s2p board. SeeThermal attributes.
- Internal structures hold the input voltage less than V<sub>DD\_HV\_ADC\_REF</sub> + 1.0 V on all pads powered by V<sub>DDA</sub> supplies, if the maximum injection current specification is met (3 mA for all pins) and V<sub>DDA</sub> is within the operating voltage specifications.
- 11. This value is the total current for two ADCs.Each ADC might consume upto 2mA at max.
- 12. This assumes the default configuration of flash controller register. For more details, refer to Flash memory program and erase specifications

| Symbol   | Parameter     | Conditions <sup>1</sup>                        | Min | Тур  | Max  | Unit |
|----------|---------------|------------------------------------------------|-----|------|------|------|
| LPU_RUN  | with 256K RAM | T <sub>a</sub> = 25 °C                         | —   | 10   | —    | mA   |
|          |               | SYS_CLK = 16MHz                                |     |      |      |      |
|          |               | ADC0 = OFF, SPI0 = OFF, LIN0 = OFF, CAN0 = OFF |     |      |      |      |
|          |               | $T_a = 85 \ ^{\circ}C$                         | —   | 10.5 | —    |      |
|          |               | SYS_CLK = 16MHz                                |     |      |      |      |
|          |               | ADC0 = ON, SPI0 = ON, LIN0 = ON, CAN0 = ON     |     |      |      |      |
|          |               | T <sub>a</sub> = 105 °C                        | —   | 11   | —    |      |
|          |               | SYS_CLK = 16MHz                                |     |      |      |      |
|          |               | ADC0 = ON, SPI0 = ON, LIN0 = ON, CAN0 = ON     |     |      |      |      |
|          |               | $T_a = 125 \ ^{\circ}C^{, 2}$                  | —   | —    | 26   |      |
|          |               | SYS_CLK = 16MHz                                |     |      |      |      |
|          |               | ADC0 = ON, SPI0 = ON, LIN0 = ON, CAN0 = ON     |     |      |      |      |
| LPU_STOP | with 256K RAM | $T_a = 25 \ ^{\circ}C$                         | —   | 0.18 | _    | mA   |
|          |               | T <sub>a</sub> = 85 °C                         | —   | 0.60 |      |      |
|          |               | T <sub>a</sub> = 105 °C                        | —   | 1.00 |      |      |
|          |               | $T_a = 125 \text{ °C }^2$                      | —   | —    | 10.6 |      |

 Table 12. Low Power Unit (LPU) Current consumption characteristics

- 1. The content of the Conditions column identifies the components that draw the specific current.
- 2. Assuming Ta=Tj, as the device is in static (fully clock gated) mode. Assumes maximum θJA of 2s2p board. SeeThermal attributes

Table 13. STANDBY Current consumption characteristics

| Symbol   | Parameter    | Conditions <sup>1</sup>      | Min | Тур | Max  | Unit |
|----------|--------------|------------------------------|-----|-----|------|------|
| STANDBY0 | STANDBY with | $T_a = 25 \text{ °C}$        | —   | 71  | —    | μA   |
|          | 8K RAM       | $T_a = 85 \ ^{\circ}C$       | —   | 125 | 700  |      |
|          |              | $T_a = 105 \ ^{\circ}C$      | —   | 195 | 1225 |      |
|          |              | $T_a = 125 \ ^{\circ}C^{,2}$ | —   | 314 | 2100 |      |
| STANDBY1 | STANDBY with | $T_a = 25 \text{ °C}$        | —   | 72  | _    | μA   |
|          | 64K RAM      | T <sub>a</sub> = 85 °C       | —   | 140 | 715  |      |
|          |              | $T_a = 105 \ ^{\circ}C$      | —   | 225 | 1275 |      |
|          |              | $T_a = 125 \ ^{\circ}C^2$    | —   | 358 | 2250 |      |
| STANDBY2 | STANDBY with | $T_a = 25 \text{ °C}$        | —   | 75  | _    | μA   |
|          | 128K RAM     | T <sub>a</sub> = 85 °C       | —   | 155 | 730  |      |
|          |              | $T_a = 105 \ ^{\circ}C$      | —   | 255 | 1350 |      |
|          |              | $T_a = 125 \ ^{\circ}C^2$    | —   | 396 | 2600 |      |
| STANDBY3 | STANDBY with | T <sub>a</sub> = 25 °C       | —   | 80  | _    | μA   |
|          | 256K RAM     | $T_a = 85 \ ^{\circ}C$       | —   | 180 | 800  |      |
|          |              | $T_a = 105 \ ^{\circ}C$      | —   | 290 | 1425 |      |
|          |              | $T_a = 125 \ ^{\circ}C^2$    |     | 465 | 2900 |      |
| STANDBY3 | FIRC ON      | T <sub>a</sub> = 25 °C       | _   | 500 | _    | μA   |

- 1. The content of the Conditions column identifies the components that draw the specific current.
- 2. Assuming Ta=Tj, as the device is in static (fully clock gated) mode. Assumes maximum θJA of 2s2p board. SeeThermal attributes

## NOTE

For the Precision channel Analog inputs, SIUL2\_MSCRn[PUS] must be configured to 0 before entering STANDBY. An increase in current would be observed when SIUL2\_MSCRn[PUS] is configured to be 1, irrespective of the state of IBE or PUE. The current numbers would increase irrespective of whether the pad is pulled low/high externally.

# 4.6 Electrostatic discharge (ESD) characteristics

Electrostatic discharges (a positive then a negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends on the number of supply pins in the device (3 parts  $\times$  (n + 1) supply pin). This test conforms to the AEC-Q100-002/-003/-011 standard.

## NOTE

A device will be defined as a failure if after exposure to ESD pulses the device no longer meets the device specification requirements. Complete DC parametric and functional testing shall be performed per applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

| Symbol                | Parameter               | Conditions <sup>1</sup>        | Class | Max value <sup>2</sup> | Unit |
|-----------------------|-------------------------|--------------------------------|-------|------------------------|------|
| V <sub>ESD(HBM)</sub> | Electrostatic discharge | T <sub>A</sub> = 25 °C         | H1C   | 2000                   | V    |
|                       | (Human Body Model)      | conforming to AEC-<br>Q100-002 |       |                        |      |
| V <sub>ESD(CDM)</sub> | Electrostatic discharge | T <sub>A</sub> = 25 °C         | C3A   | 500                    | V    |
|                       | (Charged Device Model)  | conforming to AEC-<br>Q100-011 |       | 750 (corners)          |      |

1. All ESD testing is in conformity with CDF-AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits.

2. Data based on characterization results, not tested in production.

# 4.7 Electromagnetic Compatibility (EMC) specifications

EMC measurements to IC-level IEC standards are available from NXP on request.

# 5 I/O parameters

## 5.1 AC specifications @ 3.3 V Range

### Table 15. Functional Pad AC Specifications @ 3.3 V Range

| Symbol                 | Prop. Delay (ns) <sup>1</sup><br>L>H/H>L |           |          |         | Drive Load<br>(pF)     | SIUL2_MSCRn[SRC 1:0] |
|------------------------|------------------------------------------|-----------|----------|---------|------------------------|----------------------|
|                        | Min                                      | Max       | Min      | Max     | 1 1                    | MSB,LSB              |
| pad_sr_hv              |                                          | 6/6       |          | 1.9/1.5 | 25                     | 11                   |
| (output)               | 2.5/2.5                                  | 8.25/7.5  | 0.8/0.6  | 3.25/3  | 50                     |                      |
| (output)               | 6.4/5                                    | 19.5/19.5 | 3.5/2.5  | 12/12   | 200                    |                      |
|                        | 2.2/2.5                                  | 8/8       | 0.55/0.5 | 3.9/3.5 | 25                     | 10                   |
|                        | 0.090                                    | 1.1       | 0.035    | 1.1     | asymmetry <sup>2</sup> |                      |
|                        | 2.9/3.5                                  | 12.5/11   | 1/1      | 7/6     | 50                     |                      |
|                        | 11/8                                     | 35/31     | 7.7/5    | 25/21   | 200                    |                      |
|                        | 8.3/9.6                                  | 45/45     | 4/3.5    | 25/25   | 50                     | 01                   |
|                        | 13.5/15                                  | 65/65     | 6.3/6.2  | 30/30   | 200                    |                      |
|                        | 13/13                                    | 75/75     | 6.8/6    | 40/40   | 50                     | 00 <sup>3</sup>      |
|                        | 21/22                                    | 100/100   | 11/11    | 51/51   | 200                    |                      |
| pad_i_hv/<br>pad_sr_hv |                                          | 2/2       |          | 0.5/0.5 | 0.5                    | NA                   |
| (input) <sup>4</sup>   |                                          |           |          |         |                        |                      |

1. As measured from 50% of core side input to Voh/Vol of the output

2. This row specifies the min and max asymmetry between both the prop delay and the edge rates for a given PVT and 25pF load. Required for the Flexray spec.

3. Slew rate control modes

4. Input slope = 2ns

## NOTE

The specification given above is based on simulation data into an ideal lumped capacitor. Customer should use IBIS models for their specific board/loading conditions to simulate the expected signal integrity and edge rates of their system.

## NOTE

The specification given above is measured between 20% / 80%.

# 5.2 DC electrical specifications @ 3.3V Range

## Table 16. DC electrical specifications @ 3.3V Range

| Symbol              | Parameter                                                 | Va                              | Value                          |    |  |  |
|---------------------|-----------------------------------------------------------|---------------------------------|--------------------------------|----|--|--|
|                     |                                                           | Min                             | Max                            |    |  |  |
| Vih (pad_i_hv)      | Pad_I_HV Input Buffer High Voltage                        | 0.72*VDD_HV_<br>x               | VDD_HV_x +<br>0.3              | V  |  |  |
| Vil (pad_i_hv)      | Pad_I_HV Input Buffer Low Voltage                         | VDD_HV_x -<br>0.3               | 0.45*VDD_HV_<br>x              | V  |  |  |
| Vhys (pad_i_hv)     | Pad_I_HV Input Buffer Hysteresis                          | 0.11*VDD_HV_<br>x               |                                | V  |  |  |
| Vih_hys             | CMOS Input Buffer High Voltage (with hysteresis enabled)  | 0.67*VDD_HV_<br>x               | VDD_HV_x +<br>0.3              | V  |  |  |
| Vil_hys             | CMOS Input Buffer Low Voltage (with hysteresis enabled)   | VDD_HV_x -<br>0.3               | 0.35*VDD_HV_<br>x              | V  |  |  |
| Vih                 | CMOS Input Buffer High Voltage (with hysteresis disabled) | 0.57 *<br>VDD_HV_x <sup>1</sup> | VDD_HV_x <sup>1</sup> + 0.3    | V  |  |  |
| Vil                 | CMOS Input Buffer Low Voltage (with hysteresis disabled)  | VDD_HV_x -<br>0.3               | 0.4 *<br>VDD_HV_x <sup>1</sup> | V  |  |  |
| Vhys                | CMOS Input Buffer Hysteresis                              | 0.09 *<br>VDD_HV_x <sup>1</sup> |                                | V  |  |  |
| Pull_IIH (pad_i_hv) | Weak Pullup Current <sup>2</sup> Low                      | 15                              |                                | μA |  |  |
| Pull_IIH (pad_i_hv) | Weak Pullup Current <sup>3</sup> High                     |                                 | 55                             | μA |  |  |
| Pull_IIL (pad_i_hv) | Weak Pulldown Current <sup>3</sup> Low                    | 28                              |                                | μA |  |  |
| Pull_IIL (pad_i_hv) | Weak Pulldown Current <sup>2</sup> High                   |                                 | 85                             | μA |  |  |
| Pull_loh            | Weak Pullup Current <sup>4</sup>                          | 15                              | 50                             | μA |  |  |
| Pull_lol            | Weak Pulldown Current <sup>5</sup>                        | 15                              | 50                             | μA |  |  |
| linact_d            | Digital Pad Input Leakage Current (weak pull inactive)    | -2.5                            | 2.5                            | μA |  |  |
| Voh                 | Output High Voltage <sup>6</sup>                          | 0.8<br>*VDD_HV_x <sup>1</sup>   | —                              | V  |  |  |
| Vol                 | Output Low Voltage <sup>7</sup>                           | _                               | 0.2<br>*VDD_HV_x <sup>1</sup>  | V  |  |  |
|                     | Output Low Voltage <sup>8</sup>                           |                                 | 0.1 *VDD_HV_x                  |    |  |  |
| loh_f               | Full drive loh <sup>9</sup> (SIUL2_MSCRn.SRC[1:0] = 11)   | 18                              | 70                             | mA |  |  |
| lol_f               | Full drive Iol <sup>9</sup> (SIUL2_MSCRn.SRC[1:0] = 11)   | 21                              | 120                            | mA |  |  |
| loh_h               | Half drive loh <sup>9</sup> (SIUL2_MSCRn.SRC[1:0] = 10)   | 9                               | 35                             | mA |  |  |
| lol_h               | Half drive Iol <sup>9</sup> (SIUL2_MSCRn.SRC[1:0] = 10)   | 10.5                            | 60                             | mA |  |  |

- 1. VDD\_HV\_x = VDD\_HV\_A, VDD\_HV\_B, VDD\_HV\_C
- 2. Measured when pad=0.69\*VDD\_HV\_x
- 3. Measured when pad=0.49\*VDD\_HV\_x
- 4. Measured when pad = 0 V
- 5. Measured when pad =  $VDD_HV_x$
- 6. Measured when pad is sourcing 2 mA
- 7. Measured when pad is sinking 2 mA
- 8. Measured when pad is sinking 1.5 mA  $\,$
- 9. Ioh/IoI is derived from spice simulations. These values are NOT guaranteed by test.

# 5.3 AC specifications @ 5 V Range

### Table 17. Functional Pad AC Specifications @ 5 V Range

| Symbol                 | Prop. Delay (ns) <sup>1</sup> |           | ns) <sup>1</sup> Rise/Fall Edge (ns) |         | Drive Load (pF) | SIUL2_MSCRn[SRC 1:0] |
|------------------------|-------------------------------|-----------|--------------------------------------|---------|-----------------|----------------------|
|                        | L>H/H>L                       |           | L>H/H>L                              |         |                 |                      |
|                        | Min                           | Max       | Min                                  | Max     | 1               | MSB,LSB              |
| pad_sr_hv              |                               | 4.5/4.5   |                                      | 1.3/1.2 | 25              | 11                   |
| (output)               |                               | 6/6       |                                      | 2.5/2   | 50              |                      |
| (output)               |                               | 13/13     |                                      | 9/9     | 200             |                      |
|                        |                               | 5.25/5.25 |                                      | 3/2     | 25              | 10                   |
|                        |                               | 9/8       |                                      | 5/4     | 50              |                      |
|                        |                               | 22/22     |                                      | 18/16   | 200             |                      |
|                        |                               | 27/27     |                                      | 13/13   | 50              | 01 <sup>2</sup>      |
|                        |                               | 40/40     |                                      | 24/24   | 200             |                      |
|                        |                               | 40/40     |                                      | 24/24   | 50              | 00 <sup>2</sup>      |
|                        |                               | 65/65     |                                      | 40/40   | 200             |                      |
| pad_i_hv/<br>pad_sr_hv |                               | 1.5/1.5   |                                      | 0.5/0.5 | 0.5             | NA                   |
| (input)                |                               |           |                                      |         |                 |                      |

1. As measured from 50% of core side input to Voh/Vol of the output

2. Slew rate control modes

## NOTE

The above specification is based on simulation data into an ideal lumped capacitor. Customer should use IBIS models for their specific board/loading conditions to simulate the expected signal integrity and edge rates of their system.

## NOTE

The above specification is measured between 20% / 80%.

# 5.4 DC electrical specifications @ 5 V Range

### Table 18. DC electrical specifications @ 5 V Range

| Symbol         | Parameter                          | Va           | Unit              |   |
|----------------|------------------------------------|--------------|-------------------|---|
|                |                                    | Min          | Мах               |   |
| Vih (pad_i_hv) | pad_i_hv Input Buffer High Voltage | 0.7*VDD_HV_x | VDD_HV_x +<br>0.3 | V |

Table continues on the next page...

| Symbol              | Parameter                                                 | Va                              | lue                             | Unit |
|---------------------|-----------------------------------------------------------|---------------------------------|---------------------------------|------|
|                     |                                                           | Min                             | Max                             |      |
| Vil (pad_i_hv)      | pad_i_hv Input Buffer Low Voltage                         | VDD_HV_x -<br>0.3               | 0.45*VDD_HV_<br>x               | V    |
| Vhys (pad_i_hv)     | pad_i_hv Input Buffer Hysteresis                          | 0.09*VDD_HV_<br>x               |                                 | V    |
| Vih_hys             | CMOS Input Buffer High Voltage (with hysteresis enabled)  | 0.65*<br>VDD_HV_x               | VDD_HV_x +<br>0.3               | V    |
| Vil_hys             | CMOS Input Buffer Low Voltage (with hysteresis enabled)   | VDD_HV_x -<br>0.3               | 0.35*VDD_HV_<br>x               | V    |
| Vih                 | CMOS Input Buffer High Voltage (with hysteresis disabled) | 0.55 *<br>VDD_HV_x <sup>1</sup> | VDD_HV_x <sup>1</sup> + 0.3     | V    |
| Vil                 | CMOS Input Buffer Low Voltage (with hysteresis disabled)  | VDD_HV_x -<br>0.3               | 0.40 *<br>VDD_HV_x <sup>1</sup> | V    |
| Vhys                | CMOS Input Buffer Hysteresis                              | 0.09 *<br>VDD_HV_x <sup>1</sup> |                                 | V    |
| Pull_IIH (pad_i_hv) | Weak Pullup Current <sup>2</sup> Low                      | 23                              |                                 | μA   |
| Pull_IIH (pad_i_hv) | Weak Pullup Current <sup>3</sup> High                     |                                 | 82                              | μA   |
| Pull_IIL (pad_i_hv) | Weak Pulldown Current <sup>3</sup> Low                    | 40                              |                                 | μA   |
| Pull_IIL (pad_i_hv) | Weak Pulldown Current <sup>2</sup> High                   |                                 | 130                             | μA   |
| Pull_loh            | Weak Pullup Current <sup>4</sup>                          | 30                              | 80                              | μA   |
| Pull_lol            | Weak Pulldown Current <sup>5</sup>                        | 30                              | 80                              | μA   |
| linact_d            | Digital Pad Input Leakage Current (weak pull inactive)    | -2.5                            | 2.5                             | μA   |
| Voh                 | Output High Voltage <sup>6</sup>                          | 0.8 *<br>VDD_HV_x <sup>1</sup>  | —                               | V    |
| Vol                 | Output Low Voltage <sup>7</sup>                           | —                               | 0.2*VDD_HV_x                    | V    |
|                     | Output Low Voltage <sup>8</sup>                           |                                 | 0.1*VDD_HV_x                    |      |
| loh_f               | Full drive loh <sup>9</sup> (SIUL2_MSCRn.SRC[1:0] = 11)   | 18                              | 70                              | mA   |
| lol_f               | Full drive lol <sup>9</sup> (SIUL2_MSCRn.SRC[1:0] = 11)   | 21                              | 120                             | mA   |
| loh_h               | Half drive loh <sup>9</sup> (SIUL2_MSCRn.SRC[1:0] = 10)   | 9                               | 35                              | mA   |
| lol_h               | Half drive Iol <sup>9</sup> (SIUL2_MSCRn.SRC[1:0] = 10)   | 10.5                            | 60                              | mA   |

### Table 18. DC electrical specifications @ 5 V Range (continued)

- 1.  $VDD_HV_x = VDD_HV_A$ ,  $VDD_HV_B$ ,  $VDD_HV_C$
- 2. Measured when pad=0.69\*VDD\_HV\_x
- 3. Measured when pad=0.49\*VDD\_HV\_x
- 4. Measured when pad = 0 V
- 5. Measured when pad =  $VDD_HV_x$
- 6. Measured when pad is sourcing 2 mA  $\,$
- 7. Measured when pad is sinking 2 mA
- 8. Measured when pad is sinking 1.5 mA
- 9. Ioh/IoI is derived from spice simulations. These values are NOT guaranteed by test.

## 5.5 Reset pad electrical characteristics

The device implements a dedicated bidirectional RESET pin.

#### I/O parameters









| Table 19. | Functional reset | pad electrical s | pecifications |
|-----------|------------------|------------------|---------------|
|-----------|------------------|------------------|---------------|

| Symbol          | Parameter                      | Conditions | Value               |     |                         | Unit |
|-----------------|--------------------------------|------------|---------------------|-----|-------------------------|------|
|                 |                                |            | Min                 | Тур | Max                     |      |
| V <sub>IH</sub> | CMOS Input Buffer High Voltage | -          | 0.65*V <sub>D</sub> | _   | V <sub>DD_HV_x</sub>    | V    |
|                 |                                |            | D_HV_x              |     | +0.3                    |      |
| V <sub>IL</sub> | CMOS Input Buffer Low Voltage  | —          | V <sub>DD_HV_</sub> | _   | 0.35*V <sub>DD_HV</sub> | V    |
|                 |                                |            | <sub>x</sub> -0.3   |     | _x                      |      |

Table continues on the next page...

#### Peripheral operating requirements and behaviours

| Symbol              | Parameter                                      | Conditions                                                                     | Value |         |     | Unit |
|---------------------|------------------------------------------------|--------------------------------------------------------------------------------|-------|---------|-----|------|
|                     |                                                |                                                                                | Min   | Min Typ |     |      |
| V <sub>HYS</sub>    | CMOS Input Buffer hysterisis                   | -                                                                              | 300   | —       | —   | mV   |
| V <sub>DD_POR</sub> | Minimum supply for strong pull-down activation | _                                                                              | —     | _       | 1.2 | V    |
| I <sub>OL_R</sub>   | Strong pull-down current <sup>1</sup>          | Device under power-on reset                                                    | 0.2   | —       | —   | mA   |
|                     |                                                | V <sub>DD_HV_IO</sub> = V <sub>DD_POR</sub>                                    |       |         |     |      |
|                     |                                                | $V_{OL} = 0.35^* V_{DD_HV_IO}$                                                 |       |         |     |      |
|                     |                                                | Device under power-on reset                                                    | 11    | —       | —   | mA   |
|                     |                                                | $3.0 \text{ V} < \text{V}_{\text{DD}_{\text{HV}_{\text{IO}}}} < 5.5 \text{ V}$ |       |         |     |      |
|                     |                                                | $V_{OL} = 0.35^* V_{DD_HV_IO}$                                                 |       |         |     |      |
| W <sub>FRST</sub>   | RESET input filtered pulse                     | -                                                                              | —     | _       | 500 | ns   |
| W <sub>NFRST</sub>  | RESET input not filtered pulse                 | -                                                                              | 2000  | —       | —   | ns   |
| ll <sub>WPU</sub> l | Weak pull-up current absolute value            | RESET pin V <sub>IN</sub> = V <sub>DD</sub>                                    | 23    | —       | 82  | μA   |

 Table 19. Functional reset pad electrical specifications (continued)

1. Strong pull-down is active on PHASE0, PHASE1, PHASE2, and the beginning of PHASE3 for RESET.

# 5.6 PORST electrical specifications

### Table 20. PORST electrical specifications

| Symbol               | Parameter                      |                                | Value |                                |    |
|----------------------|--------------------------------|--------------------------------|-------|--------------------------------|----|
|                      |                                | Min                            | Тур   | Max                            |    |
| W <sub>FPORST</sub>  | PORST input filtered pulse     | _                              | _     | 200                            | ns |
| W <sub>NFPORST</sub> | PORST input not filtered pulse | 1000                           | _     |                                | ns |
| V <sub>IH</sub>      | Input high level               | 0.65 x<br>V <sub>DD_HV_A</sub> | _     | _                              | V  |
| V <sub>IL</sub>      | Input low level                | —                              | _     | 0.35 x<br>V <sub>DD_HV_A</sub> | V  |

# 6 Peripheral operating requirements and behaviours

# 6.1 Analog

## 6.1.1 ADC electrical specifications

The device provides a 12-bit Successive Approximation Register (SAR) Analog-to-Digital Converter.



Figure 5. ADC characteristics and error definitions

Analog

## 6.1.1.1 Input equivalent circuit and ADC conversion characteristics



### Figure 6. Input equivalent circuit

## NOTE

The ADC performance specifications are not guaranteed if two ADCs simultaneously sample the same shared channel.

Table 21. ADC conversion characteristics (for 12-bit)

| Symbol                        | Parameter                                                                                                           | Conditions                             | Min              | Typ <sup>1</sup> | Max  | Unit |
|-------------------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------|------------------|------|------|
| f <sub>CK</sub>               | ADC Clock frequency (depends on —<br>ADC configuration) (The duty cycle<br>depends on AD_CK <sup>2</sup> frequency) |                                        | 15.2             | 80               | 80   | MHz  |
| f <sub>s</sub>                | Sampling frequency                                                                                                  | 80 MHz                                 |                  | _                | 1.00 | MHz  |
| t <sub>sample</sub>           | Sample time <sup>3</sup>                                                                                            | 80 MHz@ 100 ohm source impedance       | 250              | _                | _    | ns   |
| t <sub>conv</sub>             | Conversion time <sup>4</sup>                                                                                        | 80 MHz                                 | 700              | _                | _    | ns   |
| t <sub>total_conv</sub>       | Total Conversion time t <sub>sample</sub> + t <sub>conv</sub> (for standard and extended channels)                  | 80 MHz                                 | 1.5 <sup>5</sup> | _                | _    | μs   |
|                               | Total Conversion time $t_{sample} + t_{conv}$ (for precision channels)                                              |                                        | 1                | —                |      |      |
| C <sub>S</sub> , 6            | ADC input sampling capacitance                                                                                      | —                                      | —                | 3                | 5    | pF   |
| C <sub>P1</sub> <sup>6</sup>  | ADC input pin capacitance 1                                                                                         | —                                      | —                | _                | 5    | pF   |
| C <sub>P2</sub> <sup>6</sup>  | ADC input pin capacitance 2                                                                                         | —                                      | —                |                  | 0.8  | pF   |
| R <sub>SW1</sub> <sup>6</sup> | Internal resistance of analog                                                                                       | $V_{REF}$ range = 4.5 to 5.5 V         | —                | _                | 0.3  | kΩ   |
|                               | source                                                                                                              | V <sub>REF</sub> range = 3.15 to 3.6 V |                  |                  | 875  | Ω    |

Table continues on the next page...

| Symbol                            | Parameter                                 | Conditions                          | Min | Typ <sup>1</sup> | Max  | Unit |
|-----------------------------------|-------------------------------------------|-------------------------------------|-----|------------------|------|------|
| R <sub>AD</sub> <sup>6</sup>      | Internal resistance of analog source      | —                                   | -   | —                | 825  | Ω    |
| INL                               | Integral non-linearity (precise channel)  | —                                   | -2  | _                | 2    | LSB  |
| INL                               | Integral non-linearity (standard channel) | —                                   | -3  | —                | 3    | LSB  |
| DNL                               | Differential non-linearity                | —                                   | -1  | —                | 1    | LSB  |
| OFS                               | Offset error                              | —                                   | -6  | —                | 6    | LSB  |
| GNE                               | Gain error                                | —                                   | -4  | —                | 4    | LSB  |
| ADC Analog Pad                    | Max leakage (precision channel)           | 150 °C                              | _   | _                | 250  | nA   |
| (pad going to one<br>ADC)         | Max leakage (standard channel)            | 150 °C                              | —   | —                | 2500 | nA   |
| (100)                             | Max leakage (standard channel)            | 105 °C <sub>TA</sub>                | _   | 5                | 250  | nA   |
|                                   | Max positive/negative injection           |                                     | -5  | _                | 5    | mA   |
| TUE <sub>precision channels</sub> | Total unadjusted error for precision      | Without current injection           | -6  | +/-4             | 6    | LSB  |
|                                   | channels                                  | With current injection <sup>7</sup> |     | +/-5             |      | LSB  |
| TUE <sub>standard/extended</sub>  | Total unadjusted error for standard/      | Without current injection           | -8  | +/-6             | 8    | LSB  |
| channels                          | extended channels                         | With current injection <sup>7</sup> |     | +/-8             |      | LSB  |
| t <sub>recovery</sub>             | STOP mode to Run mode recovery time       |                                     |     |                  | < 1  | μs   |

#### Table 21. ADC conversion characteristics (for 12-bit) (continued)

- Active ADC input, VinA < [min(ADC\_VrefH, ADC\_ADV, VDD\_HV\_IOx)]. VDD\_HV\_IOx refers to I/O segment supply voltage. Violation of this condition would lead to degradation of ADC performance. Please refer to Table: 'Absolute maximum ratings' to avoid damage. Refer to Table: 'Recommended operating conditions (VDD\_HV\_x = 3.3 V)' for required relation between IO\_supply\_A,B,C and ADC\_Supply.</li>
- 2. The internally generated clock (known as AD\_clk or ADCK) could be same as the peripheral clock or half of the peripheral clock based on register configuration in the ADC.
- During the sample time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal
  resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>sample</sub>. After the end of the
  sample time t<sub>sample</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample
  clock t<sub>sample</sub> depend on programming.
- 4. This parameter does not include the sample time t<sub>sample</sub>, but only the time for determining the digital result and the time to load the result register with the conversion result.
- 5. Apart from tsample and tconv, few cycles are used up in ADC digital interface and hence the overall throughput from the ADC is lower.
- 6. See Figure 2.
- 7. Current injection condition for ADC channels is defined for an inactive ADC channel (on which conversion is NOT being performed), and this occurs when voltage on the ADC pin exceeds the I/O supply or ground. However, absolute maximum voltage spec on pad input (VINA, see Table: Absolute maximum ratings) must be honored to meet TUE spec quoted here

### Table 22. ADC conversion characteristics (for 10-bit)

| Symbol              | Parameter                                                                                                    | Conditions                          | Min  | Typ <sup>1</sup> | Max  | Unit |
|---------------------|--------------------------------------------------------------------------------------------------------------|-------------------------------------|------|------------------|------|------|
| f <sub>CK</sub>     | ADC Clock frequency (depends on ADC configuration) (The duty cycle depends on AD_CK <sup>2</sup> frequency.) | _                                   | 15.2 | 80               | 80   | MHz  |
| f <sub>s</sub>      | Sampling frequency                                                                                           | —                                   | _    | _                | 1.00 | MHz  |
| t <sub>sample</sub> | Sample time <sup>3</sup>                                                                                     | 80 MHz@ 100 ohm source<br>impedance | 275  | _                | _    | ns   |

Table continues on the next page...

| Symbol                           | Parameter                                                        | Conditions                          | Min | Typ <sup>1</sup> | Max  | Unit |
|----------------------------------|------------------------------------------------------------------|-------------------------------------|-----|------------------|------|------|
| t <sub>conv</sub>                | Conversion time <sup>4</sup>                                     | 80 MHz                              | 550 | —                | —    | ns   |
| t <sub>total_conv</sub>          | Total Conversion time tsample + tconv (for standard channels)    | 80 MHz                              | 1   | _                | _    | μs   |
|                                  | Total Conversion time tsample +<br>tconv (for extended channels) |                                     | 1.5 | _                | _    |      |
| C <sub>S</sub>                   | ADC input sampling capacitance                                   | —                                   | _   | 3                | 5    | pF   |
| C <sub>P1</sub> <sup>5</sup>     | ADC input pin capacitance 1                                      | —                                   | _   | —                | 5    | pF   |
| C <sub>P2</sub> <sup>5</sup>     | ADC input pin capacitance 2                                      | —                                   | _   | —                | 0.8  | pF   |
| R <sub>SW1</sub> <sup>5</sup>    | Internal resistance of analog                                    | $V_{REF}$ range = 4.5 to 5.5 V      | —   | —                | 0.3  | kΩ   |
|                                  | source                                                           | $V_{REF}$ range = 3.15 to 3.6 V     | _   | _                | 875  | Ω    |
| R <sub>AD</sub> <sup>5</sup>     | Internal resistance of analog source                             | —                                   | _   | _                | 825  | Ω    |
| INL                              | Integral non-linearity                                           | —                                   | -2  |                  | 2    | LSB  |
| DNL                              | Differential non-linearity                                       | —                                   | -1  |                  | 1    | LSB  |
| OFS                              | Offset error                                                     | —                                   | -4  | _                | 4    | LSB  |
| GNE                              | Gain error                                                       | —                                   | -4  |                  | 4    | LSB  |
| ADC Analog Pad                   | Max leakage (standard channel)                                   | 150 °C                              | —   | —                | 2500 | nA   |
| (pad going to one ADC)           | Max positive/negative injection                                  |                                     | -5  | —                | 5    | mA   |
| ADC)                             | Max leakage (standard channel)                                   | 105 °C <sub>TA</sub>                | _   | 5                | 250  | nA   |
| TUE <sub>standard/extended</sub> | Total unadjusted error for standard                              | Without current injection           | -4  | +/-3             | 4    | LSB  |
| channels                         | channels                                                         | With current injection <sup>6</sup> |     | +/-4             |      | LSB  |
| t <sub>recovery</sub>            | STOP mode to Run mode recovery time                              |                                     |     |                  | < 1  | μs   |

 Table 22. ADC conversion characteristics (for 10-bit) (continued)

- Active ADC Input, VinA < [min(ADC\_ADV, IO\_Supply\_A,B,C)]. Violation of this condition would lead to degradation of ADC performance. Please refer to Table: 'Absolute maximum ratings' to avoid damage. Refer to Table: 'Recommended operating conditions' for required relation between IO\_supply\_A, B, C and ADC\_Supply.
- 2. The internally generated clock (known as AD\_clk or ADCK) could be same as the peripheral clock or half of the peripheral clock based on register configuration in the ADC.
- During the sample time the input capacitance C<sub>S</sub> can be charged/discharged by the external source. The internal
  resistance of the analog source must allow the capacitance to reach its final voltage level within t<sub>sample</sub>. After the end of the
  sample time t<sub>sample</sub>, changes of the analog input voltage have no effect on the conversion result. Values for the sample
  clock t<sub>sample</sub> depend on programming.
- 4. This parameter does not include the sample time t<sub>sample</sub>, but only the time for determining the digital result and the time to load the result register with the conversion result.
- 5. See Figure 2-1
- 6. Current injection condition for ADC channels is defined for an inactive ADC channel (on which conversion is NOT being performed), and this occurs when voltage on the ADC pin exceeds the I/O supply or ground. However, absolute maximum voltage spec on pad input (VINA, see Table: Absolute maximum ratings) must be honored to meet TUE spec quoted here

## 6.1.2 Analog Comparator (CMP) electrical specifications Table 23. Comparator and 6-bit DAC electrical specifications

| Symbol             | Description                                                          | Min.     | Тур. | Max.                         | Unit             |
|--------------------|----------------------------------------------------------------------|----------|------|------------------------------|------------------|
| I <sub>DDHS</sub>  | Supply current, High-speed mode (EN=1, PMODE=1)                      |          | _    | 250                          | μA               |
| I <sub>DDLS</sub>  | Supply current, low-speed mode (EN=1, PMODE=0)                       | _        | 5    | 11                           | μA               |
| V <sub>AIN</sub>   | Analog input voltage                                                 | $V_{SS}$ | _    | V <sub>IN1_CMP_RE</sub><br>F | V                |
| V <sub>AIO</sub>   | Analog input offset voltage <sup>1</sup>                             | -47      | _    | 47                           | mV               |
| V <sub>H</sub>     | Analog comparator hysteresis <sup>2</sup>                            | _        | 1    | 25                           | mV               |
|                    | • CR0[HYSTCTR] = 00                                                  | _        | 20   | 50                           | mV               |
|                    | • CR0[HYSTCTR] = 01                                                  | _        | 40   | 70                           | mV               |
|                    | • CR0[HYSTCTR] = 10                                                  | _        | 60   | 105                          | mV               |
|                    | <ul> <li>CR0[HYSTCTR] = 11</li> </ul>                                |          |      |                              |                  |
| t <sub>DHS</sub>   | Propagation Delay, High Speed Mode (Full Swing) <sup>1, 3</sup>      |          |      | 250                          | ns               |
| t <sub>DLS</sub>   | Propagation Delay, Low power Mode (Full Swing) <sup>1, 3</sup>       |          | 5    | 21                           | μs               |
|                    | Analog comparator initialization delay, High speed mode <sup>4</sup> | —        | 4    |                              | μs               |
|                    | Analog comparator initialization delay, Low speed mode <sup>4</sup>  | —        | 100  |                              | μs               |
| I <sub>DAC6b</sub> | 6-bit DAC current adder (when enabled)                               |          | 1    |                              |                  |
|                    | 3.3V Reference Voltage                                               | _        | 6    | 9                            | μA               |
|                    | 5V Reference Voltage                                                 | _        | 10   | 16                           | μA               |
| INL                | 6-bit DAC integral non-linearity                                     | -0.5     |      | 0.5                          | LSB <sup>5</sup> |
| DNL                | 6-bit DAC differential non-linearity                                 | -0.8     | _    | 0.8                          | LSB              |

1. Measured with hysteresis mode of 00

2. Typical hysteresis is measured with input voltage range limited to 0.6 to  $V_{DD_HV_A}$ -0.6V

3. Full swing = VIH, VIL

4. Comparator initialization delay is defined as the time between software writes to change control inputs (Writes to DACEN, VRSEL, PSEL, MSEL, VOSEL) and the comparator output settling to a stable level.

5. 1 LSB =  $V_{reference}/64$ 

# 6.2 Clocks and PLL interfaces modules

## 6.2.1 Main oscillator electrical characteristics

This device provides a driver for oscillator in pierce configuration with amplitude control. Controlling the amplitude allows a more sinusoidal oscillation, reducing in this way the EMI. Other benefits arises by reducing the power consumption. This Loop Controlled Pierce (LCP mode) requires good practices to reduce the stray capacitance of traces between crystal and MCU.

An operation in Full Swing Pierce (FSP mode), implemented by an inverter is also available in case of parasitic capacitances and cannot be reduced by using crystal with high equivalent series resistance. For this mode, a special care needs to be taken regarding the serial resistance used to avoid the crystal overdrive.

Other two modes called External (EXT Wave) and disable (OFF mode) are provided. For EXT Wave, the drive is disabled and an external source of clock within CMOS level based in analog oscillator supply can be used. When OFF, EXTAL is pulled down by 240 Kohms resistor and the feedback resistor remains active connecting XTAL through EXTAL by 1M resistor.



Figure 7. Oscillator connections scheme

| Table 24. | Main oscillator electrical characteristics |
|-----------|--------------------------------------------|
|-----------|--------------------------------------------|

| Symbol                                         | Parameter                        | Mode                 | Conditions | Min | Тур | Max | Unit            |
|------------------------------------------------|----------------------------------|----------------------|------------|-----|-----|-----|-----------------|
| f <sub>XOSCHS</sub>                            | Oscillator<br>frequency          | FSP/LCP              |            | 8   |     | 40  | MHz             |
| <b>g</b> <sub>mXOSCHS</sub>                    | Driver                           | LCP                  |            |     | 23  |     | mA/V            |
| Tra                                            | Transconduct ance                | FSP                  |            |     | 33  |     |                 |
| V <sub>XOSCHS</sub>                            | Oscillation<br>Amplitude         | LCP <sup>1, 2</sup>  | 8 MHz      |     | 1.0 |     | V <sub>PP</sub> |
|                                                |                                  | le                   | 16 MHz     |     | 1.0 |     |                 |
|                                                |                                  |                      | 40 MHz     |     | 0.8 |     |                 |
| T <sub>XOSCHSSU</sub>                          | Startup time                     | FSP/LCP <sup>1</sup> | 8 MHz      |     | 2   |     | ms              |
|                                                |                                  |                      | 16 MHz     |     | 1   |     |                 |
|                                                |                                  |                      | 40 MHz     |     | 0.5 |     |                 |
| Oscillator<br>Analog Circuit<br>supply current | Oscillator FSP 8 MHz             | 8 MHz                |            | 2.2 |     | mA  |                 |
|                                                | Analog Circuit<br>supply current |                      | 16 MHz     |     | 2.2 |     |                 |

Table continues on the next page...

#### **Clocks and PLL interfaces modules**

| Symbol          | Parameter                                   | Mode     | Conditions               | Min  | Тур | Max  | Unit |
|-----------------|---------------------------------------------|----------|--------------------------|------|-----|------|------|
|                 |                                             |          | 40 MHz                   |      | 3.2 |      |      |
|                 |                                             | LCP      | 8 MHz                    |      | 141 |      | uA   |
|                 |                                             |          | 16 MHz                   |      | 252 |      |      |
|                 |                                             |          | 40 MHz                   |      | 518 | _    |      |
| V <sub>IH</sub> | Input High<br>level CMOS<br>Schmitt trigger | EXT Wave | Oscillator<br>supply=3.3 | 1.95 |     |      | V    |
| V <sub>IL</sub> | Input low level<br>CMOS<br>Schmitt trigger  |          | Oscillator<br>supply=3.3 |      |     | 1.25 | V    |

 Table 24.
 Main oscillator electrical characteristics (continued)

1. Values are very dependent on crystal or resonator used and parasitic capacitance observed in the board.

2. Typ value for oscillator supply 3.3 V@27 °C

# 6.2.2 32 kHz Oscillator electrical specifications

### Table 25. 32 kHz oscillator electrical specifications

| Symbol              | Parameter                                       | Condition | Min | Тур | Max | Unit |
|---------------------|-------------------------------------------------|-----------|-----|-----|-----|------|
| f <sub>osc_lo</sub> | Oscillator crystal<br>or resonator<br>frequency |           | 32  |     | 40  | KHz  |
| t <sub>cst</sub>    | Crystal Start-up<br>Time <sup>1, 2</sup>        |           |     |     | 2   | S    |

1. This parameter is characterized before qualification rather than 100% tested.

2. Proper PC board layout procedures must be followed to achieve specifications.

## 6.2.3 16 MHz RC Oscillator electrical specifications Table 26. 16 MHz RC Oscillator electrical specifications

| Symbol               | Parameter                              | Conditions | Value |     |     | Unit |
|----------------------|----------------------------------------|------------|-------|-----|-----|------|
|                      |                                        |            | Min   | Тур | Max |      |
| F <sub>Target</sub>  | IRC target frequency                   | —          | —     | 16  | —   | MHz  |
| PTA                  | IRC frequency variation after trimming | —          | -5    |     | 5   | %    |
| T <sub>startup</sub> | Startup time                           | _          |       | _   | 1.5 | us   |
| T <sub>STJIT</sub>   | Cycle to cycle jitter                  |            | —     | _   | 1.5 | %    |
| T <sub>LTJIT</sub>   | Long term jitter                       |            | _     |     | 0.2 | %    |

## NOTE

The above start up time of 1 us is equivalent to 16 cycles of 16 MHz.
### 6.2.4 128 KHz Internal RC oscillator Electrical specifications Table 27. 128 KHz Internal RC oscillator electrical specifications

| Symbol                         | Parameter                 | Condition     | Min | Тур | Max   | Unit  |
|--------------------------------|---------------------------|---------------|-----|-----|-------|-------|
| F <sub>oscu</sub> <sup>1</sup> | Oscillator<br>frequency   | Calibrated    | 119 | 128 | 136.5 | KHz   |
|                                | Temperature<br>dependence |               |     |     | 600   | ppm/C |
|                                | Supply dependence         |               |     |     | 18    | %/V   |
|                                | Supply current            | Clock running |     |     | 2.75  | μA    |
|                                |                           | Clock stopped |     |     | 200   | nA    |

1. Vdd=1.2 V, 1.32V, T<sub>a</sub>=-40 C, 125 C

# 6.2.5 PLL electrical specifications

### Table 28. PLL electrical specifications

| Parameter                        | Min       | Тур | Max          | Unit | Comments                                                       |
|----------------------------------|-----------|-----|--------------|------|----------------------------------------------------------------|
| Input Frequency                  | 8         |     | 40           | MHz  |                                                                |
| VCO Frequency Range              | 600       |     | 1280         | MHz  |                                                                |
| Duty Cycle at pllclkout          | 48%       |     | 52%          |      | This specification is guaranteed at PLL IP boundary            |
| Period Jitter                    |           |     | See Table 29 | ps   | NON SSCG mode                                                  |
| TIE                              |           |     | See Table 29 |      | at 960 M Integrated over 1MHz<br>offset not valid in SSCG mode |
| Modulation Depth (Center Spread) | +/- 0.25% |     | +/- 3.0%     |      |                                                                |
| Modulation Frequency             |           |     | 32           | KHz  |                                                                |
| Lock Time                        |           |     | 60           | μs   | Calibration mode                                               |

Table 29. Jitter calculation

| Type of jitter                        | Jitter due to<br>Supply<br>Noise (ps)<br>J <sub>SN</sub> <sup>1</sup> | Jitter due to<br>Fractional Mode<br>(ps) J <sub>SDM</sub> <sup>2</sup> | Jitter due to<br>Fractional Mode<br>J <sub>SSCG</sub> (ps) <sup>3</sup> | 1 Sigma<br>Random<br>Jitter J <sub>RJ</sub><br>(ps) <sup>4</sup> | Total Period Jitter (ps)                                           |
|---------------------------------------|-----------------------------------------------------------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------|------------------------------------------------------------------|--------------------------------------------------------------------|
| Period Jitter                         | 60 ps                                                                 | 3% of pllclkout1,2                                                     | Modulation depth                                                        | 0.1% of plicikout1,2                                             | +/-( $J_{SN}$ + $J_{SDM}$ + $J_{SSCG}$ + $N^{[4]}$<br>× $J_{RJ}$ ) |
| Long Term Jitter<br>(Integer Mode)    |                                                                       |                                                                        |                                                                         | 40                                                               | +/-(N x J <sub>RJ</sub> )                                          |
| Long Term jitter<br>(Fractional Mode) |                                                                       |                                                                        |                                                                         | 100                                                              | +/-(N x J <sub>RJ</sub> )                                          |

1. This jitter component is due to self noise generated due to bond wire inductances on different PLL supplies. The jitter value is valid for inductor value of 5nH or less each on VDD\_LV and VSS\_LV.

#### Memory interfaces

- 2. This jitter component is added when the PLL is working in the fractional mode.
- 3. This jitter component is added when the PLL is working in the Spread Spectrum Mode. Else it is 0.
- 4. The value of N is dependent on the accuracy requirement of the application. See Percentage of sample exceeding specified value of jitter table

Table 30. Percentage of sample exceeding specified value of jitter

| N | Percentage of samples exceeding specified value of jitter<br>(%) |
|---|------------------------------------------------------------------|
| 1 | 31.73                                                            |
| 2 | 4.55                                                             |
| 3 | 0.27                                                             |
| 4 | 6.30 × 1e-03                                                     |
| 5 | 5.63 × 1e-05                                                     |
| 6 | 2.00 × 1e-07                                                     |
| 7 | 2.82 × 1e-10                                                     |

# 6.3 Memory interfaces

### 6.3.1 Flash memory program and erase specifications

NOTE

All timing, voltage, and current numbers specified in this section are defined for a single embedded flash memory within an SoC, and represent average currents for given supplies and operations.

Table 31 shows the estimated Program/Erase times.

Characteristic<sup>1</sup> Symbol Typ<sup>2</sup> Factory **Field Update** Unit Programming<sup>3, 4</sup> Initial Typical Lifetime Max<sup>6</sup> Initial Max, Full End of Max Temp Life<sup>5</sup> 20°C ≤T<sub>A</sub> -40°C ≤T<sub>J</sub> ≤ 1,000 -40°C ≤T,J ≤ 250,000 ≤30°C ≤150°C ≤150°C cycles cycles 55 500 Doubleword (64 bits) program time 43 100 150 μs t<sub>dwpgm</sub> 200 300 108 500 Page (256 bits) program time 73 μs t<sub>ppgm</sub> Quad-page (1024 bits) program 268 800 1,200 396 2,000 μs t<sub>qppgm</sub> time 16 KB Block erase time 168 290 320 250 1,000 ms t<sub>16kers</sub> 40 1,000 16 KB Block program time 34 45 50 ms t<sub>16kpgm</sub>

Table 31. Flash memory program and erase specifications

| Symbol               | Characteristic <sup>1</sup> | Typ <sup>2</sup> | Factory<br>Programming <sup>3, 4</sup> |                                 | F                                      | Field Update      |                           | Unit |
|----------------------|-----------------------------|------------------|----------------------------------------|---------------------------------|----------------------------------------|-------------------|---------------------------|------|
|                      |                             |                  | Initial<br>Max                         | Initial<br>Max, Full<br>Temp    | Typical<br>End of<br>Life <sup>5</sup> | Lifeti            | Lifetime Max <sup>6</sup> |      |
|                      |                             |                  | 20°C ≤T <sub>A</sub><br>≤30°C          | -40°C ≤T <sub>J</sub><br>≤150°C | -40°C ≤T <sub>J</sub><br>≤150°C        | ≤ 1,000<br>cycles | ≤ 250,000<br>cycles       |      |
| t <sub>32kers</sub>  | 32 KB Block erase time      | 217              | 360                                    | 390                             | 310                                    | 1,200             |                           | ms   |
| t <sub>32kpgm</sub>  | 32 KB Block program time    | 69               | 100                                    | 110                             | 90                                     | 1,200             |                           | ms   |
| t <sub>64kers</sub>  | 64 KB Block erase time      | 315              | 490                                    | 590                             | 420                                    | 1,600             |                           | ms   |
| t <sub>64kpgm</sub>  | 64 KB Block program time    | 138              | 180                                    | 210                             | 170                                    | 1,600             |                           | ms   |
| t <sub>256kers</sub> | 256 KB Block erase time     | 884              | 1,520                                  | 2,030                           | 1,080                                  | 4,000             | _                         | ms   |
| t <sub>256kpgm</sub> | 256 KB Block program time   | 552              | 720                                    | 880                             | 650                                    | 4,000             | —                         | ms   |

#### Table 31. Flash memory program and erase specifications (continued)

1. Program times are actual hardware programming times and do not include software overhead. Block program times assume quad-page programming.

2. Typical program and erase times represent the median performance and assume nominal supply values and operation at 25 °C. Typical program and erase times may be used for throughput calculations.

- 3. Conditions:  $\leq$  150 cycles, nominal voltage.
- 4. Plant Programing times provide guidance for timeout limits used in the factory.

5. Typical End of Life program and erase times represent the median performance and assume nominal supply values. Typical End of Life program and erase values may be used for throughput calculations.

6. Conditions:  $-40^{\circ}C \le T_J \le 150^{\circ}C$ , full spec voltage.

### 6.3.2 Flash memory Array Integrity and Margin Read specifications Table 32. Flash memory Array Integrity and Margin Read specifications

| Symbol                 | Characteristic                                                | Min    | Typical | Max <sup>1</sup>             | Units<br>2 |
|------------------------|---------------------------------------------------------------|--------|---------|------------------------------|------------|
| t <sub>ai16kseq</sub>  | Array Integrity time for sequential sequence on 16 KB block.  | -      | _       | 512 x<br>Tperiod x<br>Nread  | _          |
| t <sub>ai32kseq</sub>  | Array Integrity time for sequential sequence on 32 KB block.  | _      | _       | 1024 x<br>Tperiod x<br>Nread | _          |
| t <sub>ai64kseq</sub>  | Array Integrity time for sequential sequence on 64 KB block.  | _      | _       | 2048 x<br>Tperiod x<br>Nread |            |
| tai256kseq             | Array Integrity time for sequential sequence on 256 KB block. | -      | _       | 8192 x<br>Tperiod x<br>Nread |            |
| t <sub>mr16kseq</sub>  | Margin Read time for sequential sequence on 16 KB block.      | 73.81  | —       | 110.7                        | μs         |
| t <sub>mr32kseq</sub>  | Margin Read time for sequential sequence on 32 KB block.      | 128.43 | —       | 192.6                        | μs         |
| t <sub>mr64kseq</sub>  | Margin Read time for sequential sequence on 64 KB block.      | 237.65 | —       | 356.5                        | μs         |
| t <sub>mr256kseq</sub> | Margin Read time for sequential sequence on 256 KB block.     | 893.01 | _       | 1,339.5                      | μs         |

#### Memory interfaces

- Array Integrity times need to be calculated and is dependent on system frequency and number of clocks per read. The
  equation presented require Tperiod (which is the unit accurate period, thus for 200 MHz, Tperiod would equal 5e-9) and
  Nread (which is the number of clocks required for read, including pipeline contribution. Thus for a read setup that requires
  6 clocks to read with no pipeline, Nread would equal 6. For a read setup that requires 6 clocks to read, and has the
  address pipeline set to 2, Nread would equal 4 (or 6 2).)
- 2. The units for Array Integrity are determined by the period of the system clock. If unit accurate period is used in the equation, the results of the equation are also unit accurate.

# 6.3.3 Flash memory module life specifications

### Table 33. Flash memory module life specifications

| Symbol              | Characteristic                                                                              | Conditions                        | Min     | Typical | Units         |
|---------------------|---------------------------------------------------------------------------------------------|-----------------------------------|---------|---------|---------------|
| Array P/E<br>cycles | Number of program/erase cycles per block<br>for 16 KB, 32 KB and 64 KB blocks. <sup>1</sup> | —                                 | 250,000 | _       | P/E<br>cycles |
|                     | Number of program/erase cycles per block for 256 KB blocks. <sup>2</sup>                    | —                                 | 1,000   | 250,000 | P/E<br>cycles |
| Data retention      | Minimum data retention.                                                                     | Blocks with 0 - 1,000 P/E cycles. | 50      | —       | Years         |
|                     |                                                                                             | Blocks with 100,000 P/E cycles.   | 20      | —       | Years         |
|                     |                                                                                             | Blocks with 250,000 P/E cycles.   | 10      | —       | Years         |

1. Program and erase supported across standard temperature specs.

2. Program and erase supported across standard temperature specs.

# 6.3.4 Data retention vs program/erase cycles

Graphically, Data Retention versus Program/Erase Cycles can be represented by the following figure. The spec window represents qualified limits. The extrapolated dotted line demonstrates technology capability, however is beyond the qualification limits.



## 6.3.5 Flash memory AC timing specifications Table 34. Flash memory AC timing specifications

| Symbol             | Characteristic                                                                                                | Min | Typical                                        | Max                                             | Units |
|--------------------|---------------------------------------------------------------------------------------------------------------|-----|------------------------------------------------|-------------------------------------------------|-------|
| t <sub>psus</sub>  | Time from setting the MCR-PSUS bit until MCR-DONE bit is set to a 1.                                          |     | 9.4<br>plus four<br>system<br>clock<br>periods | 11.5<br>plus four<br>system<br>clock<br>periods | μs    |
| t <sub>esus</sub>  | Time from setting the MCR-ESUS bit until MCR-DONE bit is set to a 1.                                          | _   | 16<br>plus four<br>system<br>clock<br>periods  | 20.8<br>plus four<br>system<br>clock<br>periods | μs    |
| t <sub>res</sub>   | Time from clearing the MCR-ESUS or PSUS bit with EHV = 1 until DONE goes low.                                 | —   | _                                              | 100                                             | ns    |
| t <sub>done</sub>  | Time from 0 to 1 transition on the MCR-EHV bit initiating a program/erase until the MCR-DONE bit is cleared.  | —   | _                                              | 5                                               | ns    |
| t <sub>dones</sub> | Time from 1 to 0 transition on the MCR-EHV bit aborting a program/erase until the MCR-DONE bit is set to a 1. | _   | 16<br>plus four<br>system<br>clock<br>periods  | 20.8<br>plus four<br>system<br>clock<br>periods | μs    |
| t <sub>drcv</sub>  | Time to recover once exiting low power mode.                                                                  | 16  | _                                              | 45                                              | μs    |

| Symbol               | Characteristic                                                                                                                                                                                                                        | Min                                              | Typical | Max                                              | Units |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|---------|--------------------------------------------------|-------|
|                      |                                                                                                                                                                                                                                       | plus seven<br>system<br>clock<br>periods.        |         | plus seven<br>system<br>clock<br>periods         |       |
| t <sub>aistart</sub> | Time from 0 to 1 transition of UT0-AIE initiating a Margin Read<br>or Array Integrity until the UT0-AID bit is cleared. This time also<br>applies to the resuming from a suspend or breakpoint by<br>clearing AISUS or clearing NAIBP |                                                  | _       | 5                                                | ns    |
| t <sub>aistop</sub>  | Time from 1 to 0 transition of UT0-AIE initiating an Array<br>Integrity abort until the UT0-AID bit is set. This time also applies<br>to the UT0-AISUS to UT0-AID setting in the event of a Array<br>Integrity suspend request.       | _                                                | _       | 80<br>plus fifteen<br>system<br>clock<br>periods | ns    |
| t <sub>mrstop</sub>  | Time from 1 to 0 transition of UT0-AIE initiating a Margin Read<br>abort until the UT0-AID bit is set. This time also applies to the<br>UT0-AISUS to UT0-AID setting in the event of a Margin Read<br>suspend request.                | 10.36<br>plus four<br>system<br>clock<br>periods | _       | 20.42<br>plus four<br>system<br>clock<br>periods | μs    |

 Table 34.
 Flash memory AC timing specifications (continued)

# 6.3.6 Flash read wait state and address pipeline control settings

The following table describes the recommended RWSC and APC settings at various operating frequencies based on specified intrinsic flash access times of the flash module controller array at 125 °C.

| Table 35. | Flash Read Wait State and Address Pipeline Control Co | mbinations |
|-----------|-------------------------------------------------------|------------|
|           |                                                       |            |

| Flash frequency             | RWSC setting | APC setting |
|-----------------------------|--------------|-------------|
| 0 MHz < fFlash <= 33 MHz    | 0            | 0           |
| 33 MHz < fFlash <= 100 MHz  | 2            | 1           |
| 100 MHz < fFlash <= 133 MHz | 3            | 1           |
| 133 MHz < fFlash <= 160 MHz | 4            | 1           |

# 6.4 Communication interfaces

# 6.4.1 DSPI timing

Table 36. DSPI electrical specifications

| No | Symbol            | Parameter                        | Conditions                                          | High Spe                 | ed Mode <sup>1</sup>     | low Spe         | low Speed mode  |    |
|----|-------------------|----------------------------------|-----------------------------------------------------|--------------------------|--------------------------|-----------------|-----------------|----|
|    |                   |                                  |                                                     | Min                      | Max                      | Min             | Мах             |    |
| 1  | t <sub>SCK</sub>  | DSPI cycle                       | Master                                              | 25                       | _                        | 50              |                 | ns |
|    |                   | time                             | Slave (MTFE = 0)                                    | 40                       | —                        | 60              |                 |    |
| 2  | t <sub>csc</sub>  | PCS to SCK delay                 | _                                                   | 16                       | —                        | —               | _               | ns |
| 3  | t <sub>ASC</sub>  | After SCK<br>delay               |                                                     | 16                       | —                        | _               | _               | ns |
| 4  | t <sub>SDC</sub>  | SCK duty cycle                   | —                                                   | t <sub>SCK</sub> /2 - 10 | t <sub>SCK</sub> /2 + 10 | _               | _               | ns |
| 5  | t <sub>A</sub>    | Slave access time                | SS active to SOUT valid                             | _                        | 40                       | _               | _               | ns |
| 6  | t <sub>DIS</sub>  | Slave SOUT disable time          | <sub>SS</sub> inactive to SOUT<br>High-Z or invalid | _                        | 10                       | —               | _               | ns |
| 7  | t <sub>PCSC</sub> | PCSx to<br>PCSS time             | _                                                   | 13                       | —                        | —               | _               | ns |
| 8  | t <sub>PASC</sub> | PCSS to<br>PCSx time             |                                                     | 13                       | —                        | _               |                 | ns |
| 9  | t <sub>SUI</sub>  | Data setup                       | Master (MTFE = 0)                                   | NA                       | —                        | 20              | _               | ns |
|    |                   | time for<br>inputs               | Slave                                               | 2                        | —                        | 2               | _               |    |
|    |                   | inputs                           | Master (MTFE = 1,<br>CPHA = 0)                      | 15                       | —                        | 8 <sup>2</sup>  |                 |    |
|    |                   |                                  | Master (MTFE = 1,<br>CPHA = 1)                      | 15                       | —                        | 20              | _               |    |
| 10 | t <sub>HI</sub>   | Data hold                        | Master (MTFE = 0)                                   | NA                       |                          | -5              | —               | ns |
|    |                   | time for<br>inputs               | Slave                                               | 4                        | —                        | 4               | —               |    |
|    |                   | inputo                           | Master (MTFE = 1,<br>CPHA = 0)                      | 0                        | —                        | 11 <sup>2</sup> | _               |    |
|    |                   |                                  | Master (MTFE = 1,<br>CPHA = 1)                      | 0                        | —                        | -5              | _               |    |
| 11 | t <sub>suo</sub>  | Data valid                       | Master (MTFE = 0)                                   |                          | NA                       | _               | 4               | ns |
|    |                   | (after SCK                       | Slave                                               |                          | 15                       | _               | 23              |    |
|    |                   | edge)                            | Master (MTFE = 1,<br>CPHA = 0)                      | _                        | 4                        | —               | 16 <sup>2</sup> |    |
|    |                   |                                  | Master (MTFE = 1,<br>CPHA = 1)                      | _                        | 4                        | —               | 4               |    |
| 12 | t <sub>HO</sub>   | Data hold<br>time for<br>outputs | Master (MTFE = 0)                                   | NA                       | —                        | -2              | _               | ns |

| No | Symbol | Parameter | Conditions                     | High Speed Mode <sup>1</sup> |     | low Speed mode  |     | Unit |
|----|--------|-----------|--------------------------------|------------------------------|-----|-----------------|-----|------|
|    |        |           |                                | Min                          | Max | Min             | Мах |      |
|    |        |           | Slave                          | 4                            | —   | 6               | —   |      |
|    |        |           | Master (MTFE = 1,<br>CPHA = 0) | -2                           | _   | 10 <sup>2</sup> | _   |      |
|    |        |           | Master (MTFE = 1,<br>CPHA = 1) | -2                           | _   | -2              | _   |      |

 Table 36.
 DSPI electrical specifications (continued)

1. Only one {SIN,SOUT and SCK} group per DSPI/SPI will support high frequency mode. See Table 3.

2. SMPL\_PTR should be set to 1

## NOTE

**Restriction For High Speed modes** 

- DSPI2, DSPI3, SPI1 and SPI2 will support 40MHz Master mode SCK
- DSPI2, DSPI3, SPI1 and SPI2 will support 25MHz Slave SCK frequency
- Only one {SIN,SOUT and SCK} group per DSPI/SPI will support high frequency mode. See Table 38.
- For Master mode MTFE will be 1 for high speed mode
- For high speed slaves, their master have to be in MTFE=1 mode or should be able to support 15ns tSUO delay

## NOTE

For numbers shown in the following figures, see Table 36

| Spec | Characteristics     | Pad Drive/Load | Value  |       |
|------|---------------------|----------------|--------|-------|
|      |                     |                | Min    | Max   |
| tSCK | SCK cycle timing    | strong/50 pF   | 100 ns | -     |
| -    | PCS valid after SCK | strong/50 pF   | -      | 15 ns |
| -    | PCS valid after SCK | strong/50 pF   | -4 ns  | -     |

 Table 37.
 Continuous SCK timing

| Table 38. | DSPI high speed mode I/Os |
|-----------|---------------------------|
|-----------|---------------------------|

| DSPI  | High speed SCK | High speed SIN | High speed SOUT |
|-------|----------------|----------------|-----------------|
| DSPI2 | GPIO[78]       | GPIO[76]       | GPIO[77]        |
| DSPI3 | GPIO[100]      | GPIO[101]      | GPIO[98]        |
| SPI1  | GPIO[173]      | GPIO[175]      | GPIO[176]       |
| SPI2  | GPIO[79]       | GPIO[110]      | GPIO[111]       |



Figure 8. DSPI classic SPI timing — master, CPHA = 0



Figure 9. DSPI classic SPI timing — master, CPHA = 1



Figure 10. DSPI classic SPI timing — slave, CPHA = 0



Figure 11. DSPI classic SPI timing — slave, CPHA = 1



Figure 12. DSPI modified transfer format timing — master, CPHA = 0



Figure 13. DSPI modified transfer format timing — master, CPHA = 1



Figure 14. DSPI modified transfer format timing – slave, CPHA = 0



Figure 15. DSPI modified transfer format timing — slave, CPHA = 1



Figure 16. DSPI PCS strobe (PCSS) timing

# 6.4.2 FlexRay electrical specifications

## 6.4.2.1 FlexRay timing

This section provides the FlexRay Interface timing characteristics for the input and output signals. It should be noted that these are recommended numbers as per the FlexRay EPL v3.0 specification, and subject to change per the final timing analysis of the device.

## 6.4.2.2 TxEN





### Table 39. TxEN output characteristics<sup>1</sup>

| Name                      | Description                                                                            | Min | Max | Unit |
|---------------------------|----------------------------------------------------------------------------------------|-----|-----|------|
| dCCTxEN <sub>RISE25</sub> | Rise time of TxEN signal at CC                                                         | —   | 9   | ns   |
| dCCTxEN <sub>FALL25</sub> | Fall time of TxEN signal at CC                                                         | —   | 9   | ns   |
| dCCTxEN <sub>01</sub>     | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge  | _   | 25  | ns   |
| dCCTxEN <sub>10</sub>     | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge |     | 25  | ns   |

1. All parameters specified for  $V_{DD_HV_IOx}$  = 3.3 V -5%, +±10%, TJ = -40 °C / 150 °C, TxEN pin load maximum 25 pF





6.4.2.3 TxD



Figure 19. TxD Signal

| Table 40. | TxD output characteristics |
|-----------|----------------------------|
|-----------|----------------------------|

| Name                                                   | Description <sup>1</sup>                                   | Min   | Max            | Unit |
|--------------------------------------------------------|------------------------------------------------------------|-------|----------------|------|
| dCCT <sub>xAsym</sub>                                  | Asymmetry of sending CC @ 25 pF load (=dCCTxD50% - 100 ns) | -2.45 | 2.45           | ns   |
| dCCTxD <sub>RISE25</sub> +dCCTx<br>D <sub>FALL25</sub> | Sum of Rise and Fall time of TxD signal at the output      |       | 9 <sup>2</sup> | ns   |

Table continues on the next page...

| Name                 | Description <sup>1</sup>                                                               | Min | Max | Unit |
|----------------------|----------------------------------------------------------------------------------------|-----|-----|------|
| dCCTxD <sub>01</sub> | Sum of delay between Clk to Q of the last FF and the final output buffer, rising edge  | —   | 25  | ns   |
| dCCTxD <sub>10</sub> | Sum of delay between Clk to Q of the last FF and the final output buffer, falling edge | —   | 25  | ns   |

### Table 40. TxD output characteristics (continued)

1. All parameters specified for  $V_{DD_HV_IOx} = 3.3 \text{ V} - 5\%$ , +±10%, TJ = -40 °C / 150 °C, TxD pin load maximum 25 pF. 2. For 3.3 V ± 10% operation, this specification is 10 ns.



\*FlexRay Protocol Engine Clock

### Figure 20. TxD Signal propagation delays

#### 6.4.2.4 **RxD**

| Table 41. | RxD | input | characteristic |
|-----------|-----|-------|----------------|
|-----------|-----|-------|----------------|

| Name                 | Description <sup>1</sup>                                                             | Min | Max | Unit |
|----------------------|--------------------------------------------------------------------------------------|-----|-----|------|
| C_CCRxD              | Input capacitance on<br>RxD pin                                                      | —   | 7   | pF   |
| uCCLogic_1           | Threshold for detecting logic high                                                   | 35  | 70  | %    |
| uCCLogic_0           | Threshold for detecting logic low                                                    | 30  | 65  | %    |
| dCCRxD <sub>01</sub> | Sum of delay from<br>actual input to the D<br>input of the first FF,<br>rising edge  | _   | 10  | ns   |
| dCCRxD <sub>10</sub> | Sum of delay from<br>actual input to the D<br>input of the first FF,<br>falling edge | _   | 10  | ns   |

1. All parameters specified for VDD\_HV\_IOx = 3.3 V -5%, +±10%, TJ = -40 oC / 150 oC.

# 6.4.3 Ethernet switching specifications

The following timing specs are defined at the chip I/O pin and must be translated appropriately to arrive at timing specs/constraints for the physical interface.

### 6.4.3.1 MII signal switching specifications

The following timing specs meet the requirements for MII style interfaces for a range of transceiver devices.

| Symbol | Description                           | Min. | Max. | Unit   |
|--------|---------------------------------------|------|------|--------|
| _      | RXCLK frequency                       | _    | 25   | MHz    |
| MII1   | RXCLK pulse width high                | 35%  | 65%  | RXCLK  |
|        |                                       |      |      | period |
| MII2   | RXCLK pulse width low                 | 35%  | 65%  | RXCLK  |
|        |                                       |      |      | period |
| MII3   | RXD[3:0], RXDV, RXER to RXCLK setup   | 5    |      | ns     |
| MII4   | RXCLK to RXD[3:0], RXDV, RXER hold    | 5    | —    | ns     |
| _      | TXCLK frequency                       | _    | 25   | MHz    |
| MII5   | TXCLK pulse width high                | 35%  | 65%  | TXCLK  |
|        |                                       |      |      | period |
| MII6   | TXCLK pulse width low                 | 35%  | 65%  | TXCLK  |
|        |                                       |      |      | period |
| MII7   | TXCLK to TXD[3:0], TXEN, TXER invalid | 2    | —    | ns     |
| MII8   | TXCLK to TXD[3:0], TXEN, TXER valid   | —    | 25   | ns     |

Table 42. MII signal switching specifications



### Figure 21. RMII/MII transmit signal timing diagram



### Figure 22. RMII/MII receive signal timing diagram

## 6.4.3.2 RMII signal switching specifications

The following timing specs meet the requirements for RMII style interfaces for a range of transceiver devices.

| Num   | Description                                 | Min. | Max. | Unit               |
|-------|---------------------------------------------|------|------|--------------------|
| _     | EXTAL frequency (RMII input clock RMII_CLK) | —    | 50   | MHz                |
| RMII1 | RMII_CLK pulse width high                   | 35%  | 65%  | RMII_CLK<br>period |
| RMII2 | RMII_CLK pulse width low                    | 35%  | 65%  | RMII_CLK<br>period |
| RMII3 | RXD[1:0], CRS_DV, RXER to RMII_CLK setup    | 4    | —    | ns                 |
| RMII4 | RMII_CLK to RXD[1:0], CRS_DV, RXER hold     | 2    | _    | ns                 |
| RMII7 | RMII_CLK to TXD[1:0], TXEN invalid          | 4    | —    | ns                 |
| RMII8 | RMII_CLK to TXD[1:0], TXEN valid            | —    | 15   | ns                 |

 Table 43. RMII signal switching specifications

# 6.4.4 SAI electrical specifications

All timing requirements are specified relative to the clock period or to the minimum allowed clock period of a device

| no | Parameter           | Value |     | Unit |
|----|---------------------|-------|-----|------|
|    |                     | Min   | Мах |      |
|    | Operating Voltage   | 2.7   | 3.6 | V    |
| S1 | SAI_MCLK cycle time | 40    | -   | ns   |

Table 44. Master mode SAI Timing

Table continues on the next page...

#### FlexRay electrical specifications

| no  | Parameter                                  | Vá  | Value |                |
|-----|--------------------------------------------|-----|-------|----------------|
|     |                                            | Min | Max   |                |
| S2  | SAI_MCLK pulse width high/low              | 45% | 55%   | MCLK<br>period |
| S3  | SAI_BCLK cycle time                        | 80  | -     | BCLK<br>period |
| S4  | SAI_BCLK pulse width high/low              | 45% | 55%   | ns             |
| S5  | SAI_BCLK to SAI_FS output valid            | -   | 15    | ns             |
| S6  | SAI_BCLK to SAI_FS output invalid          | 0   | -     | ns             |
| S7  | SAI_BCLK to SAI_TXD valid                  | -   | 15    | ns             |
| S8  | SAI_BCLK to SAI_TXD invalid                | 0   | -     | ns             |
| S9  | SAI_RXD/SAI_FS input setup before SAI_BCLK | 28  | -     | ns             |
| S10 | SAI_RXD/SAI_FS input hold after SAI_BCLK   | 0   | -     | ns             |

## Table 44. Master mode SAI Timing (continued)



### Figure 23. Master mode SAI Timing

### Table 45. Slave mode SAI Timing

| No  | Parameter                             | Value |     | Unit        |
|-----|---------------------------------------|-------|-----|-------------|
|     |                                       | Min   | Max |             |
|     | Operating Voltage                     | 2.7   | 3.6 | V           |
| S11 | SAI_BCLK cycle time (input)           | 80    | -   | ns          |
| S12 | SAI_BCLK pulse width high/low (input) | 45%   | 55% | BCLK period |
| S13 | SAI_FS input setup before SAI_BCLK    | 10    | -   | ns          |
| S14 | SAI_FS input hold after SAI_BCLK      | 2     | -   | ns          |

Table continues on the next page...

| No  | Parameter                                 | Value |     | Unit |
|-----|-------------------------------------------|-------|-----|------|
|     |                                           | Min   | Мах |      |
| S15 | SAI_BCLK to SAI_TXD/SAI_FS output valid   | -     | 28  | ns   |
| S16 | SAI_BCLK to SAI_TXD/SAI_FS output invalid | 0     | -   | ns   |
| S17 | SAI_RXD setup before SAI_BCLK             | 10    | -   | ns   |
| S18 | SAI_RXD hold after SAI_BCLK               | 2     | -   | ns   |

Table 45. Slave mode SAI Timing (continued)





# 6.5 Debug specifications

# 6.5.1 JTAG interface timing

### Table 46. JTAG pin AC electrical characteristics <sup>1</sup>

| #  | Symbol                                | Characteristic                      | Min  | Мах              | Unit |
|----|---------------------------------------|-------------------------------------|------|------------------|------|
| 1  | tJCYC                                 | TCK Cycle Time <sup>2</sup>         | 62.5 | —                | ns   |
| 2  | t <sub>JDC</sub>                      | TCK Clock Pulse Width               | 40   | 60               | %    |
| 3  | t <sub>TCKRISE</sub>                  | TCK Rise and Fall Times (40% - 70%) |      | 3                | ns   |
| 4  | t <sub>TMSS</sub> , t <sub>TDIS</sub> | TMS, TDI Data Setup Time            | 5    | —                | ns   |
| 5  | t <sub>TMSH</sub> , t <sub>TDIH</sub> | TMS, TDI Data Hold Time             | 5    | _                | ns   |
| 6  | t <sub>TDOV</sub>                     | TCK Low to TDO Data Valid           |      | 20 <sup>3</sup>  | ns   |
| 7  | t <sub>TDOI</sub>                     | TCK Low to TDO Data Invalid         | 0    | —                | ns   |
| 8  | t <sub>TDOHZ</sub>                    | TCK Low to TDO High Impedance       | _    | 15               | ns   |
| 11 | t <sub>BSDV</sub>                     | TCK Falling Edge to Output Valid    |      | 600 <sup>4</sup> | ns   |

Table continues on the next page...

#### **Debug specifications**

### Table 46. JTAG pin AC electrical characteristics <sup>1</sup> (continued)

| #  | Symbol             | Characteristic                                            | Min | Мах | Unit |
|----|--------------------|-----------------------------------------------------------|-----|-----|------|
| 12 | t <sub>BSDVZ</sub> | TCK Falling Edge to Output Valid out of High<br>Impedance | _   | 600 | ns   |
| 13 | t <sub>BSDHZ</sub> | TCK Falling Edge to Output High Impedance                 | —   | 600 | ns   |
| 14 | t <sub>BSDST</sub> | Boundary Scan Input Valid to TCK Rising Edge              | 15  | —   | ns   |
| 15 | t <sub>BSDHT</sub> | TCK Rising Edge to Boundary Scan Input Invalid            | 15  | _   | ns   |

- 1. These specifications apply to JTAG boundary scan only.
- 2. This timing applies to TDI, TDO, TMS pins, however, actual frequency is limited by pad type for EXTEST instructions. Refer to pad specification for allowed transition frequency
- 3. Timing includes TCK pad delay, clock tree delay, logic delay and TDO output pad delay.
- 4. Applies to all pins, limited by pad slew rate. Refer to IO delay and transition specification and add 20 ns for JTAG delay.



Figure 25. JTAG test clock input timing

### Debug specifications



Figure 26. JTAG test access port timing





Figure 27. JTAG boundary scan timing

# 6.5.2 Nexus timing

## Table 47. Nexus debug port timing <sup>1</sup>

| No. | Symbol                                     | Parameter                                           | Condition | Min  | Max  | Unit  |
|-----|--------------------------------------------|-----------------------------------------------------|-----------|------|------|-------|
|     |                                            |                                                     | S         |      |      |       |
| 1   | t <sub>MCYC</sub>                          | MCKO Cycle Time                                     | —         | 15.6 | —    | ns    |
| 2   | t <sub>MDC</sub>                           | MCKO Duty Cycle                                     | —         | 40   | 60   | %     |
| 3   | t <sub>MDOV</sub>                          | MCKO Low to MDO, MSEO, EVTO Data Valid <sup>2</sup> | —         | -0.1 | 0.25 | tMCYC |
| 4   | t <sub>EVTIPW</sub>                        | EVTI Pulse Width                                    | —         | 4    | _    | tTCYC |
| 5   | t <sub>EVTOPW</sub>                        | EVTO Pulse Width                                    | —         | 1    | —    | tMCYC |
| 6   | t <sub>TCYC</sub>                          | TCK Cycle Time <sup>3</sup>                         | —         | 62.5 | _    | ns    |
| 7   | t <sub>TDC</sub>                           | TCK Duty Cycle                                      | —         | 40   | 60   | %     |
| 8   | t <sub>NTDIS</sub> ,<br>t <sub>NTMSS</sub> | TDI, TMS Data Setup Time                            |           | 8    |      | ns    |

### Table 47. Nexus debug port timing <sup>1</sup> (continued)

| No. | Symbol                                     | Parameter                     | Condition<br>s | Min | Мах | Unit |
|-----|--------------------------------------------|-------------------------------|----------------|-----|-----|------|
| 9   | t <sub>NTDIH</sub> ,<br>t <sub>NTMSH</sub> | TDI, TMS Data Hold Time       | _              | 5   | _   | ns   |
| 10  | t <sub>JOV</sub>                           | TCK Low to TDO/RDY Data Valid | —              | 0   | 25  | ns   |

1. JTAG specifications in this table apply when used for debug functionality. All Nexus timing relative to MCKO is measured from 50% of MCKO and 50% of the respective signal.

- 2. For all Nexus modes except DDR mode, MDO, MSEO, and EVTO data is held valid until next MCKO low cycle.
- 3. The system clock frequency needs to be four times faster than the TCK frequency.



Figure 28. Nexus output timing



Figure 29. Nexus EVTI Input Pulse Width

**Debug specifications** 



Figure 30. Nexus TDI, TMS, TDO timing

# 6.5.3 WKPU/NMI timing

### Table 48. WKPU/NMI glitch filter

| No. | Symbol               | Parameter                        | Min | Тур | Max | Unit |
|-----|----------------------|----------------------------------|-----|-----|-----|------|
| 1   | W <sub>FNMI</sub>    | NMI pulse width that is rejected |     | _   | 20  | ns   |
| 2   | W <sub>NFNMI</sub> D | NMI pulse width that is passed   | 400 | _   |     | ns   |

### 6.5.4 External interrupt timing (IRQ pin) Table 49. External interrupt timing specifications

| No. | Symbol            | Parameter             | Conditions | Min | Max | Unit             |
|-----|-------------------|-----------------------|------------|-----|-----|------------------|
| 1   | t <sub>IPWL</sub> | IRQ pulse width low   | —          | 3   | —   | t <sub>CYC</sub> |
| 2   | t <sub>IPWH</sub> | IRQ pulse width high  | _          | 3   | _   | t <sub>CYC</sub> |
| 3   | t <sub>ICYC</sub> | IRQ edge to edge time | _          | 6   |     | t <sub>CYC</sub> |

These values applies when IRQ pins are configured for rising edge or falling edge events, but not both.



Figure 31. External interrupt timing

# 7 Thermal attributes

# 7.1 Thermal attributes

| Board type        | Symbol            | Description                                                                | 176LQFP | Unit | Notes   |
|-------------------|-------------------|----------------------------------------------------------------------------|---------|------|---------|
| Single-layer (1s) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 50.7    | °C/W | 1, 2    |
| Four-layer (2s2p) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 24.2    | °C/W | 1, 2, 3 |
| Single-layer (1s) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 38.1    | °C/W | 1, 3    |
| Four-layer (2s2p) | R <sub>0JMA</sub> | Thermal resistance, junction                                               | 17.8    | °C/W | 1, 3    |

#### Thermal attributes

| Board type | Symbol           | Description                                                             | 176LQFP | Unit | Notes |
|------------|------------------|-------------------------------------------------------------------------|---------|------|-------|
|            |                  | to ambient (200 ft./<br>min. air speed)                                 |         |      |       |
| _          | R <sub>eJB</sub> | Thermal<br>resistance, junction<br>to board                             | 10.9    | °C/W | 4     |
| _          | R <sub>eJC</sub> | Thermal<br>resistance, junction<br>to case                              | 8.4     | °C/W | 5     |
| _          | Ψ <sub>JT</sub>  | Thermal<br>resistance, junction<br>to package top                       | 0.5     | °C/W | 6     |
| _          | Ψ <sub>JB</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package bottom | 0.3     | °C/W | 7     |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal.
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal resistance between the die and the solder pad on the bottom of the package based on simulation without any interface resistance. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.
- Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

| Board type        | Symbol            | Description                                                                | 324 MAPBGA | Unit | Notes |
|-------------------|-------------------|----------------------------------------------------------------------------|------------|------|-------|
| Single-layer (1s) | R <sub>eJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 31.0       | °C/W | 1, 2  |
| Four-layer (2s2p) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 24.3       | °C/W | 1,2,3 |
| Single-layer (1s) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 23.5       | °C/W | 1, 3  |
| Four-layer (2s2p) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 20.1       | °C/W | 1,3   |
| _                 | R <sub>θJB</sub>  | Thermal<br>resistance, junction<br>to board                                | 16.8       | °C/W | 4     |

#### **Thermal attributes**

| Board type | Symbol           | Description                                                                                   | 324 MAPBGA | Unit | Notes |
|------------|------------------|-----------------------------------------------------------------------------------------------|------------|------|-------|
| —          | R <sub>θJC</sub> | Thermal<br>resistance, junction<br>to case                                                    | 7.4        | °C/W | 5     |
| _          | Ψ <sub>JT</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package top<br>natural convection    | 0.2        | °C/W | 6     |
|            | Ψ <sub>JB</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package bottom<br>natural convection | 7.3        | °C/W | 7     |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per JEDEC JESD51-2 with the single layer board horizontal. Board meets JESD51-9 specification.
- 3. Per JEDEC JESD51-6 with the board horizontal
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2.
- 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

| Board type        | Symbol            | Description                                                                | 256 MAPBGA | Unit | Notes |
|-------------------|-------------------|----------------------------------------------------------------------------|------------|------|-------|
| Single-layer (1s) | R <sub>θJA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 42.6       | °C/W | 1, 2  |
| Four-layer (2s2p) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 26.0       | °C/W | 1,2,3 |
| Single-layer (1s) | R <sub>ejma</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 31.0       | °C/W | 1,3   |
| Four-layer (2s2p) | R <sub>0JMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 21.3       | °C/W | 1,3   |
| _                 | R <sub>eJB</sub>  | Thermal<br>resistance, junction<br>to board                                | 12.8       | °C/W | 4     |
| _                 | R <sub>θJC</sub>  | Thermal<br>resistance, junction<br>to case                                 | 7.9        | °C/W | 5     |

Table continues on the next page...

#### Thermal attributes

| Board type | Symbol               | Description                                                                                                          | 256 MAPBGA | Unit | Notes |
|------------|----------------------|----------------------------------------------------------------------------------------------------------------------|------------|------|-------|
|            | Ψ <sub>JT</sub>      | Thermal<br>characterization<br>parameter, junction<br>to package top<br>outside center<br>(natural<br>convection)    | 0.2        | °C/W | 6     |
|            | R <sub>0JB_CSB</sub> | Thermal<br>characterization<br>parameter, junction<br>to package bottom<br>outside center<br>(natural<br>convection) | 9.0        | °C/W | 7     |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.
- 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

| Board type        | Symbol            | Description                                                                | 100 MAPBGA | Unit | Notes |
|-------------------|-------------------|----------------------------------------------------------------------------|------------|------|-------|
| Single-layer (1s) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 50.9       | °C/W | 1,2   |
| Four-layer (2s2p) | R <sub>0JA</sub>  | Thermal<br>resistance, junction<br>to ambient (natural<br>convection)      | 27.0       | °C/W | 1,2,3 |
| Single-layer (1s) | R <sub>0JMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 38.0       | °C/W | 1,3   |
| Four-layer (2s2p) | R <sub>0JMA</sub> | Thermal<br>resistance, junction<br>to ambient (200 ft./<br>min. air speed) | 22.2       | °C/W | 1,3   |
| _                 | R <sub>θJB</sub>  | Thermal<br>resistance, junction<br>to board                                | 10.8       | °C/W | 4     |

| Board type | Symbol           | Description                                                                                                          | 100 MAPBGA | Unit | Notes |
|------------|------------------|----------------------------------------------------------------------------------------------------------------------|------------|------|-------|
| _          | R <sub>eJC</sub> | Thermal<br>resistance, junction<br>to case                                                                           | 8.2        | °C/W | 5     |
| _          | Ψ <sub>JT</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package top<br>outside center<br>(natural<br>convection)    | 0.2        | °C/W | 6     |
|            | Ψ <sub>JB</sub>  | Thermal<br>characterization<br>parameter, junction<br>to package bottom<br>outside center<br>(natural<br>convection) | 7.8        | °C/W | 7     |

- 1. Junction temperature is a function of die size, on-chip power dissipation, package thermal resistance, mounting site (board) temperature, ambient temperature, air flow, power dissipation of other components on the board, and board thermal resistance.
- 2. Per SEMI G38-87 and JEDEC JESD51-2 with the single layer board horizontal.
- 3. Per JEDEC JESD51-6 with the board horizontal
- 4. Thermal resistance between the die and the printed circuit board per JEDEC JESD51-8. Board temperature is measured on the top surface of the board near the package.
- 5. Thermal resistance between the die and the case top surface as measured by the cold plate method (MIL SPEC-883 Method 1012.1).
- 6. Thermal characterization parameter indicating the temperature difference between package top and the junction temperature per JEDEC JESD51-2. When Greek letters are not available, the thermal characterization parameter is written as Psi-JT.
- 7. Thermal characterization parameter indicating the temperature difference between package bottom center and the junction temperature per JEDEC JESD51-12. When Greek letters are not available, the thermal characterization parameter is written as Psi-JB.

# 8 Dimensions

# 8.1 Obtaining package dimensions

Package dimensions are provided in package drawing.

To find a package drawing, go to www.nxp.com and perform a keyword search for the drawing's document number:

| Package         | NXP Document Number |
|-----------------|---------------------|
| 100 MAPBGA      | 98ASA00802D         |
| 176-pin LQFP-EP | 98ASA00698D         |
| 256 MAPBGA      | 98ASA00346D         |
| 324 MAPBGA      | 98ASA10582D         |

# 9 Pinouts

# 9.1 Package pinouts and signal descriptions

For package pinouts and signal descriptions, refer to the Reference Manual.

# 10 Reset sequence

# 10.1 Reset sequence

This section describes different reset sequences and details the duration for which the device remains in reset condition in each of those conditions.

# 10.1.1 Reset sequence duration

Table 50 specifies the reset sequence duration for the five different reset sequences described in Reset sequence description.

| No. | Symbol            | Parameter                                      |     | T <sub>Reset</sub> |     | Unit |
|-----|-------------------|------------------------------------------------|-----|--------------------|-----|------|
|     |                   |                                                | Min | Typ <sup>1</sup>   | Max |      |
| 1   | T <sub>DRB</sub>  | Destructive Reset Sequence, BIST enabled       | 6.2 | 7.3                | -   | ms   |
| 2   | T <sub>DR</sub>   | Destructive Reset Sequence, BIST disabled      | 110 | 182                | -   | us   |
| 3   | T <sub>ERLB</sub> | External Reset Sequence Long, Unsecure Boot    | 6.2 | 7.3                | -   | ms   |
| 4   | T <sub>FRL</sub>  | Functional Reset Sequence Long, Unsecure Boot  | 110 | 182                | -   | us   |
| 5   | T <sub>FRS</sub>  | Functional Reset Sequence Short, Unsecure Boot | 7   | 9                  | -   | us   |

Table 50. RESET sequences

1. The Typ value is applicable only if the reset sequence duration is not prolonged by an extended assertion of RESET\_B by an external reset generator.

# 10.1.2 BAF execution duration

Following table specifies the typical BAF execution time in case BAF boot header is present at first location (Typical) and last location (worst case). Total Boot time is the sum of reset sequence duration and BAF execution time.

| BAF execution<br>duration                                | Min | Тур | Мах | Unit |
|----------------------------------------------------------|-----|-----|-----|------|
| BAF execution time<br>(boot header at first<br>location) | _   | 200 | _   | μs   |
| BAF execution time<br>(boot header at last<br>location)  | _   | _   | 320 | μs   |

Table 51. BAF execution duration

# 10.1.3 Reset sequence description

The figures in this section show the internal states of the device during the five different reset sequences. The dotted lines in the figures indicate the starting point and the end point for which the duration is specified in .

With the beginning of DRUN mode, the first instruction is fetched and executed. At this point, application execution starts and the internal reset sequence is finished.

The following figures show the internal states of the device during the execution of the reset sequence and the possible states of the RESET\_B signal pin.

### NOTE

RESET\_B is a bidirectional pin. The voltage level on this pin can either be driven low by an external reset generator or by the device internal reset circuitry. A high level on this pin can only be generated by an external pullup resistor which is strong enough to overdrive the weak internal pulldown resistor. The rising edge on RESET\_B in the following figures indicates the time when the device stops driving it low. The reset sequence durations given in are applicable only if the internal reset sequence is not prolonged by an external reset generator keeping RESET\_B asserted low beyond the last Phase3.

Reset sequence















Figure 35. Functional reset sequence long



Figure 36. Functional reset sequence short

The reset sequences shown in Figure 35 and Figure 36 are triggered by functional reset events. RESET\_B is driven low during these two reset sequences only if the corresponding functional reset source (which triggered the reset sequence) was enabled to drive RESET\_B low for the duration of the internal reset sequence. See the RGM\_FBRE register in the device reference manual for more information.

# **11 Revision History**

# 11.1 Revision History

The following table provides a revision history for this document.

| Rev. No. | Date          | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev 1    | 14 March 2013 | Initial Release                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Rev 2    | 7 August 2015 | <ul> <li>In features:         <ul> <li>Updated BAF feature with sentence, Boot Assist Flash (BAF) supports internal flash programming via a serial link (SCI)</li> <li>Updated FlexCAN3 with FD support</li> <li>Updated number of STMs to two.</li> </ul> </li> <li>In Block diagram:         <ul> <li>Updated SRAM size from 128 KB to 256 KB.</li> </ul> </li> <li>In Family Comparison:             <ul> <li>Added note: All optional features (Flash memory, RAM, Peripherals) start with lowest number or address (e.g. FlexCAN0) and end at highest available number or address (e.g. MPC574xB/D have 6 CAN, ending with FlexCAN5).</li> <li>Revised MPC5746C Family Comparison table.</li> </ul> </li> <li>In Ordering parts:         <ul> <li>Updated ordering parts diagram to include 100 MAPBGA information and optional fields.</li> </ul> </li> <li>In table: Absolute maximum ratings         <ul> <li>Removed entry: 'V<sub>SS_HV</sub>'</li> <li>Added spec for 'V<sub>DD12</sub>'</li> <li>Updated 'Max' column for 'V<sub>INA</sub>'</li> </ul> </li> </ul> |

 Table 52.
 Revision History

Table continues on the next page...

| Rev. No. | Date | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Rev. No. | Date | <ul> <li>Updated footnote for V<sub>DD_HV_ADC1_REF</sub>.</li> <li>Added footnote to 'Conditions', All voltages are referred to V<sub>SS_HV</sub> unless otherwise specified</li> <li>Removed footnote from 'Max', Absolute maximum voltages are currently maximum burn-in voltages. Absolute maximum specifications for device stress have not yet been determined.</li> <li>In section: Recommended operating conditions <ul> <li>Added opening text: "The following table describes the operating conditions "</li> <li>Added note: "V<sub>DD_HV_A</sub>, V<sub>DD_HV_B</sub> and V<sub>DD_HV_C</sub> are all "</li> <li>Added note: "V<sub>DD_HV_A</sub>, V<sub>DD_HV_B</sub> and V<sub>DD_HV_C</sub> are all "</li> <li>In table: Recommended operating conditions (VDD_HV_x = 3.3 V) and (VDD_HV_x = 5 V)</li> <li>Added footnote to 'Conditions' cloumn, (All voltages are referred to V<sub>SS_HV</sub> unless otherwise specified).</li> <li>Updated footnote for 'Min' column to Device will be functional down (and electrical specifications as per various datasheet parameters will be guaranteed) to the point where one of the LVD/HVD resets the device. When voltage drops outside range for an LVD/HVD, device is reset.</li> <li>Removed footnote for 'V<sub>DD_HV_A</sub>', 'V<sub>DD_HV_B</sub>', and 'V<sub>DD_HV_C</sub>' entry and updated the parameter column.</li> <li>Removed entry : 'V<sub>SS_HV</sub>'</li> <li>Updated 'Parameter' Column for 'V<sub>DD_HV_ADC1</sub>', 'V<sub>DD_HV_ADC1</sub>', 'V<sub>DD_HV_ADC1</sub>'</li> <li>Updated 'Parameter' Min' 'Max' columns for 'V<sub>SS_HV_ADC0</sub>' and 'V<sub>SS_HV_ADC1</sub>'</li> <li>Updated footnote for 'V<sub>DD_LV</sub>' to V<sub>DD_LV</sub> supply pins should never be grounded (through a small impedance). If these are not driven, they should only be left floating.</li> </ul> </li> </ul> |
|          |      | <ul> <li>Updated 'Parameter' 'Min' 'Max' columns for 'V<sub>SS_HV_ADC0</sub>' and 'V<sub>SS_HV_ADC1</sub>'</li> <li>Updated footnote for 'V<sub>DD_LV</sub> ' to V<sub>DD_LV</sub> supply pins should never be grounded (through a small impedance). If these are not driven, they should only be left floating.</li> <li>Removed row for symbol 'V<sub>SS_LV</sub>'</li> <li>Removed footnote from 'Max' column of 'V<sub>DD_HV_ADC0</sub>' and 'V<sub>DD_HV_ADC1</sub>', (PA3, PA7, PA10, PA11 and PE12 ADC_1 channels are coming from V<sub>DD_HV_B</sub> domain hence V<sub>DD_HV_ADC1</sub> should be within ±100 mV of V<sub>DD_HV_B</sub> when these channels are used for ADC_1).</li> <li>In table: Recommended operating conditions (V<sub>DD_HV_X</sub> = 3.3 V)</li> <li>Removed footnote from 'V<sub>IN1_CMP_REF</sub>', (Only applicable when supplying</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |      | <ul> <li>from external source).</li> <li>In table: Recommended operating conditions (V<sub>DD_HV_x</sub> = 5 V)         <ul> <li>Added spec for 'V<sub>IN1_CMP_REF</sub>' and corresponding footnotes.</li> </ul> </li> <li>In section: Voltage monitor electrical characteristics         <ul> <li>Updated description for Low Voltage detector block.</li> <li>Added note, BCP56, MCP68 and MJD31 are guaranteed ballasts.</li> <li>In table: Voltage regulator electrical specifications                 <ul> <li>Added footnote, Ceramic X7R or X5R type with capacitance-temperature</li> <li>Intable: Voltage regulator electrical specifications</li> <li>Added footnote, Ceramic X7R or X5R type with capacitance-temperature</li> <li>Intable: Voltage regulator electrical specifications</li> <li>Added footnote, Ceramic X7R or X5R type with capacitance-temperature</li> <li>Intable: Voltage regulator electrical specifications</li></ul></li></ul></li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |      | <ul> <li>characteristics +/-15% of -55 degC to +125degC is recommended. The tolerance +/-20% is acceptable.</li> <li>Revised table, Voltage monitor electrical characteristics</li> <li>In section: Supply current characteristics         <ul> <li>In table: Current consumption characteristics</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|          |      | <ul> <li>I<sub>DD_BODY_4</sub>: Updated SYS_CLK to 120 MHz.</li> <li>I<sub>DD_BODY_4</sub>: Updated Max for T<sub>a</sub>= 105 °C fand 85 °C )</li> <li>I<sub>dd_STOP</sub>: Added condition for T<sub>a</sub>= 105 °C and removed Max value for T<sub>a</sub>= 85 °C.</li> <li>I<sub>DD_HV_ADC_REF</sub>: Added condition for T<sub>a</sub>= 105 °C and 85 °C and removed Max value for T<sub>a</sub>= 25 °C.</li> <li>I<sub>DD_HV_FLASH</sub>: Added condition for T<sub>a</sub>= 105 °C and 85 °C</li> <li>In table: Low Power Unit (LPU) Current consumption characteristics</li> <li>LPU_RUN and LPU_STOP: Added condition for T<sub>a</sub>= 105 °C and 85 °C</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Table 52. Revision History (continued)

| Table 52. Revision History (continued) |  |
|----------------------------------------|--|
|----------------------------------------|--|

| Rev. No. | Date | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |      | <ul> <li>In table: STANDBY Current consumption characteristics</li> <li>Added condition for T<sub>a</sub>= 105 °C and 85 °C for all entries.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|          |      | <ul> <li>In section: I/O parameters</li> <li>In table: Functional Pad AC Specifications @ 3.3 V Range <ul> <li>Updated values for 'pad_sr_hv (output)'</li> </ul> </li> <li>In table: DC electrical specifications @ 3.3V Range <ul> <li>Updateded Min and Max values for Vih and Vil respectively.</li> </ul> </li> <li>In table: Functional Pad AC Specifications @ 5 V Range <ul> <li>Updated values for 'pad_sr_hv (output)'</li> </ul> </li> <li>In table DC electrical specifications @ 5 V Range <ul> <li>Updated values for 'pad_sr_hv (output)'</li> </ul> </li> <li>In table DC electrical specifications @ 5 V Range <ul> <li>Updated Min value for Vhys</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                              |
|          |      | <ul> <li>In section: Reset pad electrical characteristics         <ul> <li>Revised table, Reset electrical characteristics</li> <li>Deleted note, There are some specific ports that supports TTL functionality. These ports are, PB[4], PB[5], PB[6], PB[7], PB[8], PB[9], PD[0], PD[1], PD[2], PD[3], PD[4], PD[5], PD[6], PD[7], PD[8], PD[9], PD[10], and PD[11].</li> </ul> </li> <li>In section: PORST electrical specifications         <ul> <li>Updated 'Min' value for W<sub>NFPORST</sub></li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |      | <ul> <li>In section: Peripheral operating requirements and behaviours <ul> <li>Changed section title from Input impedance and ADC accuracy to Input equivalent circuit and ADC conversion characteristics.</li> <li>Revised table: ADC conversion characteristics (for 12-bit) and ADC conversion characteristics (for 10-bit)</li> <li>Removed table, ADC supply configurations.</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |      | <ul> <li>In section: Analogue Comparator (CMP) electrical specifications <ul> <li>In table: Comparator and 6-bit DAC electrical specifications</li> <li>Updated 'Max' value of I<sub>DDLS</sub></li> <li>Updated 'Min' and 'Max' for V<sub>AIO</sub> and DNL</li> <li>Updated 'Descripton' 'Min' 'Max' od V<sub>H</sub></li> <li>Updated row for t<sub>DHS</sub></li> <li>Added row for t<sub>DLS</sub></li> <li>Removed row for V<sub>CMPOh</sub> and V<sub>CMPOI</sub></li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|          |      | <ul> <li>In section: Clocks and PLL interfaces modules         <ul> <li>In table: Main oscillator electrical characteristics</li> <li>V<sub>XOSCHS</sub>: Removed values for 4 MHz.</li> <li>T<sub>XOSCHSSU</sub>: Updated range to 8-40 MHz.</li> </ul> </li> <li>In table: 16 MHz RC Oscillator electrical specifications         <ul> <li>Updated 'Max' for T<sub>startup</sub> and T<sub>LTJIT</sub></li> <li>Removed F<sub>Untrimmed</sub> row</li> </ul> </li> <li>In table: 128 KHz Internal RC oscillator electrical specifications         <ul> <li>Fosc: Removed Uncaliberated 'Condition' and updated 'Min', 'Typ', and 'Max' for Caliberated condition</li> <li>Fosc: Updated 'Temperature dependence' and 'Supply dependence' Max values</li> </ul> </li> <li>In table: PLL electrical specifications         <ul> <li>Removed entries for Input Clock Low Level, Input Clock High Level, Power consumption, Regulator Maximum Output Current, Analog Supply, Digital Supply (V<sub>DD LV</sub>), Modulation Depth (Down Spread), PLL reset assertion</li> </ul></li></ul> |

| Table 52. | <b>Revision History</b> | (continued) |
|-----------|-------------------------|-------------|
|           |                         | (continued) |

| Rev. No. | Date         | Substantial Changes                                                                                                                    |
|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------|
|          |              | Removed 'Typ' value for Duty Cycle at pllclkout                                                                                        |
|          |              | Removed 'Min' value for Lock Time in calibration mode.                                                                                 |
|          |              | <ul> <li>In table: Jitter calculation</li> <li>Added 1 Sigma Random Jitter and Total Period Jitter values for Long Term</li> </ul>     |
|          |              | Jitter (Interger and Fractional Mode) rows.                                                                                            |
|          |              | In section Flash read wait state and address pipeline control settings                                                                 |
|          |              | In Flash Read Wait State and Address Pipeline Control: Updated APC for 40 MHz.                                                         |
|          |              | Removed section: On-chip peripherals                                                                                                   |
|          |              | <ul> <li>In section, Thermal attributes</li> <li>Added table for 100 MAPBGA</li> </ul>                                                 |
|          |              | <ul> <li>In section Obtaining package dimensions</li> <li>Updated package details for 100 MAPBGA</li> </ul>                            |
|          |              | Editoral updates throughtout including correction of various module names.                                                             |
| Rev 3    | 2 March 2016 | In section, Recommended operating conditions     Added a new Note                                                                      |
|          |              | In section, Voltage regulator electrical characteristics                                                                               |
|          |              | <ul> <li>In table, Voltage regulator electrical specifications:</li> </ul>                                                             |
|          |              | Added a new row for C <sub>HV_VDD_B</sub>                                                                                              |
|          |              | <ul> <li>Added a footnote on V<sub>DD_HV_BALLAST</sub></li> <li>Added a new Note at the end of this section</li> </ul>                 |
|          |              | - Added a new Note at the end of this section                                                                                          |
|          |              | In section, Voltage monitor electrical characteristics                                                                                 |
|          |              | In table, Voltage monitor electrical characteristics:                                                                                  |
|          |              | <ul> <li>Removed "V<sub>LVD_FLASH</sub>" and "V<sub>LVD_FLASH</sub> during low power mode using<br/>LPBG as reference" rows</li> </ul> |
|          |              | Updated Fall and Rise trimmed Minimum values for V <sub>HVD LV cold</sub>                                                              |
|          |              |                                                                                                                                        |
|          |              | <ul> <li>In section, Supply current characteristics</li> <li>In table, Current consumption characteristics:</li> </ul>                 |
|          |              | Updated the footnote mentioned in the Condition column of I <sub>DD STOP</sub> row                                                     |
|          |              | <ul> <li>Updated all TBD values</li> </ul>                                                                                             |
|          |              | <ul> <li>In table, Low Power Unit (LPU) Current consumption characteristics:</li> </ul>                                                |
|          |              | <ul> <li>Updated the typical value of LPU_STOP to 0.18 mA</li> </ul>                                                                   |
|          |              | Updated all TBD values                                                                                                                 |
|          |              | <ul> <li>In table, STANDBY Current consumption characteristics:</li> <li>Updated all TBD values</li> </ul>                             |
|          |              | · Opualed all TDD values                                                                                                               |
|          |              | In section, AC specifications @ 3.3 V Range                                                                                            |
|          |              | In table, Functional Pad AC Specifications @ 3.3 V Range:                                                                              |
|          |              | Updated Rise/Fall Edge values                                                                                                          |
|          |              | In section, DC electrical specifications @ 3.3V Range                                                                                  |
|          |              | In table, DC electrical specifications @ 3.3V Range:                                                                                   |
|          |              | <ul> <li>Updated Max value for Vol to 0.1 * VDD_HV_x</li> </ul>                                                                        |
|          |              | In section, AC specifications @ 5 V Range                                                                                              |
|          |              | In table, Functional Pad AC Specifications @ 5 V Range:                                                                                |
|          |              | Updated Rise/Fall Edge values                                                                                                          |
|          |              | In section, DC electrical specifications @ 5 V Range                                                                                   |
|          |              | <ul> <li>In table, DC electrical specifications @ 5 V Range:</li> </ul>                                                                |
|          |              | Table continues on the next page                                                                                                       |

| Table 52. | Revision | History ( | (continued) |
|-----------|----------|-----------|-------------|
|-----------|----------|-----------|-------------|

| <ul> <li>Updated Min and Max values for Pull_Ioh and Pull_Iol rows</li> <li>Updated Max value for Vol to 0.1 * VDD_HV_x</li> <li>In section, Reset pad electrical characteristics         <ul> <li>In table, Functional reset pad electrical specifications:</li> <li>Updated parameter column for V<sub>IH</sub>, V<sub>IL</sub> and V<sub>HYS</sub> rows</li> <li>Updated Min and Max values for V<sub>IH</sub> and V<sub>IL</sub> rows</li> </ul> </li> <li>In section, PORST electrical specifications:         <ul> <li>In table, PORST electrical specifications:</li> <li>Updated Unit and Min/Max values for V<sub>IH</sub> and V<sub>IL</sub> rows</li> </ul> </li> </ul> |            |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|
| <ul> <li>In table, Functional reset pad electrical specifications:         <ul> <li>Updated parameter column for V<sub>IH</sub>, V<sub>IL</sub> and V<sub>HYS</sub> rows</li> <li>Updated Min and Max values for V<sub>IH</sub> and V<sub>IL</sub> rows</li> </ul> </li> <li>In section, PORST electrical specifications         <ul> <li>In table, PORST electrical specifications:</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                        |            |
| <ul> <li>In table, PORST electrical specifications:</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |            |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |            |
| <ul> <li>In section, Input equivalent circuit and ADC conversion characteristics</li> <li>In table, ADC conversion characteristics (for 12-bit):         <ul> <li>Updated "ADC Analog Pad (pad going to one ADC)" row</li> <li>In table, ADC conversion characteristics (for 10-bit):                 <ul> <li>Updated "ADC Analog Pad (pad going to one ADC)" row</li> <li>Updated "ADC Analog Pad (pad going to one ADC)" row</li> <li>Updated "ADC Analog Pad (pad going to one ADC)" row</li> </ul> </li> </ul> </li> </ul>                                                                                                                                                    |            |
| <ul> <li>In section, Analog Comparator (CMP) electrical specifications</li> <li>In table, Comparator and 6-bit DAC electrical specifications:</li> <li>Updated Min and Max values for V<sub>AIO</sub> to ±47 mV</li> <li>Updated Max value for t<sub>DLS</sub> to 21 µs</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                 |            |
| <ul> <li>In section, Main oscillator electrical characteristics</li> <li>In table, Main oscillator electrical characteristics:         <ul> <li>Updated V<sub>IH</sub> Min value to 1.95V</li> <li>Updated V<sub>IL</sub> Max value to 1.25V</li> <li>Removed V<sub>IH</sub> Typ value</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                      |            |
| <ul> <li>In section, PLL electrical specifications</li> <li>In table, PLL electrical specifications:</li> <li>Updated Max value for Modulation Depth (Center Spread) to +/- 3</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 3.0%       |
| Rev 4       9 March 2016       • In section, Voltage regulator electrical characteristics         • In table, Voltage regulator electrical specifications:       • Updated the footnote on V <sub>DD_HV_BALLAST</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            |
| Rev 5       27 February<br>2017       • In Family Comparison section:<br>• Updated the "MPC5746C Family Comparison" table.<br>• added "NVM Memory Map 1", "NVM Memory Map 2", and "RAM Memo<br>tables.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ry Map"    |
| <ul> <li>Updated the product version, flash memory size and optional fields information<br/>Ordering Information section.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | n in       |
| In Recommended Operating Conditions section, removed the note related to a crossover current.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | additional |
| <ul> <li>VDD_HV_C row added in "Voltage regulator electrical specifications" table in<br/>regulator electrical characteristics section.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Voltage    |
| <ul> <li>In Voltage Monitor Electrical Characteristics section, updated the "Trimmed" F<br/>Rise specs of VHVD_LV_cold parameter in "Voltage Monitor Electrical Characteristics.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            |
| <ul> <li>In AC Electrical Specifications: 3.3 V Range section, changed the occurrence<br/>"ipp_sre[1:0]" to "SIUL2_MSCRn.SRC[1:0]" in the table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | s of       |

| Rev. No. | Date        | Substantial Changes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |             | <ul> <li>In DC Electrical Specifications: 3.3 V Range section, changed the occurrences of "ipp_sre[1:0]" to "SIUL2_MSCRn.SRC[1:0]" and updated "Vol min and max" values in the table.</li> <li>In AC Electrical Specifications: 5 V Range section, changed the occurrences of "ipp_sre[1:0]" to "SIUL2_MSCRn.SRC[1:0]" in the table.</li> <li>In DC Electrical Specifications: 5 V Range section, changed the occurrences of "ipp_sre[1:0]" to "SIUL2_MSCRn.SRC[1:0]" in the table.</li> <li>In DC Electrical Specifications: 5 V Range section, changed the occurrences of "ipp_sre[1:0]" to "SIUL2_MSCRn.SRC[1:0]" and updated "Vol min and max" values in the table.</li> <li>In "Flash memory AC timing specifications" table in Flash memory AC timing</li> </ul> |
|          |             | <ul> <li>specifications section:</li> <li>Updated the "t<sub>psus</sub>" typ value from 7 us to 9.4 us.</li> <li>Updated the "t<sub>psus</sub>" max value from 9.1 us to 11.5 us.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|          |             | Added "Continuous SCK Timing" table in DSPI timing section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |             | <ul> <li>Added "ADC pad leakage" at 105°C TA conditions in "ADC conversion characteristics<br/>(for 12-bit)" table in ADC electrical specifications section.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|          |             | <ul> <li>In "STANDBY Current consumption characteristics" table in Supply current characteristics section:</li> <li>Updated the Typ and max values of IDD Standby current.</li> <li>Added IDD Standby3 current spec for FIRC ON.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |             | <ul> <li>Removed IVDDHV and IVDDLV specs in 16 MHz RC Oscillator electrical specifications<br/>section.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |             | <ul> <li>Added Reset Sequence section, with Reset Sequence Duration, BAF execution duration<br/>section, and Reset Sequence Distribution as its sub-sections.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Rev 5.1  | 22 May 2017 | Removed the Introduction section from Section 4 "General".                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |             | <ul> <li>In AC Specifications@3.3V section, removed note related to Cz results and added two<br/>notes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|          |             | <ul> <li>In AC Specifications@5V section, added two notes.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|          |             | <ul> <li>In ADC Electrical Specifications section, added spec value of "ADC Analog Pad" at Max<br/>leakage (standard channel)@ 105 C T<sub>A</sub> in "ADC conversion characteristics (for 10-bit)"<br/>table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|          |             | <ul> <li>In PLL Electrical Specifications section, updated the first footnote of "Jitter calculation"<br/>table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|          |             | <ul> <li>In Analog Comparator Electrical Specifications section, updated the TDLS (propagation<br/>delay, low power mode) max value in "Comparator and 6-bit DAC electrical<br/>specifications" table to 21 us.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|          |             | <ul> <li>In Recommended Operating Conditions section, updated the footnote link to T<sub>A</sub> in<br/>"Recommended operating conditions (V DD_HV_x = 5V)" table.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Rev 6    | 21 Nov 2018 | <ul> <li>In Table 2 changed the Code Flash Block 9 (0x01240000 - 0x0127FFFF) from 'not available' to 'available' for MPC5746.</li> <li>In Table 3 added 32 and 64 KB flash blocks and footnote "Flexible patitions for boot and EEPROM".</li> <li>Added Table 4.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# Table 52. Revision History (continued)

| Rev. No. | Date | Substantial Changes                                                                                                                                                                                                                                                                     |
|----------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          |      | <ul> <li>Updated GPIO and added GPI row in Table 1.</li> <li>Changed the EEPROM support for MPC574xC devices from Emulated up to "64K" to "Emulated up to 128K" in Table 1.</li> </ul>                                                                                                  |
|          |      | • Changed " $V_{DD_HV_A}$ " to " $V_{DD_HV_IO}$ " and changed the condition from " $V_{DD_HV_A} = V_{DD_POR}$ " to "3.0 V < $V_{DD_HV_IO} < 5.5$ V" in Table 19.                                                                                                                        |
|          |      | <ul> <li>Added the text "For internal ballast configuration the VRC_CTL pin should be left<br/>floating" in existing foot note "Recommended Transistors:MJD31 @ 85°C" in Table<br/>11.</li> </ul>                                                                                       |
|          |      | <ul> <li>Added note "For the Precision channel Analog inputspulled low/high externally" after<br/>the table "STANDBY Current consumption characteristics" in Supply current<br/>characteristics.</li> </ul>                                                                             |
|          |      | <ul> <li>In Table 36 :</li> <li>Added footnote in "High Speed Mode" column.</li> <li>For Parameter "DSPI cycle time" changed the Condition from "Master (MTFE=0)" to "Master".</li> </ul>                                                                                               |
|          |      | <ul> <li>In Voltage monitor electrical characteristics</li> <li>Under the column "Reset Type" changed "Destructive" to "POR" throughout the table "Voltage monitor electrical characteristics".</li> <li>Changed the Reset type of "V<sub>LVD_IO_A_HI</sub>" to "Functional"</li> </ul> |

## Table 52. Revision History

#### How to Reach Us:

Home Page: nxp.com

Web Support: nxp.com/support Information in this document is provided solely to enable system and software implementers to use NXP products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits based on the information in this document. NXP reserves the right to make changes without further notice to any products herein.

NXP makes no warranty, representation, or guarantee regarding the suitability of its products for any particular purpose, nor does NXP assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in NXP data sheets and/or specifications can and do vary in different applications, and actual performance may vary over time. All operating parameters, including "typicals," must be validated for each customer application by customer's technical experts. NXP does not convey any license under its patent rights nor the rights of others. NXP sells products pursuant to standard terms and conditions of sale, which can be found at the following address: nxp.com/SalesTermsandConditions.

While NXP has implemented advanced security features, all products may be subject to unidentified vulnerabilities. Customers are responsible for the design and operation of their applications and products to reduce the effect of these vulnerabilities on customer's applications and products, and NXP accepts no liability for any vulnerability that is discovered. Customers should implement appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP. the NXP logo. NXP SECURE CONNECTIONS FOR A SMARTER WORLD. COOLFLUX. EMBRACE, GREENCHIP, HITAG, I2C BUS, ICODE, JCOP, LIFE VIBES, MIFARE, MIFARE CLASSIC, MIFARE DESFire, MIFARE PLUS, MIFARE FLEX, MANTIS, MIFARE ULTRALIGHT, MIFARE4MOBILE, MIGLO, NTAG, ROADLINK, SMARTLX, SMARTMX, STARPLUG, TOPFET, TRENCHMOS, UCODE, Freescale, the Freescale logo, AltiVec, C-5, CodeTEST, CodeWarrior, ColdFire, ColdFire+, C-Ware, the Energy Efficient Solutions logo, Kinetis, Layerscape, MagniV, mobileGT, PEG, PowerQUICC, Processor Expert, QorIQ, QorIQ Qonverge, Ready Play, SafeAssure, the SafeAssure logo, StarCore, Symphony, VortiQa, Vybrid, Airfast, BeeKit, BeeStack, CoreNet, Flexis, MXC, Platform in a Package, QUICC Engine, SMARTMOS, Tower, TurboLink, and UMEMS are trademarks of NXP B.V. All other product or service names are the property of their respective owners. AMBA, Arm, Arm7, Arm7TDMI, Arm9, Arm11, Artisan, big.LITTLE, Cordio, CoreLink, CoreSight, Cortex, DesignStart, DynamIQ, Jazelle, Keil, Mali, Mbed, Mbed Enabled, NEON, POP, RealView, SecurCore, Socrates, Thumb, TrustZone, ULINK, ULINK2, ULINK-ME, ULINK-PLUS, ULINKpro, µVision, Versatile are trademarks or registered trademarks of Arm Limited (or its subsidiaries) in the US and/or elsewhere. The related technology may be protected by any or all of patents, copyrights, designs and trade secrets. All rights reserved. Oracle and Java are registered trademarks of Oracle and/or its affiliates. The Power Architecture and Power.org word marks and the Power and Power.org logos and related marks are trademarks and service marks licensed by Power.org.

© 2018 NXP B.V.

Document Number MPC5746C Revision 6, 11/2018



