### SY89538L 3.3V, Precision LVPECL and LVDS Programmable Multiple Output Bank Clock Synthesizer and Fanout Buffer with Zero Delay ### **General Description** The SY89538L integrated programmable clock synthesizer and fanout is part of a precision PLL-based clock generation family optimized for enterprise switch, router, and multiprocessor server applications. This family is ideal for generating internal system timing requirements up to 750MHz for multiple ASICs, FPGAs, and NPUs. These devices integrate the following blocks into a single monolithic IC: - PLL (Phase-Lock-Loop) based synthesizer - Zero-delay MUX and feedback capability - 1:4 LVPECL fanout - 1:3 LVDS fanout - Clock generator (dividers) - Logic translation (LVPECL, LVDS) - Five-independently programmable output banks This level of integration minimizes additive jitter and part-to-part skew associated with discrete alternatives, resulting in superior system-level timing with reduced board space and power. For applications that do not require a zero-delay function, see the SY89537L. All support documentation can be found on Micrel's web site at: www.micrel.com. ### **Applications** - Enterprise routers, switches, servers and workstations - Parallel processor-based systems - Internal system clock generation for ASICs, NPUs and FPGAs ### **Markets** - LAN/WAN - Enterprise servers - Test and measurement #### **Features** - Integrated programmable synthesizer with multiple output dividers, fanout buffers, and clock drivers - Zero-delay capability: 29.375MHz to 756MHz - Reference clock input: 9.325MHz to 756MHz - Input MUX accepts a reference and a crystal (XTAL) source - Ideal for reference backup clock source or system test frequency source - Patent-pending unique input MUX isolates XTAL and reference inputs which minimizes crosstalk - Guaranteed AC performance: - Output frequency range: 29.375MHz to 756MHz - <150ps<sub>PP</sub> total jitter - <6ps<sub>RMS</sub> cycle-to-cycle jitter (XTAL Input) - <8ps<sub>PP</sub> deterministic jitter - <0.7ps<sub>RMS</sub> crosstalk induced jitter - <75ps output-to-output skew</p> - TTL/CMOS-compatible control logic - Five-independently programmable output frequency banks: - Four differential LVPECL output banks - One differential LVDS output bank with three output pairs - Output bank synchronization control pin - Output enable - 3.3V ±10% power supply (2.5V output capable) - Guaranteed over the industrial temperature range (-40°C to +85°C) - Available in a 64-pin EPAD-TQFP Precision Edge is a registered trademark of Micrel, Inc. MLF and *Micro*LeadFrame are registered trademarks of Amkor Technology. Micrel Inc. • 2180 Fortune Drive • San Jose, CA 95131 • USA • tel +1 (408) 944-0800 • fax + 1 (408) 474-1000 • http://www.micrel.com # **Typical Application** # **Functional Block Diagram** # Ordering Information<sup>(1)</sup> | Part Number | Package<br>Type | Operating<br>Range | Package Marking | Lead<br>Finish | |-----------------------------|-----------------|--------------------|--------------------------------------------|---------------------| | SY89538LHY | H64-1 | Industrial | SY89538LHY with Pb-Free bar-line indicator | Matte-Sn<br>Pb-Free | | SY89538LHYTR <sup>(2)</sup> | H64-1 | Industrial | SY89538LHY with Pb-Free bar-line indicator | Matte-Sn<br>Pb-Free | | SY89538LHZ | H64-1 | Commercial | SY89538LHZ with Pb-Free bar-line indicator | Matte-Sn<br>Pb-Free | | SY89538LHZTR <sup>(2)</sup> | H64-1 | Commercial | SY89538LHZ with Pb-Free bar-line indicator | Matte-Sn<br>Pb-Free | #### Notes: - 1. Contact factory for die availability. Dice are guaranteed at T<sub>A</sub> = 25°C, DC Electricals only. - 2. Tape and Reel. # **Pin Configuration** 64-Pin EPAD TQFP (H64-1) # **Pin Description** ### Power | Pin Number | Pin Name | Pin Function | |-----------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | VCCA | Analog PLL Power Pin. Connects to "quiet" 3.3V supply. 3.3V power pins must be connected together on the PCB. Bypass with 0.1µF//0.01µF low ESR capacitors and place them as close to the VCCA pin as possible. | | 6, 56 | VCCD | Digital Logic Core Power Pin. VCCD connects to a 3.3V supply. All power pins must be connected together on the PCB. Bypass with 0.1µF//0.01µF low ESR capacitors and place them as close to the VCCD pin as possible. | | 19, 40, 43, 51 | VCCO | LVDS and LVPECL Output Driver Power Pins. These outputs can be powered from a 2.5V or 3.3V supply. Connect all VCCO pins to the same power supply: 3.3V $\pm 10\%$ or 2.5V $\pm 5\%$ . All power pins must be connected together on the PCB. Bypass with $0.1\mu\text{F}/0.01\mu\text{F}$ low ESR capacitor and place them as close to the VCCO pin as possible. | | 15 | GNDA | Analog PLL Ground. Connect to "quiet" ground. GNDA and GND must be connected together on the PCB. | | 16, 30, 31,<br>47, 55 | GND,<br>Exposed Pad | Ground: GND pins and exposed pad must both be connected to the same ground plane. | # **Control and Configuration** | Pin Number | Pin Name | Pin Function | |----------------------|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 62 | LR | Analog Input/Output. Provides the reference voltage for the PLL loop filter and is used with the LF pin. See "External Loop Filter Considerations" for recommended loop filter values. | | 63 | LF | Analog Input/Output. Provides the loop filter node for the PLL. See "External Loop Filter Considerations" for recommended loop filter values. | | 2, 7 | RSEL1, RSEL0 | TTL/CMOS Reference input pre-scalar and Zero Delay MUX divider select inputs. The two-bit input pre-scalar divides the input reference frequency by /1, /2, /4, or /8. RSEL0 is the LSB bit. See "Reference Input Divider and Zero Delay MUX Divider Select Table" for proper decoding. The threshold voltage $V_{TH} = V_{CC}/2$ . Internal 25k $\Omega$ pull-up. The default logic is HIGH. | | 10 | INSEL | TTL/CMOS Input Select Control. Selects either XTAL or Reference (RFCK) input. Internal 25k $\Omega$ pull-up. The default is logic HIGH, and selects the XTAL input. The threshold voltage V <sub>TH</sub> = V <sub>CC</sub> /2. Logic HIGH: XTAL Select Logic LOW: Reference Input Select | | 36 | LSEL | TTL/CMOS input select control signal for the LVDS LOUT0-LOUT2 outputs. LSEL, DSEL, and LEN are used together to decode the selection and post divider of the LVDS outputs. Internal 25k $\Omega$ pull-up. See "LVDS Output Post-Divider and Frequency Select Table" for proper decoding. The threshold voltage $V_{TH} = V_{CC}/2$ . The default logic is HIGH. | | 37 | LEN | TTL/CMOS input enable pin. Used to control the LOUT0-LOUT2 outputs and acts as a frequency select pin. LEN, DSEL, and LSEL are used together to decode the selection and post divide of the LVDS output bank, see the "LVDS Output Post-Divider and Frequency Select Table" for proper decoding. Internal 25k $\Omega$ pull-up. When disabled, LOUT0-LOUT2 outputs are LOW, and the complimentary outputs are HIGH. The threshold voltage $V_{TH} = V_{CC}/2$ . The default logic is HIGH. | | 23<br>25<br>57<br>59 | PSEL0<br>PSEL1<br>PSEL2<br>PSEL3 | TTL/CMOS input select control signals for the PECL POUT0-POUT3 outputs. PSELx, DSEL and PENx are used together to decode the selection and post divider of the PECL outputs. PSELx pins include an internal 25k $\Omega$ pull-up. The threshold voltage $V_{TH}$ = $V_{CC}/2$ . See "LVPECL Output Post-Divider and Frequency Select Table" for proper decoding. | # **Pin Description** # **Control and Configuration** (continued) | Pin Number | Pin Name | Pin Function | |----------------------|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 24<br>26<br>58<br>60 | PEN0<br>PEN1<br>PEN2<br>PEN3 | TTL/CMOS input enable pin. Used to control the PECL POUT0-POUT3 outputs and as a frequency select pins. PENx, PSELx, and DSEL are used together; see the "LVPECL Output Post-Divider and Frequency Select Table" for proper decoding. PENx contains internal 25k $\Omega$ pull-up. When disabled, PECL0-PECL3 outputs are a logic LOW. The threshold voltage $V_{TH} = V_{CC}/2$ . | | 46 | SYNC | TTL/CMOS Output Bank Synchronization Control. Internal 25k $\Omega$ pull-up. The default state is HIGH. After any bank has been programmed, all PECL and LVDS outputs are synchronized when the SYNC control pin is toggled with a HIGH-LOW-HIGH transition. See "Synchronization" section for details. The threshold voltage $V_{TH} = V_{CC}/2$ . | | 5 | FBSEL | TTL/CMOS Input Select Control. Selects either internal or external feedback (zero-delay function). Internal $25k\Omega$ pull-up. The threshold voltage $V_{TH} = V_{CC}/2$ . Default is logic HIGH, and selects internal feedback. Logic HIGH: Internal feedback (from the Programmable Divider) Logic Low: External feedback (from the FBIN inputs) | | 28<br>33<br>35 | PD_4<br>PD_2<br>PD_0 | TTL/CMOS Programmable Divider-Select Control. Internal 25k $\Omega$ pull-down. Default is logic LOW. The threshold voltage $V_{TH}$ = $V_{CC}/2$ . See "Programmable-Divider Select Table" for proper decoding. | | 27<br>29<br>34 | PD_5<br>PD_3<br>PD_1 | TTL/CMOS Programmable Divider-Select Control. Internal $25k\Omega$ pull-up. Default is logic HIGH. The threshold voltage $V_{TH} = V_{CC}/2$ . See "Programmable-Divider Select Table" for proper decoding. | | 13, 14 | PDSEL1,<br>PDSEL0 | TTL/CMOS Pre-Divider Select Input. Internal $25k\Omega$ pull-up. This two-bit input divider scales the VCO/2 frequency. See "Pre-Divider Frequency Select Table" for proper decoding. The threshold voltage $V_{TH} = V_{CC}/2$ . | | 22 | DSEL | TTL/CMOS Post-Divider Option Control. Internal 25k $\Omega$ pull-up. Default is logic HIGH. The threshold voltage $V_{TH}$ = $V_{CC}/2$ . | | | | Logic HIGH: All LVPECL and LVDS outputs operate with their respective output frequency control (PSELx, PENx, LSEL, LEN). | | | | Logic LOW: Internal PLL is disabled, reference and XTAL signals by-passes the PLL through a /1, /4, and /16 Post-Divider. | | | | See "LVPECL and LVDS Output Post-Divider and Frequency Select Table" for proper decoding. | # **Pin Description** ### Input/Output | Pin Number | Pin Name | Pin Function | |--------------------------------------|------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3, 4 | FBIN, /FBIN | External Feedback Input used as the zero delay input. Output feeds into the inputs to configure the device in zero-delay mode, which forces the output frequency to the same frequency of the RFCK frequency. Requires external termination. See "Zero Delay FBIN Input" section for more details. | | 8, 9 | RFCK, /RFCK | Reference Clock Differential Input. Input accepts any input, single-ended or differential: TTL/CMOS, LVPECL, LVDS, HSTL, and SSTL. RFCK requires an external termination. See "Input Interface" and "Input Termination" sections for more details. | | 11, 12 | XTAL2, XTAL1 | Crystal Input. Directly connect a series resonant crystal across inputs. See "Quartz Crystal Oscillator Specification" table. Place crystal as close to the input as possible, keep XTAL and traces away from adjacent noisy traces to minimize noise coupling, and place the XTAL on the same side as the SY89538L (component side). | | 17, 18<br>20, 21<br>49, 50<br>52, 53 | POUT0, /POUT0<br>POUT1, /POUT1<br>POUT2, /POUT2<br>POUT3, /POUT3 | 100K LVPECL Output Drivers. Terminate all LVPECL outputs with $50\Omega$ to $V_{\text{CCO}}$ –2V. Each output pair has a respective output frequency control (PSELx, PENx, DSEL). See "LVPECL Output Post-Divider and Frequency Select Table" for proper decoding. For low-jitter applications, unused LVPECL output pairs should be terminated with pull-down resistors. See "Output Termination Recommendations" section for termination detail. | | 38, 39<br>41, 42<br>44, 45 | LOUT0, /LOUT0<br>LOUT1, /LOUT1<br>LOUT2, /LOUT2 | Differential LVDS-Compatible Output Drivers. Output termination is $100\Omega$ across the pair. For low-jitter applications, unused LVDS output pairs should be terminated with $100\Omega$ across the pair. See "Output Termination Recommendations" section for details. | | 32, 48,<br>54, 61, 64 | NC | No connect. | # **Input Driver Select Table** | RSEL1 | RSEL0 | Internal Reference<br>Clock | Zero-Delay<br>MUX Divider | |-------|-------|-----------------------------|---------------------------| | 0 | 0 | RFCK / 8 | FBIN / 8 | | 0 | 1 | RFCK / 4 | FBIN / 4 | | 1 | 0 | RFCK / 2 | FBIN / 2 | | 1 | 1 | RFCK / 1 | FBIN / 1 | Table 1. Reference Input Divider and Zero-Delay MUX Divider Select Table # **Pre-Divider Frequency Select Table** | PDSEL1 | PDSEL0 | Pre-Div-Out Frequency | |--------|--------|-----------------------| | 0 | 0 | (VCO/2) / 5 | | 0 | 1 | (VCO/2) / 4 | | 1 | 0 | (VCO/2) / 3 | | 1 | 1 | (VCO/2) / 2 | Table 2. Pre-Divider Select Table 6 # **Output and Frequency Select Tables** | PSELx | PENx | DSEL | POUTx | |-------|------|------|---------------------------| | 0 | 0 | 0 | Disable Output (HIGH) | | 0 | 1 | 0 | f <sub>REF-DIV</sub> / 4 | | 1 | 0 | 0 | f <sub>REF-DIV</sub> / 16 | | 1 | 1 | 0 | f <sub>REF-DIV</sub> / 1 | | 0 | 0 | 1 | Disable Output (LOW) | | 0 | 1 | 1 | f <sub>PRE-DIV</sub> / 2 | | 1 | 0 | 1 | f <sub>PRE-DIV</sub> / 8 | | 1 | 1 | 1 | f <sub>PRE-DIV</sub> / 1 | Table 3. LVPECL Output Post-Divider and Frequency Select Table | LSEL | LEN | DSEL | LOUTx | |------|-----|------|---------------------------| | 0 | 0 | 0 | Disable Output (HIGH) | | 0 | 1 | 0 | f <sub>REF-DIV</sub> / 4 | | 1 | 0 | 0 | f <sub>REF-DIV</sub> / 16 | | 1 | 1 | 0 | f <sub>REF-DIV</sub> / 1 | | 0 | 0 | 1 | Disable Output (LOW) | | 0 | 1 | 1 | f <sub>PRE-DIV</sub> / 2 | | 1 | 0 | 1 | f <sub>PRE-DIV</sub> / 8 | | 1 | 1 | 1 | f <sub>PRE-DIV</sub> / 1 | Table 4. LVDS Output Post-Divider and Frequency Select Table # **Programmable-Divider Select Table** | PD_5 | PD_4 | PD_3 | PD_2 | PD_1 | PD_0 | 6-Bit Prog. Divider | f <sub>VCO</sub> | |------|------|------|------|------|------|---------------------|------------------------| | 0 | 0 | 1 | 0 | 0 | 0 | 8 | f <sub>Ref</sub> x 32 | | 0 | 0 | 1 | 0 | 0 | 1 | 9 | f <sub>Ref</sub> x 36 | | 0 | 0 | 1 | 0 | 1 | 0 | 10 | f <sub>Ref</sub> x 40 | | 0 | 0 | 1 | 0 | 1 | 1 | 11 | f <sub>Ref</sub> x 44 | | 0 | 0 | 1 | 1 | 0 | 0 | 12 | f <sub>Ref</sub> x 48 | | | | | | | | | | | | | | | | | ••• | | | 1 | 0 | 1 | 0 | 0 | 0 | 40 | f <sub>Ref</sub> x 160 | | 1 | 0 | 1 | 0 | 0 | 1 | 41 | f <sub>Ref</sub> x 164 | | 1 | 0 | 1 | 0 | 1 | 0 | 42 | f <sub>Ref</sub> x 168 | | 1 | 0 | 1 | 0 | 1 | 1 | 43 | f <sub>Ref</sub> x 172 | | 1 | 0 | 1 | 1 | 0 | 0 | 44 | f <sub>Ref</sub> x 176 | | | | | | | | ••• | | | | | | | | | ••• | | | 1 | 1 | 1 | 0 | 1 | 1 | 59 | f <sub>Ref</sub> x 236 | | 1 | 1 | 1 | 1 | 0 | 0 | 60 | f <sub>Ref</sub> x 240 | | 1 | 1 | 1 | 1 | 0 | 1 | 61 | f <sub>Ref</sub> x 244 | | 1 | 1 | 1 | 1 | 1 | 0 | 62 | f <sub>Ref</sub> x 248 | | 1 | 1 | 1 | 1 | 1 | 1 | 63 | f <sub>Ref</sub> x 252 | Table 5. Programmable-Divider Select Table #### Note: See "Reference Input Frequency and Valid Programmable Divider Range" section for more details. # **Absolute Maximum Ratings**(1) | Supply Voltage (V <sub>CCD</sub> , V <sub>CCA</sub> , V <sub>CCO</sub> ) –0.5V to +4.0V | |-----------------------------------------------------------------------------------------| | Input Voltage (RFCK, FBIN)–0.5V to V <sub>CC</sub> | | XTAL Input Voltage $(V_{XTAL1, 2})$ $V_{CC}$ –1.9V to $V_{CC}$ | | Output Current (I <sub>OUT</sub> ) | | LVPECL Outputs (Surge)100mA | | LVPECL Outputs (Continuous)50mA | | LVDS Outputs±10mA | | Lead Temperature (soldering, 20 sec.)+260°C | | Storage Temperature (T <sub>s</sub> )–65°C to 150°C | # Operating Ratings<sup>(2)</sup> | Supply Voltage | | |-------------------------------------------|----------------| | V <sub>CCO</sub> A and V <sub>CCO</sub> C | +3.0V to +3.6V | | V <sub>CCO</sub> B | | | Ambient Temperature (T <sub>A</sub> ) | 40°C to +85°C | | Package Thermal Resistance (Junct | | | With Die attach soldered to GND: | | | TQFP ( $\theta_{JA}$ ) Still-Air | 23°C/W | | TQFP (θ <sub>JA</sub> ) 200lfpm | 18°C/W | | TQFP ( $\theta_{JA}$ ) 500lfpm | 15°C/W | | With Die attach NOT soldered to GN | $D^{(3):}$ | | TQFP ( $\theta_{JA}$ ) Still-Air | 44°C/W | | TQFP ( $\theta_{JA}$ ) 200lfpm | 36°C/W | | TQFP ( $\theta_{JA}$ ) 500lfpm | 30°C/W | | Package Thermal Resistance (Junct | ion-to-Board) | | TQFP (θ <sub>JC</sub> ) | 7°C/W | ### DC Electrical Characteristics<sup>(4)</sup> **Power Supply** $T_A = -40$ °C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |------------------|------------------------------|----------------------------------------|-------|-----|-------|-------| | V <sub>CCA</sub> | PLL Power Supply | Note 5 | 3.0 | 3.3 | 3.6 | V | | V <sub>CCD</sub> | Control Logic Supply Voltage | Note 5 | 3.0 | 3.3 | 3.6 | V | | Vcco | Output Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | | | | 3.0 | 3.3 | 3.6 | V | | I <sub>CC</sub> | Power Supply Current | No load, max. V <sub>CC</sub> , Note 6 | | 240 | 300 | mA | | I <sub>CCA</sub> | Analog Supply Current | Max. V <sub>CC</sub> | | 10 | | mA | | I <sub>cco</sub> | Output Supply Current | No load, max. V <sub>CC</sub> | | 55 | | mA | | I <sub>CCD</sub> | Digital Supply Current | Max. V <sub>CC</sub> | | 175 | | mA | # LVCMOS/LVTTL Input Control Logic $V_{CCA} = V_{CCD} = +3.3V \pm 10\%$ , $V_{CCO} = +2.5V \pm 5\%$ or $+3.3V \pm 10\%$ ; $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------|--------------------|-----------------------------------|------|-----|-----|-------| | V <sub>IH</sub> | Input High Voltage | | 2.0 | | | V | | V <sub>IL</sub> | Input Low Voltage | | | | 0.8 | V | | I <sub>IH</sub> | Input High Current | V <sub>IN</sub> = V <sub>CC</sub> | -125 | | 150 | μA | | I <sub>IL</sub> | Input Low Current | V <sub>IN</sub> = 0.5V | -300 | | | μA | ### Notes: - 1. Permanent device damage may occur if absolute maximum ratings are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. - 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - 3. It is recommended that the user always solder the exposed die pad to a ground plane for enhanced heat dissipation. - 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. - 5. V<sub>CCA</sub> and V<sub>CCD</sub> are not internally connected. They must be connected together on the PCB. - 6. $I_{CC} = I_{CCA} + I_{CCO} + I_{CCD}$ . ### Reference Clock Inputs/External Feedback Inputs $V_{CCA} = V_{CCD} = +3.3V \pm 10\%$ , $V_{CCO} = +2.5V \pm 5\%$ or $+3.3V \pm 10\%$ ; $T_A = -40^{\circ}C$ to $+85^{\circ}C$ , unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|----------------------------------|-----------------------------------------------|------|-----|------------------------|-------| | V <sub>IH</sub> | Input HIGH Voltage | RFCK, /RFCK<br>FBIN, /FBIN | | | V <sub>CCD</sub> + 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage | RFCK, /RFCK<br>FBIN, /FBIN | -0.3 | | | V | | V <sub>IN</sub> | Input Voltage Swing | RFCK, /RFCK,<br>FBIN, /FBIN<br>See Figure 1a. | 100 | | | mV | | V <sub>DIFF_IN</sub> | Differential Input Voltage Swing | RFCK, /RFCK,<br>FBIN, /FBIN<br>See Figure 1b. | 200 | | | mV | ### **100K LVPECL Output DC Electrical Characteristics** $V_{CCA}$ = $V_{CCD}$ = +3.3V ±10%, $V_{CCO}$ = +2.5V ±5% or +3.3V ±10%, $R_L$ = 50 $\Omega$ into $V_{CCO}$ -2V; $T_A$ = -40°C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур Мах | | Units | |-----------------------|-----------------------------------|----------------|-------------------------|---------|-------------------------|-------| | V <sub>OH</sub> | Output HIGH Voltage | | V <sub>CCO</sub> -1.075 | | V <sub>CCO</sub> -0.830 | V | | V <sub>OL</sub> | Output LOW Voltage | | V <sub>CCO</sub> -1.860 | | V <sub>CCO</sub> -1.570 | ٧ | | V <sub>OUT</sub> | Output Voltage Swing | See Figure 1a. | 550 | 800 | | mV | | V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing | See Figure 1b. | 1100 | 1600 | | mV | ### **LVDS Output DC Electrical Characteristics** $V_{CCA}$ = $V_{CCD}$ = +3.3V ±10%, $V_{CCO}$ = +2.5V ±5% or +3.3V ±10%, $R_L$ = 100 $\Omega$ across the pair; $T_A$ = -40°C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|-----------------------------------|----------------|-------|-----|-------|-------| | V <sub>OUT</sub> | Output Voltage Swing | See Figure 1a. | 250 | 325 | | mV | | V <sub>DIFF-OUT</sub> | Differential Output Voltage Swing | See Figure 1b. | 500 | 650 | | mV | | V <sub>OCM</sub> | Output Common Mode Voltage | | 1.125 | | 1.275 | V | | $\Delta V_{OCM}$ | Change in Common Mode Voltage | | | | 25 | mV | ### **AC Electrical Characteristics** $V_{CCA}$ = $V_{CCD}$ = +3.3V ±10%; $V_{CCO}$ = +2.5V ±5% or +3.3V ±10%, $R_L$ (LVDS) = 100 $\Omega$ across the output pairs, $R_L$ (LVPECL) = 50 $\Omega$ into $V_{CCO}$ -2V; $T_A$ = -40°C to +85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |--------------------------------|-------------------------------------------------|--------------------------------------------|--------|-----|------|----------------------------| | | XTAL Input Frequency Range | Note 7 | 14 | | 18 | MHz | | f <sub>IN</sub> | Reference Input Frequency Range | See Table 8 | 9.325 | | 756 | MHz | | | Zero Delay Input Frequency Range | See Table 9 | 29.375 | | 756 | MHz | | £ | Phase Detector Operating | INSEL = LOW | 9.325 | | 94.5 | MHz | | f <sub>REF</sub> | Frequency Range | INSEL = HIGH | 14 | | 18 | MHz | | f <sub>OUT</sub> | Output Frequency Range | | 29.375 | | 756 | MHz | | f <sub>VCO</sub> | Internal VCO Frequency Range | | 2352 | | 3024 | MHz | | t <sub>SKEW</sub> | Output-to-Output | Note 8 | | 15 | 75 | ps | | t <sub>LOCK</sub> | Minimum PLL Lock Time | | | | 10 | ms | | | Loop Filter Optimized for Cycle-to-Cycle Jitter | | | | | | | | • R = 50Ω | | | | | | | | • C1 = 0.47µF | | | | | | | | • C2 = 1000pF | | | | | | | t <sub>JITTER</sub> | 1-Sigma Cycle-to-Cycle Jitter (XTAL Input) | Note 9 | | 4 | 6 | ps <sub>RMS</sub> | | -OTT LIX | 1-Sigma Cycle-to-Cycle Jitter (RFCK Reference) | Note 9 | | 5 | 14 | ps <sub>RMS</sub> | | | Total Jitter | Note 10 | | 80 | 150 | ps <sub>PP</sub> | | | Spur | | | -35 | | dBc@<br>fphase | | | XTAL/RFCK Crosstalk-Induced Jitter | Note 11 | | | 0.7 | ps <sub>RMS</sub> | | BW | PLL Bandwidth | See Table 10<br>14 ≤ f <sub>REF</sub> ≤ 18 | 11.1 | | 38.4 | kHz | | t <sub>DC</sub> | F <sub>OUT</sub> Duty Cycle | | 43 | 50 | 57 | % | | t <sub>r,</sub> t <sub>f</sub> | Output Rise/Fall Time (20% to 80%) | LVPECL | 100 | 250 | 400 | ps | | | Output Rise/Fall Time (20% to 80%) | LVDS | 80 | 150 | 300 | ps | | t <sub>PW_SYNC_MIN</sub> | Minimum SYNC Pulse Width | See "Synchronization" section | 8 | | | Internal<br>clock<br>cycle | | t <sub>PD_SYNC</sub> | Synchronization Delay | See "Synchronization" section | | 8 | | Internal<br>clock<br>cycle | #### Notes: - Fundamental mode, series resonant crystal. - 8. The output-to-output skew is defined as the worst-case difference between any outputs within a single device operating at the same voltage and temperature. - Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles, T<sub>n</sub> T<sub>n-1</sub> where T is the time between rising edges of the output signal. - 10. Total jitter definition: with an ideal clock input of frequency <f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value. - 11. Crosstalk is measured at the output while applying two similar differential clock frequencies that are asynchronous with respect to each other at the inputs. # **Single-Ended and Differential Swings** Figure 1a. Single-Ended Voltage Swing Figure 1b. Differential Voltage Swing ### **Functional Description** #### **Overall Function** The SY89538L integrated programmable clock synthesizer and fanout buffer with zero delay is part of a precision PLL-based clock generation family optimized for internal system clock generation (FPGAs, ASICs, NPU). #### Inputs #### **XTAL** The SY89538L features a fully integrated on-board oscillator, which minimizes system implementation cost. The oscillator is a series resonant, multi-vibrator type crystal driver designed to drive a 14MHz to 18MHz series resonant crystal, see Table 6 and 7 for more details on the crystal frequency range and specifications. | XTAL | . (MHz) | | f <sub>vco</sub> ( | (GHz) | |------|---------|--------------------|--------------------|-------| | Min. | Max. | X R <sub>REF</sub> | Min. | Max. | | 14 | 18 | 168 | 2.352 | 3.024 | Table 6. XTAL Frequency Range and Valid Programmable Range Table | | Min. | Тур. | Max. | Units | |-----------------------------------------------------------|------|------|------|-------| | Frequency Range<br>(Fundamental Mode-<br>Series Resonant) | 14 | | 18 | MHz | | Frequency Tolerance<br>@ 25°C | | ±30 | ±50 | PPM | | Frequency Stability over 0°C to 70°C | | ±50 | ±100 | PPM | | Operating<br>Temperature Range | -40 | | +85 | °C | | Storage<br>Temperature Range | -55 | | +125 | °C | | Aging (per yr/1 <sup>st</sup> 3yrs) | | | ±5 | PPM | | Equivalent Series<br>Resistance (ESR) | | | 50 | Ω | | Drive Level | | 100 | | μW | **Table 7. Quartz Crystal Oscillator Specifications** #### **Oscillator Tips** - 1. Mount the crystal as close to the SY89538L as possible to minimize parasitic effects. - 2. Mount the crystal on the same plane as the SY89538L to minimize on via hole inductance. - 3. To minimize noise pick up on the loop filter pins, cut the ground plane directly underneath the loop filter component pads and traces. - 4. Keep the crystal and its traces away from adjacent noisy traces to minimize noise coupling. Figure 2 below illustrates how to interface the crystal with the SY89538L. Figure 2. Crystal Interface Quartz Crystal Selection: Note: Raltron Series Resonant: AS-16.666-S-SMD-T-MI (2) Raltron #### **RFCK** The input MUX drives the PLLs phase detector, which expects a frequency between 9.325MHz and 94.5MHz. Therefore, reference clock maximum input frequency is 756MHz when the reference divider is set to a divide-by-8 and the reference clock minimum frequency is 9.325MHz when the reference divider is set to a divide-by-1. Given that the VCO frequency range is from 2.352GHz to 3.024GHz, the minimum and maximum frequency range of RFCK can be calculated as follows: Minimum Output Frequency (9.33MHz Input): $$\begin{split} f_{OUT} &= \frac{f_{PHASE} \times \text{Pr} \, eDivider \times FeedbackDivider}{\text{Pr} \, eDivider \times PostDivider \times \left(Div - by - 2\right)} \\ f_{OUT} &= \frac{\left(9.33MHz\right) \times \left(63 \times 2\right) \times \left(2\right)}{\left(5\right) \times \left(8\right) \times \left(2\right)} \end{split}$$ $f_{OUT} = 29.4MHz$ Maximum Output Frequency (756MHz Input): $$f_{OUT} = \frac{\left(\frac{756MHz}{8}\right) \times (8 \times 2) \times (2)}{(2) \times (1) \times (2)}$$ $$f_{OUT} = 756MHz$$ Table 8 summarizes the input reference frequency and associated divider values: | f <sub>RFCK</sub> ( | MHz) | | f <sub>REF</sub> (MHz) | | f <sub>VCO</sub> ( | (GHz) | |---------------------|-------------|--------------------|------------------------|------|--------------------|-------| | Ref-Div = 1 | Ref-Div = 8 | X f <sub>REF</sub> | Min. | Max. | Min. | Max. | | 73.5 | 756 | 32 | 73.5 | 94.5 | 2.352 | 3.024 | | 65.3 | 672 | 36 | 65.3 | 84.0 | 2.352 | 3.024 | | 58.8 | 605 | 40 | 58.8 | 75.6 | 2.352 | 3.024 | | 53.5 | 550 | 44 | 53.5 | 68.7 | 2.352 | 3.024 | | 49.0 | 504 | 48 | 49.0 | 63.0 | 2.352 | 3.024 | | | | | | | | | | 14.7 | 151 | 160 | 14.7 | 18.9 | 2.352 | 3.024 | | 14.3 | 148 | 164 | 14.3 | 18.4 | 2.352 | 3.024 | | 14.0 | 144 | 168 | 14.0 | 18.0 | 2.352 | 3.024 | | 13.7 | 141 | 172 | 13.7 | 17.6 | 2.352 | 3.024 | | 13.4 | 137 | 176 | 13.4 | 17.2 | 2.352 | 3.024 | | | | | | | | | | 9.97 | 103 | 236 | 9.97 | 12.8 | 2.352 | 3.024 | | 9.80 | 101 | 240 | 9.80 | 12.6 | 2.352 | 3.024 | | 9.64 | 99.1 | 244 | 9.64 | 12.4 | 2.352 | 3.024 | | 9.48 | 97.5 | 248 | 9.48 | 12.2 | 2.352 | 3.024 | | 9.33 | 96.0 | 252 | 9.33 | 12.0 | 2.352 | 3.024 | Table 8. Reference Input Frequency and Valid Programmable Divider Range Table ### **Zero Delay FBIN Input** The SY89538L features a zero delay MUX that forces the output to be at the same phase relationship as the reference. This effectively configures the SY89538L as a zero delay buffer when FBSEL is logic HIGH and the output is fed into the feedback input FBIN as shown in Figures 3a and 3b. Figure 3a. Zero Delay Mode (LVDS Output) Figure 3b. Zero Delay Mode (LVPECL Output) ### **How Does Zero Delay Work?** From the block diagram, $$f_{\textit{REF}} = \frac{f_{\text{RFCK}}}{\text{Ref. Divider}} and f_{\textit{FBK}} = \frac{f_{\text{FBIN}}}{\text{FBK Divider}}$$ When the PLL is locked, $f_{REF} = f_{FBK}$ and since Ref. Divider = FBK Divider, $f_{RFCK}$ is forced to equal $f_{FBIN}$ . In zero delay mode, $f_{OUT}$ is fed into FBIN, therefore, $f_{RFCK}$ is forced to equal $f_{OUT}$ . | | | | | | | Ref-Div | ider = 1 | Ref-Div | ider = 2 | Ref-Div | ider = 4 | Ref-Div | ider = 8 | |--------------------|-------|---------|---------|--------------------|-------|--------------------|----------|--------------------|----------|--------------------|----------------------------|--------------|--------------| | f <sub>vco</sub> ( | (MHz) | Post- | Pre- | f <sub>оит</sub> ( | MHz) | f <sub>REF</sub> ( | MHz) | f <sub>REF</sub> ( | MHz) | f <sub>REF</sub> ( | MHz) f <sub>REF</sub> (MHz | | MHz) | | Min. | Max. | Divider | Divider | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | | 2.35 | 3.02 | 1 | 2 | 588.0 | 755.0 | 588.0 | 755.0 | 294.0 | 377.5 | 147.0 | 188.8 | 73.5 | 94.4 | | 2.35 | 3.02 | 1 | 3 | 392.0 | 503.0 | 392.0 | 503.0 | 196.0 | 251.5 | 98.0 | 125.8 | 49.0 | 62.9 | | 2.35 | 3.02 | 1 | 4 | 294.0 | 378.0 | 294.0 | 378.0 | 147.0 | 189.0 | 73.5 | 94.5 | 36.8 | 47.3 | | 2.35 | 3.02 | 1 | 5 | 235.0 | 302.0 | 235.0 | 302.0 | 117.5 | 151.0 | 58.8 | 75.5 | 29.4 | 37.8 | | | | | | | | | | | | | | | | | 2.35 | 3.02 | 2 | 2 | 294.0 | 378.0 | 294.0 | 378.0 | 147.0 | 189.0 | 73.5 | 94.5 | 36.8 | 47.3 | | 2.35 | 3.02 | 2 | 3 | 196.0 | 252.0 | 196.0 | 252.0 | 98.0 | 126.0 | 49.0 | 63.0 | 24.5 | 31.5 | | 2.35 | 3.02 | 2 | 4 | 147.0 | 189.0 | 147.0 | 189.0 | 73.5 | 94.5 | 36.8 | 47.3 | 18.4 | 23.6 | | 2.35 | 3.02 | 2 | 5 | 118.0 | 151.0 | 118.0 | 151.0 | 59.0 | 75.5 | 29.5 | 37.8 | 14.8 | 18.9 | | | | | | | | | | | | | | | | | 2.35 | 3.02 | 8 | 2 | 73.4 | 94.4 | 73.4 | 94.4 | 36.7 | 47.2 | 18.4 | 23.6 | Not<br>Valid | 11.8 | | 2.35 | 3.02 | 8 | 3 | 49.0 | 62.9 | 49.0 | 62.9 | 24.5 | 31.5 | 12.3 | 15.7 | Not<br>Valid | Not<br>Valid | | 2.35 | 3.02 | 8 | 4 | 36.7 | 47.2 | 36.7 | 47.2 | 18.4 | 23.6 | Not<br>Valid | 11.8 | Not<br>Valid | Not<br>Valid | | 2.35 | 3.02 | 8 | 5 | 29.4 | 37.8 | 29.4 | 37.8 | 14.7 | 18.9 | Not<br>Valid | Not<br>Valid | Not<br>Valid | Not<br>Valid | **Table 9. Zero Delay Divider Cases** ### Considerations when in zero delay mode: - The input and output frequency range is 29.375MHz to 756MHz - The phase detector frequency range is 9.325MHz to 94.5MHz - There are cases in which certain divider combinations at certain frequencies are not valid, see Table 9 for more details - Systematic phase offset is caused by added and parasitic capacitance - Phase offset is introduced by increased trace length - Phase offset second order effects can be introduced with high $\epsilon_R$ die-electric constants since the velocity of electromagnetic waves slows down as the die-electric constant increases ### **External Loop Filter Considerations** The SY89538L features an external PLL loop filter that allows the users to tailor the PLL's behavior. It is recommended that ceramic capacitors with NPO or X7R dielectric be used, since they have very low effective series resistance. For applications that require ultra-low cycle-to-cycle jitter, use components shown in Figure 4. Larger values of the zero capacitor (capacitor shown in parallel) results in less cycle-to- cycle jitter, however the total jitter increases as the value of the zero capacitor In addition, as the zero capacitor increases. increases, loop stability decreases as the zero capacitor begins to dominate over the pole capacitor (capacitor in series with the damping resistor). The external loop filter allows the user to change the loop filter values for specific jitter requirements. Using a smaller resistor in the loop filter decreases the PLL's loop bandwidth. This results in less noise from the PLL input, but potentially more noise from the VCO. Take care to keep the loop filter components on the same side of the board and as close as possible to the SY89538L's LR and LF pins. To minimize noise pick up on the loop filter pins, cut the ground plane directly underneath the loop filter component pads and traces. However, the benefit may not be significant in all applications. Figure 4. Loop Filter ### **Power Supply Filtering Techniques** As with any high-speed integrated circuit, power supply filtering is very important. At a minimum, VCCA, VCCD, and all VCCO pins should be individually connected using a via to the power supply plane, and separate bypass capacitors should be used for each pin. To achieve optimal jitter performance, each power supply pin should use separate instances of the circuit shown in Figure 5. Figure 5. Recommended Power Supply Filter #### Note: For $V_{\text{CCA}}$ and $V_{\text{CCD}}$ use ferrite bead, 200mA, Murata P/N BLM21A1025. For $V_{CCO}$ use ferrite bead3A, 0.025 $\Omega$ DC, Murata, P/N BLM31P005. # **Synchronization** **Output Synchronization Controlled by SYNC Timing Diagram** The SYNC control input is used to synchronize all divider outputs of the post divider. When a HIGH-LOW transition is applied to the SYNC control input the outputs are disabled when all post-divider outputs are LOW, see "Output Synchronization Controlled by SYNC Timing Diagram" for details. Once SYNC is asserted with a rising edge, the outputs are enabled when all internal divider stages are reaching their LOW state. This ensures a simultaneous switching of all outputs with the next LOW-HIGH transition of the pre-divider clock. # **PLL Loop Stability** For the loop filter configurations shown in Figure 4, Table 10 below summarizes the PLL's loop stability in terms of damping factor, natural frequency, and bandwidth, and illustrates the pole and zero cutoff frequencies determined by the loop filter when the SY89538L is driven by a 14MHz to 18MHz crystal when the feedback divider is effectively 168. | Parameter | | | | | | | | | | Units | |-----------------------------------|----------|----------|----------|----------|----------|----------|----------|----------|----------|---------| | Vcc | 3 | 3 | 3 | 3.3 | 3.3 | 3.3 | 3.6 | 3.6 | 3.6 | V | | RM Temperature | -40 | -40 | -40 | 25 | 25 | 25 | 85 | 85 | 85 | С | | Die Temperature | -18 | -18 | -18 | 55 | 55 | 55 | 125 | 125 | 125 | С | | VCO Frequency | 2352 | 2800 | 3024 | 2352 | 2800 | 3024 | 2352 | 2800 | 3024 | MHz | | Charge Pump<br>Current | 1.80E-04 А | | Loop Filter<br>Resistor | 50 | 50 | 50 | 50 | 50 | 50 | 50 | 50 | 50 | Ohms | | Zero Capacitor | 4.70E-07 F | | Pole Capacitor | 1.00E-10 | 1.00E-09 F | | VCO Gain<br>(KVCO) | 3.20E+09 | 4.50E+09 | 4.50E+09 | 2.80E+09 | 3.30E+09 | 3.10E+09 | 2.30E+09 | 1.70E+09 | 1.30E+09 | Hz/V | | Feedback Divider | 168 | 168 | 168 | 168 | 168 | 168 | 168 | 168 | 168 | Integer | | Phase Detector<br>Frequency | 14 | 16 | 18 | 14 | 16 | 18 | 14 | 16 | 18 | MHz | | Damping Factor | 1.0 | 1.2 | 1.2 | 0.9 | 1.0 | 1.0 | 0.9 | 0.7 | 0.6 | | | Natural<br>Frequency | 13600.29 | 16127.95 | 16127.95 | 12721.90 | 13811.16 | 13386.09 | 11530.20 | 9912.83 | 8668.52 | Hz | | Ratio=Phase<br>Detector Freq / Fc | 513 | 417 | 469 | 586 | 568 | 681 | 714 | 1103 | 1623 | | Table 10. PLL Loop Stability<sup>(1)</sup> #### Note: 1. Feedback divider = 168 = 42 (6-bit programmable divider) x divide-by-2 x divide-by-2. Reference Frequency = 14, 16, and 18MHz. Figure 6 shows the open and closed loop gain of the SY89538L. The closed loop-gain plot shows that the SY89538L when configured with the recommended loop filter values has essentially no jitter peaking near the -3dB point. In addition, the open loop curve shows the frequency at which unity gain occurs for a typical case of the SY89538L with $V_{\rm CC}=3.3V$ at $T_{\rm A}=25^{\circ}{\rm C}$ . At unity gain, Figure 7 can be used to determine the phase margin or stability of the SY89538L. Figure 6. Open and Closed Loop Gain at $V_{CC} = 3.3V$ , $T_A = 25^{\circ}C$ Figure 7. Phase Margin Plot at $V_{CC} = 3.3V$ , $T_A = 25$ °C Figure 8 illustrates the VCO frequency versus the loop filter control voltage at 3.3V, $T_A = 25^{\circ}C$ . The normal loop filter control voltage is -300mV to +300mV. Figure 9 illustrates the VCO gain curve at $V_{CC} = 3.3V$ , $T_A = 25^{\circ}C$ . With this set of information, determining the loop stability with other sets of loop filter configurations is possible. Figure 8. Loop Filter Control Voltage vs. Frequency at 3.3V, T<sub>A</sub> = 25°C Figure 9. Frequency vs. Loop Filter Control Voltage at 3.3V, $T_A = 25$ °C ### **Input Interface** RFCK and FBIN are designed to accept any differential or single-ended input signal 300mV above $V_{\text{CC}}$ or 300mV below GND. RFCK and FBIN should not be left floating. Tie either the true or complement input to GND, but not both. A logic zero is achieved by connecting the complement input to GND with the true input floating. For TTL input, tie a 2.5k $\Omega$ resistor between the complement input and GND. LVDS, CML and HSTL differential signals may be connected directly to the reference inputs. Figure 10. Simplified Input Structure # Input Termination (RFCK and FBIN) Figure 11a. LVPECL Interface (DC-Coupled) Figure 11b. LVPECL Interface (AC-Coupled) Figure 11c. CML Interface (DC-Coupled) Figure 11d. CML Interface (AC-Coupled) Figure 11e. LVDS (DC-Coupled) Figure 11f. 2.5V LVPECL (DC-Coupled) Figure 11g. 2.5V CML (DC-Coupled) Figure 11h. Single-Ended Input Interface ### **Output Bank and Frequency Control** There are five independently programmable output frequency banks, four differential LVPECL output banks and one differential LVDS output bank with three output pairs. Each bank has frequency control DSEL, SELx and Enx to generate different divider ratios (see "LVPECL and LVDS Output Post-Divider Frequency Select" Tables). It can be programmed for pass-through, internal divided VCO clock divide-by-/2, /8 or disable state. When disabled, the non-inverted output goes to static LOW and the inverted output goes to static HIGH. #### **Output Logic Characteristics** See "Output Termination Recommendations" for proper termination. When LVPECL single-ended output is desired, the unused complimentary output should be terminated. Unused LVPECL output pairs can be left floating. LVDS output pairs should be terminated with 100 $\Omega$ across the pair. In order to minimize jitter and skew, unused LVDS output banks and unused LVDS output pairs should be terminated with 100 $\Omega$ across each pair. #### **LVPECL Outputs:** - Typical voltage swing is 800mV into 50Ω. - Common mode voltage is V<sub>CCO</sub>-1.3V. ### **LVDS Outputs:** - Typical voltage swing is 325mV into 100Ω. - Common mode voltage is 1.2V. # Output Termination Recommendations LYPECL LVPECL has high input impedance, very low output (open emitter) impedance, and small signal swing which results in low EMI. LVPECL is ideal for driving $50\Omega$ -and- $100\Omega$ -controlled impedance transmission lines. There are several techniques for terminating the LVPECL output: Single-ended termination, Parallel Termination Thevenin-Equivalent, 3-Resistor Y-Termination, and AC-coupled termination. #### Single-Ended LVPECL Termination Unused output pairs may be left floating. Terminating single-ended and unused outputs will enhance the performance. Terminate LVPECL outputs by $50\Omega$ to $V_{CC}$ –2V. The unused input terminal must be biased to $V_{CC}$ –1.3V using a resistor network. See Figure 11h for more details. ### **DC-Coupled LVPECL Parallel Termination** Terminate LVPECL by an output impedance of $50\Omega$ to $V_{CC}$ –2V. Termination resistor values are a function of $V_{CC}$ . For a 3.3V supply, the optimal parallel combination is $130\Omega||82\Omega$ . See Figure 12a for details. The LVPECL output can also be terminated with three $50\Omega$ resistors as shown in Figure 12b. A $0.1\mu F$ low ESR decoupling capacitor from $V_{CC}$ to Y-Junction is recommended in order to reduce noise in the signal. ### **AC-Coupled LVPECL Termination** While terminating an AC-coupled LVPECL signal, pull-down resistor is used to create a DC current path to GND to produce an output swing. For 3.3V supply, $100\Omega$ provides the necessary pull-down. At the final destination, proper termination to create a $V_{\rm CC}$ –1.3V termination bias is required $82\Omega||130\Omega$ . Please refer to Figure 12c. Figure 12a. LVPECL Parallel Thevenin-Equivalent Figure 12b. LVPECL Parallel Termination For $V_{CC}$ = +3.3V, R1 = 82 $\Omega$ , R2 = 130 $\Omega$ , R3 = 100 $\Omega$ . For $V_{CC}$ = +2.5V, R1 = 62.5 $\Omega$ , R2 = 250 $\Omega$ , R3 = 50 $\Omega$ . Figure 12c. LVPECL AC-Coupled Parallel Thevenin-Equivalent ### **LVDS** LVDS specifies a small swing of 325mV typical, on a nominal 1.2V common mode above ground. The common mode voltage has tight limits to permit large variations in ground between an LVDS driver and receiver. Also, change in common mode voltage, as a function of LVDS input, is kept to a minimum, to keep EMI low conveniently to ASKs and FPGAs. Each LVDS output pair requires $100\Omega$ across the differential pair at the end destination (often intended integrated into the ASIC). # **Related Product and Support Documentation** | Part Number | Function | Data Sheet Link | |---------------|------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------| | SY89537L | 3.3V, Precision LVPECL and LVDS Programmable, Multiple Output Bank Clock Synthesizer and Fanout Buffer with Zero Delay | http://www.micrel.com/product-info/products/sy89537l.shtml | | HBW Solutions | New Products and Applications | www.micrel.com/product-info/products/solutions.shtml | | | MLF <sup>™</sup> Application Note | www.amkor.com/products/notes_papers/MLFAppNote.pdf | ### **Package Information** 64-Pin EPAD-TQFP (H64-1) ### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL +1 (408) 944-0800 FAX +1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is a Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2006 Micrel, Incorporated.