

# **MCP48FVBXX**

# 8-/10-/12-Bit Single/Dual Voltage Output Volatile Digital-to-Analog Converters with SPI Interface

#### Features

- Operating Voltage Range:
  - 2.7V to 5.5V full specifications
  - 1.8V to 2.7V reduced device specifications
- Output Voltage Resolutions:
  - 8-bit: MCP48FVB0X (256 Steps)
  - 10-bit: MCP48FVB1X (1024 Steps)
  - 12-bit: MCP48FVB2X (4096 Steps)
- Rail-to-Rail Output
- Fast Settling Time of 7.8 µs (typical)
- DAC Voltage Reference Source Options:
  - Device V<sub>DD</sub>
  - External V<sub>REF</sub> pin (buffered or unbuffered)
  - Internal Band Gap (1.22V typical)
- Output Gain Options:
  - Unity (1x)
  - 2x
- Power-on/Brown-out Reset Protection
- Power-Down Modes:
  - Disconnects output buffer (High Impedance)
  - Selection of V<sub>OUT</sub> pull-down resistors (100 k $\Omega$  or 1 k $\Omega$ )
- Low Power Consumption:
  - Normal operation: <180 μA (Single), 380 μA (Dual)
  - Power-down operation: 650 nA typical
- SPI Interface:
  - Supports '00' and '11' modes
  - Up to 20 MHz writes and 10 MHz reads
  - Input buffers support interfacing to low-voltage digital devices
- Package Types: 10-lead MSOP
- Extended Temperature Range: -40°C to +125°C



### **General Description**

The MCP48FVBXX are Single- and Dual-channel 8-bit, 10-bit, and 12-bit buffered voltage output Digital-to-Analog Converters (DAC) with volatile memory and an SPI serial interface.

The V<sub>REF</sub> pin, the device V<sub>DD</sub> or the internal band gap voltage can be selected as the DAC's reference voltage. When V<sub>DD</sub> is selected, V<sub>DD</sub> is connected internally to the DAC reference circuit. When the V<sub>REF</sub> pin is used, the user can select the output buffer's gain to be 1 or 2. When the gain is 2, the V<sub>REF</sub> pin voltage should be limited to a maximum of V<sub>DD</sub>/2.

These devices have an SPI-compatible serial interface. Write commands are supported up to 20 MHz while read commands are supported up to 10 MHz.

#### Applications

- Set Point or Offset Trimming
- Sensor Calibration
- Low-Power Portable Instrumentation
- PC Peripherals
- Data Acquisition Systems
- Motor Control



#### MCP48FVBX1 Device Block Diagram (Single-Channel Output)



#### MCP48FVBX2 Device Block Diagram (Dual-Channel Output)

# **MCP48FVBXX**

#### **Device Features**

| Device     | # of<br>Channels | Resolution<br>(bits) | Control<br>Interface | DAC Output<br>POR/BOR<br>Setting <sup>(1)</sup> | # of<br>V <sub>REF</sub><br>Inputs | Internal<br>band<br>gap ? | <u># of</u><br>LAT<br>Inputs | Memory | Specified<br>Operating Range<br>(V <sub>DD</sub> ) <sup>(2)</sup> |
|------------|------------------|----------------------|----------------------|-------------------------------------------------|------------------------------------|---------------------------|------------------------------|--------|-------------------------------------------------------------------|
| MCP48FVB01 | 1                | 8                    | SPI                  | 7Fh                                             | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP48FVB11 | 1                | 10                   | SPI                  | 1FFh                                            | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP48FVB21 | 1                | 12                   | SPI                  | 7FFh                                            | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP48FVB02 | 2                | 8                    | SPI                  | 7Fh                                             | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP48FVB12 | 2                | 10                   | SPI                  | 1FFh                                            | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP48FVB22 | 2                | 12                   | SPI                  | 7FFh                                            | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP48FEB01 | 1                | 8                    | SPI                  | 7Fh                                             | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP48FEB11 | 1                | 10                   | SPI                  | 1FFh                                            | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP48FEB21 | 1                | 12                   | SPI                  | 7FFh                                            | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP48FEB02 | 2                | 8                    | SPI                  | 7Fh                                             | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP48FEB12 | 2                | 10                   | SPI                  | 1FFh                                            | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP48FEB22 | 2                | 12                   | SPI                  | 7FFh                                            | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP47FVB01 | 1                | 8                    | l <sup>2</sup> C     | 7Fh                                             | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP47FVB11 | 1                | 10                   | l <sup>2</sup> C     | 1FFh                                            | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP47FVB21 | 1                | 12                   | l <sup>2</sup> C     | 7FFh                                            | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP47FVB02 | 2                | 8                    | l <sup>2</sup> C     | 7Fh                                             | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP47FVB12 | 2                | 10                   | l <sup>2</sup> C     | 1FFh                                            | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP47FVB22 | 2                | 12                   | l <sup>2</sup> C     | 7FFh                                            | 1                                  | Yes                       | 1                            | RAM    | 1.8V to 5.5V                                                      |
| MCP47FEB01 | 1                | 8                    | l <sup>2</sup> C     | 7Fh                                             | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP47FEB11 | 1                | 10                   | l <sup>2</sup> C     | 1FFh                                            | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP47FEB21 | 1                | 12                   | l <sup>2</sup> C     | 7FFh                                            | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP47FEB02 | 2                | 8                    | l <sup>2</sup> C     | 7Fh                                             | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP47FEB12 | 2                | 10                   | l <sup>2</sup> C     | 1FFh                                            | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |
| MCP47FEB22 | 2                | 12                   | l <sup>2</sup> C     | 7FFh                                            | 1                                  | Yes                       | 1                            | EEPROM | 1.8V to 5.5V                                                      |

**Note 1:** Factory Default value. The DAC output POR/BOR value can be modified via the nonvolatile DAC output register(s) (available only on nonvolatile devices (MCP4XFEBXX)).

2: Analog output performance specified from 2.7V to 5.5V.

# 1.0 ELECTRICAL CHARACTERISTICS

# Absolute Maximum Ratings (†)

| Voltage on $V_{DD}$ with respect to $V_{SS}$                               | ;                                              | 0.6V to +6.5V |
|----------------------------------------------------------------------------|------------------------------------------------|---------------|
| Voltage on all pins with respect to                                        | / <sub>SS</sub>                                |               |
| Input clamp current, I <sub>IK</sub> (V <sub>I</sub> < 0, V <sub>I</sub> > | $\sim V_{DD}, V_{I} > V_{PP}$ on HV pins)      | ±20 mA        |
| Output clamp current, I <sub>OK</sub> (V <sub>O</sub> < 0                  | or V <sub>O</sub> > V <sub>DD</sub> )          | ±20 mA        |
| Maximum current out of $V_{SS}$ pin                                        | (Single)<br>(Dual)                             | 50 mA         |
| Maximum current into $V_{DD}$ pin                                          | (Single)<br>(Dual)                             |               |
| Maximum current sourced by the V                                           | ' <sub>OUT</sub> pin                           | 20 mA         |
| Maximum current sunk by the $V_{\mbox{OU}}$                                | <sub>T</sub> pin                               | 20 mA         |
| Maximum current sunk by the $V_{REI}$                                      | - pin                                          | 125 μA        |
| Maximum input current source/sun                                           | k by SDI, SCK, and $\overline{\text{CS}}$ pins | 2 mA          |
| Maximum output current sunk by S                                           | DO Output pin                                  | 25 mA         |
| Total power dissipation <sup>(1)</sup>                                     |                                                | 400 mW        |
|                                                                            | 50°C, T <sub>J</sub> = +150°C)                 |               |
|                                                                            |                                                |               |
|                                                                            |                                                |               |
| Latch-Up (per JEDEC JESD78A) @                                             | ⊉ +125°C                                       | ±100 mA       |
|                                                                            | -                                              |               |
|                                                                            | oplied                                         |               |
|                                                                            | seconds)                                       |               |
|                                                                            |                                                |               |

**† Notice:** Stresses above those listed under "Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational listings of this specification is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability.

Note 1: Power dissipation is calculated as follows:  $P_{DIS} = V_{DD} \times \{I_{DD} - \sum I_{OH}\} + \sum \{(V_{DD} - V_{OH}) \times I_{OH}\} + \sum (V_{OL} \times I_{OL})$ 

# **DC CHARACTERISTICS**

| DC Characteristics                                                     | Operating $^{\circ}$<br>Unless other V <sub>DD</sub> = +2.7<br>Gx = '0', R | Standard Operating Conditions (unless otherwise specified):<br>Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Extended)<br>Unless otherwise noted, all parameters apply across these specified operating ranges:<br>$V_{DD} = +2.7V$ to 5.5V, $V_{REF} = +2.048V$ to $V_{DD}$ , $V_{SS} = 0V$<br>$Gx = '0'$ , $R_L = 5 k\Omega$ from $V_{OUT}$ to $V_{SS}$ , $C_L = 100 \text{ pF}$<br>Typical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25^{\circ}C$ . |       |                        |      |                                                                                                                                              |  |  |  |  |  |
|------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------|------|----------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Parameters                                                             | Sym.                                                                       | Min. Typ. Max. Units Conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |                        |      |                                                                                                                                              |  |  |  |  |  |
| Supply Voltage                                                         | V <sub>DD</sub>                                                            | 2.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | _     | 5.5                    | V    |                                                                                                                                              |  |  |  |  |  |
|                                                                        |                                                                            | 1.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | 2.7                    | V    | DAC operation (reduced analog specifications) and Serial Interface                                                                           |  |  |  |  |  |
| V <sub>DD</sub> Voltage<br>(rising) to ensure device<br>Power-on Reset | V <sub>POR/BOR</sub>                                                       | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _     | 1.7                    | V    | RAM retention voltage ( $V_{RAM}$ ) < $V_{POR}$<br>$V_{DD}$ voltages greater than $V_{POR/BOR}$<br>limit Ensure that device is out of reset. |  |  |  |  |  |
| V <sub>DD</sub> Rise Rate to ensure<br>Power-on Reset                  | V <sub>DDRR</sub>                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (Note | e 3)                   | V/ms |                                                                                                                                              |  |  |  |  |  |
| High-Voltage Commands<br>Voltage Range (HVC pin)                       | V <sub>HV</sub>                                                            | $V_{SS}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | _     | 12.5                   | V    | The HVC pin will be at one of three input levels (V <sub>IL</sub> , V <sub>IH</sub> or V <sub>IHH</sub> ) <sup>(1)</sup>                     |  |  |  |  |  |
| High-Voltage<br>Input Entry Voltage                                    | V <sub>IHHEN</sub>                                                         | 9.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | —                      | V    | Threshold for Entry into<br>WiperLock Technology -<br>for compatibility with<br>MCP48FEBxx devices                                           |  |  |  |  |  |
| High-Voltage<br>Input Exit Voltage                                     | V <sub>IHHEX</sub>                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _     | V <sub>DD</sub> + 0.8V | V    | (Note 2)                                                                                                                                     |  |  |  |  |  |
| Power-on Reset to<br>Output-Driven Delay                               | T <sub>PORD</sub>                                                          | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 25    | 50                     | μs   | $V_{DD}$ rising, $V_{DD}$ > $V_{POR}$                                                                                                        |  |  |  |  |  |

**Note 1** This parameter is ensured by design.

**Note 2** This parameter is ensured by characterization.

**Note 3** POR/BOR voltage trip point is not slope dependent. Hysteresis implemented with time delay.

| DC<br>Characteristics | Operat<br>Unless<br>V <sub>DD</sub> = -<br>Gx = '0 | Standard Operating Conditions (unless otherwise specified):<br>Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Extended)<br>Unless otherwise noted, all parameters apply across these specified operating ranges:<br>$V_{DD} = +2.7V$ to 5.5V, $V_{REF} = +2.048V$ to $V_{DD}$ , $V_{SS} = 0V$<br>$Gx = '0'$ , $R_L = 5 k\Omega$ from $V_{OUT}$ to $V_{SS}$ , $C_L = 100 \text{ pF}$<br>Typical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25^{\circ}C$ . |            |            |       |            |                                                                                                                                                                          |                                                                  |  |  |  |  |
|-----------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------|-------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|--|--|--|--|
| Parameters            | Sym.                                               | Min.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Тур.       | Max.       | Units |            |                                                                                                                                                                          | Conditions                                                       |  |  |  |  |
| Supply Current        | I <sub>DD</sub>                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | —          | 320        | μA    | Single     | 1MHz <sup>(2)</sup>                                                                                                                                                      | Serial Interface Active                                          |  |  |  |  |
|                       |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _          | 910        | μA    |            | 10 MHz <sup>(2)</sup>                                                                                                                                                    | (Not High-Voltage Command)<br>VRxB:VRxA = '01' <sup>(6)</sup>    |  |  |  |  |
|                       |                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _          | 1.7        | mA    |            | 20 MHz                                                                                                                                                                   | $V_{OUT}$ is unloaded, $V_{DD} = 5.5V$                           |  |  |  |  |
|                       |                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | —          | 510        | μA    | Dual       | 1 MHz <sup>(2)</sup>                                                                                                                                                     | Volatile DAC Register = 000h                                     |  |  |  |  |
|                       |                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 1.1        | mA    |            | 10 MHz <sup>(2)</sup>                                                                                                                                                    | -                                                                |  |  |  |  |
|                       |                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | —          | 1.85       | mA    |            | 20 MHz                                                                                                                                                                   |                                                                  |  |  |  |  |
|                       |                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | —          | 250        | μA    | Single     | 1 MHz <sup>(2)</sup>                                                                                                                                                     | Serial Interface Active                                          |  |  |  |  |
|                       |                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |            | 840        | μA    |            | 10 MHz <sup>(2)</sup>                                                                                                                                                    | (Not High-Voltage Command)                                       |  |  |  |  |
|                       |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _          | 1.65       | mA    |            | 20 MHz <sup>(2)</sup><br>1 MHz <sup>(2)</sup><br>10 MHz <sup>(2)</sup>                                                                                                   | VRxB:VRxA = '10' <sup>(4)</sup><br>V <sub>OUT</sub> is unloaded. |  |  |  |  |
|                       |                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _          | 380        | μA    | Dual       |                                                                                                                                                                          | $V_{\text{REF}} = V_{\text{DD}} = 5.5V$                          |  |  |  |  |
|                       |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _          | 970        | μA    |            |                                                                                                                                                                          | Volatile DAC Register = 000h                                     |  |  |  |  |
|                       |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            | 1.75       | mA    | -          | 20 MHz <sup>(2)</sup>                                                                                                                                                    |                                                                  |  |  |  |  |
|                       | ·                                                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _          | 180        | μA    | Single     |                                                                                                                                                                          | face Inactive <sup>(2)</sup>                                     |  |  |  |  |
|                       |                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _          | 380        | μA    | Dual       | (Not High-V<br>VRxB:VRxA<br>SCK = SDI<br>V <sub>OUT</sub> is unle                                                                                                        | ⁄oltage Command)<br>A = '00'<br>= V <sub>SS</sub>                |  |  |  |  |
|                       |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            | 180        | μA    | Single     |                                                                                                                                                                          |                                                                  |  |  |  |  |
|                       |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |            | 380        | μΑ    | Dual       | Serial Interface Inactive <sup>(2)</sup><br>(Not High-Voltage Command)<br>VRxB:VRxA = '11', $V_{REF} = V_{DD}$<br>SCK = SDI = $V_{SS}$<br>$V_{OUT}$ is unloaded.         |                                                                  |  |  |  |  |
|                       |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4.45       | 100        |       | Oire et la |                                                                                                                                                                          | C Register = 000h                                                |  |  |  |  |
|                       |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 145<br>260 | 180<br>400 | μΑ    | Dual       | HVC = 12.5V (High-Voltage Command<br>Serial Interface Inactive<br>$V_{REF} = V_{DD} = 5.5V$ , LAT/HVC = $V_{IHH}$<br>DAC registers = 000h<br>$V_{OUT}$ pins are unloaded |                                                                  |  |  |  |  |
| Power-Down<br>Current | I <sub>DDP</sub>                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 0.65       | 3.8        | μA    |            | PDxA = '01'                                                                                                                                                              | (5)                                                              |  |  |  |  |

**Note 2** This parameter is ensured by characterization.

**Note 4** Supply current is independent of current through the resistor ladder in mode VRxB:VRxA = '10'.

**Note 5** The PDxB:PDxA = '01', '10', and '11' configurations should have the same current.

**Note 6** By design, this is the worst-case current mode.

| DC Characteristics                                                                        | Standard Operating Conditions (unless otherwise specified):<br>Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Extended)<br>Unless otherwise noted, all parameters apply across these specified operating ranges:<br>$V_{DD} = +2.7V$ to 5.5V, $V_{REF} = +2.048V$ to $V_{DD}$ , $V_{SS} = 0V$<br>$Gx = '0'$ , $R_L = 5 k\Omega$ from $V_{OUT}$ to $V_{SS}$ , $C_L = 100 \text{ pF}$<br>Typical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25^{\circ}C$ . |                                      |                     |                 |                      |                                  |                                                          |  |  |  |
|-------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------|-----------------|----------------------|----------------------------------|----------------------------------------------------------|--|--|--|
| Parameters                                                                                | Sym.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Sym. Min. Typ. Max. Units Conditions |                     |                 |                      |                                  |                                                          |  |  |  |
| Resistor Ladder<br>Resistance                                                             | RL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 100                                  | 140                 | 180             | kΩ                   | 1.8V ≤ \<br>V <sub>REF</sub> ≥ 1 | / <sub>DD</sub> ≤ 5.5V<br>1.0V <sup>(7)</sup>            |  |  |  |
| Resolution<br>(# of Resistors and<br># of Taps)<br>(see <b>B.1</b> " <b>Resolution</b> ") | Ν                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                      | 256<br>1024<br>4096 |                 | Taps<br>Taps<br>Taps | 8-bit<br>10-bit<br>12-bit        | No Missing Codes<br>No Missing Codes<br>No Missing Codes |  |  |  |
| Nominal V <sub>OUT</sub> Match <sup>(11)</sup>                                            | V <sub>OUT</sub> - V <sub>OUTMEAN</sub>  <br>/V <sub>OUTMEAN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                            |                                      | 0.5                 | 1.0<br>1.2      | %                    | 2.7V ≤ \<br>1.8V <sup>(2)</sup>  | / <sub>DD</sub> ≤ 5.5V <sup>(2)</sup>                    |  |  |  |
| V <sub>OUT</sub> Tempco<br>(See B.19 "V <sub>OUT</sub> Tem-<br>perature Coefficient"      | ΔV <sub>OUT</sub> /ΔT                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                      | 15                  |                 | ppm/°C               | Code =                           | Mid-scale<br>Fh or 7FFh)                                 |  |  |  |
| V <sub>REF</sub> pin<br>Input Voltage Range                                               | V <sub>REF</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $V_{SS}$                             | —                   | V <sub>DD</sub> | V                    | 1.8V ≤ \                         | / <sub>DD</sub> ≤ 5.5V (1)                               |  |  |  |

**Note 1** This parameter is ensured by design.

**Note 2** This parameter is ensured by characterization.

**Note 7** Resistance is defined as the resistance between the VREF pin (mode VRxB:VRxA = '10') to VSS pin. For dual-channel devices (MCP48FVBX2), this is the effective resistance of the each resistor ladder. The resistance measurement is that of the two resistor ladders measured in parallel.

**Note 11** Variation of one output voltage to mean output voltage.

| DC<br>Characteristics                                                                             | Standard Operating Conditions (unless otherwise specified):<br>Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Extended)<br>Unless otherwise noted, all parameters apply across these specified operating ranges:<br>$V_{DD} = +2.7V$ to 5.5V, $V_{REF} = +2.048V$ to $V_{DD}$ , $V_{SS} = 0V$<br>$Gx = '0'$ , $R_L = 5 k\Omega$ from $V_{OUT}$ to $V_{SS}$ , $C_L = 100 \text{ pF}$<br>Typical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25^{\circ}C$ . |              |         |                                                           |                   |                              |                                                                                                                                                         |  |  |  |  |
|---------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------|-----------------------------------------------------------|-------------------|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Parameters                                                                                        | Sym.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Min.         | Тур.    | Max.                                                      | Units             |                              | Conditions                                                                                                                                              |  |  |  |  |
| Zero-Scale Error<br>(see<br><b>B.5 "Zero-Scale</b><br>Error (E <sub>ZS</sub> )")<br>(Code = 000h) | E <sub>ZS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Perfor       | mance C | 0.75<br>, "Typical<br>urves" <sup>(2)</sup><br>, "Typical | LSb<br>LSb<br>LSb | 8-bit                        | VRxB:VRxA = '11', Gx = '0' $V_{REF} = V_{DD}$ , No Load         VRxB:VRxA = '00', Gx = '0' $V_{DD} = 5.5V$ , No Load $V_{DD} = 1.8V$ , $V_{REF} = 1.0V$ |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Perfor       | mance C | urves" <sup>(2)</sup>                                     |                   | +                            | VRxB:VRxA = '10', Gx = '0', No Load                                                                                                                     |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Perfor       | mance C | , "Typical<br>urves" <sup>(2)</sup>                       | LSb               | ł                            | V <sub>DD</sub> = 1.8V, V <sub>REF</sub> = 1.0V<br>VRxB:VRxA = '11', Gx = '0', No Load                                                                  |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |         | , "Typical<br>urves" <sup>(2)</sup>                       | LSb               |                              | VRxB:VRxA = '01', Gx = '0', No Load                                                                                                                     |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | _            | _       | 3                                                         | LSb               | 10-bit                       | VRxB:VRxA = '11', Gx = '0'<br>$V_{REF} = V_{DD}$ , No Load                                                                                              |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Perfor       | mance C | , "Typical<br>urves" <sup>(2)</sup>                       | LSb               |                              | VRxB:VRxA = '00', Gx = '0'<br>V <sub>DD</sub> = 5.5V, No Load                                                                                           |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |         | , "Typical<br>urves" <sup>(2)</sup>                       | LSb               |                              | V <sub>DD</sub> = 1.8V, V <sub>REF</sub> = 1.0V<br>VRxB:VRxA = '10', Gx = '0', No Load                                                                  |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |         | , "Typical<br>urves" <sup>(2)</sup>                       | LSb               |                              | V <sub>DD</sub> = 1.8V, V <sub>REF</sub> = 1.0V<br>VRxB:VRxA = '11', Gx = '0', No Load                                                                  |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |         | , "Typical<br>urves" <sup>(2)</sup>                       | LSb               |                              | VRxB:VRxA = '01', Gx = '0'<br>No Load                                                                                                                   |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              | —       | 12                                                        | LSb               | 12-bit                       | VRxB:VRxA = '11', Gx = '0'<br>V <sub>REF</sub> = V <sub>DD</sub> , No Load                                                                              |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Perfor       | mance C | , "Typical<br>urves" <sup>(2)</sup>                       | LSb               |                              | VRxB:VRxA = '00', Gx = '0'<br>V <sub>DD</sub> = 5.5V, No Load                                                                                           |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |         | , "Typical<br>urves" <sup>(2)</sup>                       | LSb               |                              | V <sub>DD</sub> = 1.8V, V <sub>REF</sub> = 1.0V<br>VRxB:VRxA = '10', Gx = '0', No Load                                                                  |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |         | , "Typical<br>urves" <sup>(2)</sup>                       | LSb               |                              | V <sub>DD</sub> = 1.8V, V <sub>REF</sub> = 1.0V<br>VRxB:VRxA = '11', Gx = '0', No Load                                                                  |  |  |  |  |
|                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |         | , "Typical<br>urves" <sup>(2)</sup>                       | LSb               |                              | VRxB:VRxA = '01', Gx = '0'<br>No Load                                                                                                                   |  |  |  |  |
| Offset Error<br>(see <b>B.8</b> "Offset<br>Error Drift<br>(E <sub>OSD</sub> )")                   | E <sub>OSD</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -15 ±1.5 +15 |         |                                                           | mV                | VRxB:V<br>Gx = '0'<br>No Loa |                                                                                                                                                         |  |  |  |  |
| Offset Voltage<br>Temperature<br>Coefficient                                                      | V <sub>OSTC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | _            | ±10     |                                                           | µV/°C             |                              |                                                                                                                                                         |  |  |  |  |

**Note 2** This parameter is ensured by characterization.

| DC<br>Characteristics                              | Operat<br>Unless<br>V <sub>DD</sub> = -<br>Gx = '0 | Standard Operating Conditions (unless otherwise specified):<br>Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Extended)<br>Unless otherwise noted, all parameters apply across these specified operating ranges:<br>$V_{DD} = +2.7V$ to 5.5V, $V_{REF} = +2.048V$ to $V_{DD}$ , $V_{SS} = 0V$<br>$Gx = '0'$ , $R_L = 5 k\Omega$ from $V_{OUT}$ to GND, $C_L = 100 \text{ pF}$<br>Typical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25^{\circ}C$ . |                        |                      |            |        |                                                                                                              |  |  |  |  |  |
|----------------------------------------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|------------|--------|--------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Parameters                                         | Sym.                                               | Min.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Тур.                   | Max.                 | Units      |        | Conditions                                                                                                   |  |  |  |  |  |
| Full-Scale Error<br>(see<br><b>B.4 "Full-Scale</b> | E <sub>FS</sub>                                    | See                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | —<br>e Section 2.0, "T | 4.5<br><b>ypical</b> | LSb<br>LSb | 8-bit  | Code = FFh, VRxB:VRxA = '11'<br>Gx = '0', V <sub>REF</sub> = 2.048V, No Load<br>Code = FFh, VRxB:VRxA = '10' |  |  |  |  |  |
| Error (E <sub>FS</sub> )")                         |                                                    | Pe                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | rformance Curv         | es" <sup>(2)</sup>   |            |        | Gx = '0', V <sub>REF</sub> = 2.048V, No Load                                                                 |  |  |  |  |  |
|                                                    |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | e Section 2.0, "T      |                      | LSb        |        | Code = FFh, VRxB:VRxA = '01'<br>Gx = '0', V <sub>REF</sub> = 2.048V, No Load                                 |  |  |  |  |  |
|                                                    |                                                    | See Section 2.0, "TypicalLSbCode = FFh, VRxB:VRxA = '0Performance Curves" (2)No Load                                                                                                                                                                                                                                                                                                                                                                                                    |                        |                      |            |        |                                                                                                              |  |  |  |  |  |
|                                                    |                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                        | 18                   | LSb        | 10-bit | Code = 3FFh, VRxB:VRxA = '11'<br>Gx = '0', V <sub>REF</sub> = 2.048V, No Load                                |  |  |  |  |  |
|                                                    |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | e Section 2.0, "T      |                      | LSb        |        | Code = 3FFh, VRxB:VRxA = '10'<br>Gx = '0', V <sub>REF</sub> = 2.048V, No Load                                |  |  |  |  |  |
|                                                    |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | e Section 2.0, "T      |                      | LSb        |        | Code = 3FFh, VRxB:VRxA = '01'<br>Gx = '0', V <sub>REF</sub> = 2.048V, No Load                                |  |  |  |  |  |
|                                                    |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | e Section 2.0, "T      |                      | LSb        |        | Code = 3FFh, VRxB:VRxA = '00'<br>No Load                                                                     |  |  |  |  |  |
|                                                    |                                                    | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | —                      | 70                   | LSb        | 12-bit | Code = FFFh, VRxB:VRxA = '11'<br>Gx = '0', V <sub>REF</sub> = 2.048V, No Load                                |  |  |  |  |  |
|                                                    |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | e Section 2.0, "T      |                      | LSb        |        | Code = FFFh, VRxB:VRxA = '10'<br>Gx = '0', V <sub>REF</sub> = 2.048V, No Load                                |  |  |  |  |  |
|                                                    |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | e Section 2.0, "T      |                      | LSb        |        | Code = FFFh, VRxB:VRxA = '01'<br>Gx = '0', V <sub>REF</sub> = 2.048V, No Load                                |  |  |  |  |  |
|                                                    |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | e Section 2.0, "T      |                      | LSb        |        | Code = FFFh, VRxB:VRxA = '00'<br>No Load                                                                     |  |  |  |  |  |

**Note 2** This parameter is ensured by characterization.

| DC Characteristics                                                           | $\begin{array}{l} \textbf{Standard Operating Conditions (unless otherwise specified):}\\ Operating Temperature: -40°C \leq T_A \leq +125°C (Extended)\\ Unless otherwise noted, all parameters apply across these specified operating ranges:\\ V_{DD} = +2.7V \text{ to } 5.5V, V_{REF} = +2.048V \text{ to } V_{DD}, V_{SS} = 0V\\ Gx = '0', R_L = 5  k\Omega \text{ from } V_{OUT} \text{ to } \text{GND}, C_L = 100  \text{pF}\\ \text{Typical specifications represent values for } V_{DD} = 5.5V, T_A = +25°C. \end{array}$ |      |              |      |                            |                 |                                                                                                 |  |  |  |
|------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------|------|----------------------------|-----------------|-------------------------------------------------------------------------------------------------|--|--|--|
| Parameters                                                                   | Sym.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Min. | Тур.         | Max. | Units                      |                 | Conditions                                                                                      |  |  |  |
| Gain Error<br>(see <b>B.9</b> "Gain Error (E <sub>G</sub> )") <sup>(8)</sup> | E <sub>G</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -1.0 | ±0.1<br>±0.1 | +1.0 | % of<br>FSR<br>% of<br>FSR | 8-bit<br>10-bit | Code = 250, No Load<br>VRxB:VRxA = '00'<br>Gx = '0'<br>Code = 1000, No Load<br>VRxB:VRxA = '00' |  |  |  |
|                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -1.0 | ±0.1         | +1.0 | % of<br>FSR                | 12-bit          | Gx = '0'<br>Code = 4000, No Load<br>VRxB:VRxA = '00'<br>Gx = '0'                                |  |  |  |
| Gain-Error Drift (see<br>B.10 "Gain-Error Drift<br>(E <sub>GD</sub> )")      | ∆G/°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |      | -3           |      | ppm/°C                     |                 |                                                                                                 |  |  |  |

**Note 8** This gain error does not include offset error.

| DC Characteristics                                                                                     | Operat<br>Unless<br>V <sub>DD</sub> = ·<br>Gx = '0 | Standard Operating Conditions (unless otherwise specified):<br>Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Extended)<br>Unless otherwise noted, all parameters apply across these specified operating ranges:<br>$V_{DD} = +2.7V$ to 5.5V, $V_{REF} = +2.048V$ to $V_{DD}$ , $V_{SS} = 0V$<br>$S_X = '0'$ , $R_L = 5 k\Omega$ from $V_{OUT}$ to GND, $C_L = 100 \text{ pF}$<br>Sypical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25^{\circ}C$ . |                                                                 |                                         |                     |            |                                                                                                                 |                                                                                       |  |  |  |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------|---------------------|------------|-----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--|--|--|
| Parameters                                                                                             | Sym.                                               | Min. Typ. Max.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                 |                                         | Units               |            | Conditions                                                                                                      |                                                                                       |  |  |  |
| Integral<br>Nonlinearity<br>(see <b>B.11 "Integral</b><br><b>Nonlinearity (INL)</b> ") <sup>(10)</sup> | INL                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ±0.1                                                            |                                         | LSb<br>LSb          | 8-bit      | VRxB:VRxA = '10' (codes: 6 to 250)<br>V <sub>DD</sub> = V <sub>REF</sub> = 5.5V<br>VRxB:VRxA = '00', '01', '11' |                                                                                       |  |  |  |
|                                                                                                        |                                                    | See Sec<br>Perform                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | nance Cur<br>tion 2.0, '<br>nance Cur                           | "Typical<br>ves" <sup>(2)</sup>         | LSb                 |            | VRxB:VRxA = '01'<br>V <sub>DD</sub> = 5.5V, Gx = '1'                                                            |                                                                                       |  |  |  |
|                                                                                                        |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Perform                                                         | tion 2.0, '<br>nance Cur<br>tion 2.0, ' | ves" <sup>(2)</sup> | LSb<br>LSb |                                                                                                                 | VRxB:VRxA = '10', '11'<br>V <sub>REF</sub> = 1.0V, Gx = '1'<br>V <sub>DD</sub> = 1.8V |  |  |  |
|                                                                                                        |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | nance Cur                                                       |                                         | LOD                 |            | $V_{\text{REF}} = 1.0V$                                                                                         |                                                                                       |  |  |  |
|                                                                                                        |                                                    | -1.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ±0.4                                                            | +1.5                                    | LSb                 | 10-bit     | VRxB:VRxA = '10' (codes: 25 to<br>1000)<br>V <sub>DD</sub> = V <sub>REF</sub> = 5.5V                            |                                                                                       |  |  |  |
|                                                                                                        |                                                    | Perform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | tion 2.0, '<br>hance Cur                                        | ves" <sup>(2)</sup>                     | LSb                 |            | VRxB:VRxA = '00', '01', '11'                                                                                    |                                                                                       |  |  |  |
|                                                                                                        |                                                    | Perform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | tion 2.0, '                                                     | ves" <sup>(2)</sup>                     | LSb                 |            | VRxB:VRxA = `01'<br>$V_{DD} = 5.5V, Gx = `1'$                                                                   |                                                                                       |  |  |  |
|                                                                                                        |                                                    | Perform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | tion 2.0, '<br>ance Cur                                         | ves" <sup>(2)</sup>                     | LSb                 |            | VRxB:VRxA = '10', '11'<br>V <sub>REF</sub> = 1.0V, Gx = '1'                                                     |                                                                                       |  |  |  |
|                                                                                                        |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | tion 2.0, '<br>ance Cur                                         |                                         | LSb                 |            | V <sub>DD</sub> = 1.8V<br>V <sub>REF</sub> = 1.0V                                                               |                                                                                       |  |  |  |
|                                                                                                        |                                                    | -6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ±1.5                                                            | +6                                      | LSb                 | 12-bit     | 4000)<br>V <sub>DD</sub> = V <sub>REF</sub> = 5.5V.                                                             |                                                                                       |  |  |  |
|                                                                                                        |                                                    | Perform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | tion 2.0, '<br>ance Cur                                         | 'ves" <sup>(2)</sup>                    | LSb                 |            | VRxB:VRxA = '00', '01', '11'                                                                                    |                                                                                       |  |  |  |
|                                                                                                        |                                                    | Perform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | tion 2.0, '<br>hance Cur                                        | 'ves" <sup>(2)</sup>                    | LSb                 |            | VRxB:VRxA = '01'<br>V <sub>DD</sub> = 5.5V, Gx = '1'                                                            |                                                                                       |  |  |  |
|                                                                                                        |                                                    | Perform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | See Section 2.0, "Typical<br>Performance Curves" <sup>(2)</sup> |                                         |                     |            | VRxB:VRxA = '10', '11'<br>V <sub>REF</sub> = 1.0V, Gx = '1'                                                     |                                                                                       |  |  |  |
|                                                                                                        |                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | tion 2.0, '<br>nance Cur                                        | ves" <sup>(2)</sup>                     | LSb                 |            | V <sub>DD</sub> = 1.8V<br>V <sub>REF</sub> = 1.0V                                                               |                                                                                       |  |  |  |

**Note 2** This parameter is ensured by characterization.

Note 10 Code range dependent on resolution: 8-bit, codes 6 to 250; 10-bit, codes 25 to 1000; 12-bit, codes 100 to 4000.

| DC Characteristics                   | Standard Operating Conditions (unless otherwise specified):<br>Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Extended)<br>Unless otherwise noted, all parameters apply across these specified operating ranges:<br>$V_{DD} = +2.7V$ to 5.5V, $V_{REF} = +2.048V$ to $V_{DD}$ , $V_{SS} = 0V$<br>$Gx = '0'$ , $R_L = 5 k\Omega$ from $V_{OUT}$ to GND, $C_L = 100 \text{ pF}$<br>Typical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25^{\circ}C$ . |                          |                               |                    |            |                                                      |                                                                                                                 |  |  |  |
|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------------------------------|--------------------|------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--|--|--|
| Parameters                           | Sym.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Min.                     | Тур.                          | Max.               | Units      |                                                      | Conditions                                                                                                      |  |  |  |
| Differential<br>Nonlinearity<br>(see | DNL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                          | ±0.0125<br>ion <b>2.0,</b> "1 |                    | LSb<br>LSb | 8-bit                                                | VRxB:VRxA = '10' (codes: 6 to 250)<br>V <sub>DD</sub> = V <sub>REF</sub> = 5.5V<br>VRxB:VRxA = '00', '01', '11' |  |  |  |
| B.12 "Differential<br>Nonlinearity   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          | ance Curv<br>ion 2.0, "1      |                    | LSb        |                                                      | VRxB:VRxA = '01'                                                                                                |  |  |  |
| (DNL)") <sup>(10)</sup>              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Performa                 | ance Curv                     | es" <sup>(2)</sup> |            |                                                      | V <sub>DD</sub> = 5.5V, Gx = '1'                                                                                |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          | ion 2.0, "1<br>ance Curv      |                    | LSb        |                                                      | VRxB:VRxA = '10', '11'<br>V <sub>REF</sub> = 1.0V, Gx = '1'                                                     |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          | ion 2.0, "1<br>ance Curv      |                    | LSb        |                                                      | V <sub>DD</sub> = 1.8V                                                                                          |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -0.5                     | ±0.05                         | +0.5               | LSb        | 10-bit                                               | VRxB:VRxA = '10' (codes: 25 to 1000)<br>V <sub>DD</sub> = V <sub>REF</sub> = 5.5V                               |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          | ion 2.0, "1<br>ance Curv      |                    | LSb        | -                                                    | VRxB:VRxA = '00', '01', '11'                                                                                    |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          | ion 2.0, "T<br>ance Curv      |                    | LSb        |                                                      | VRxB:VRxA = '01'<br>V <sub>DD</sub> = 5.5V, Gx = '1'                                                            |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          | ion 2.0, "T<br>ance Curv      |                    | LSb        |                                                      | VRxB:VRxA = '10', '11'<br>V <sub>REF</sub> = 1.0V, Gx = '1'                                                     |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          | ion 2.0, "T<br>ance Curv      |                    | LSb        |                                                      | V <sub>DD</sub> = 1.8V                                                                                          |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -1.0                     | ±0.2                          | +1.0               | LSb        | 12-bit                                               | VRxB:VRxA = '10' (codes: 100 to 4000)<br>V <sub>DD</sub> = V <sub>REF</sub> = 5.5V                              |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          | ion 2.0, "1<br>ance Curv      |                    | LSb        |                                                      | VRxB:VRxA = '00', '01', '11'                                                                                    |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | See Section Performation |                               | LSb                |            | VRxB:VRxA = '01'<br>V <sub>DD</sub> = 5.5V, Gx = '1' |                                                                                                                 |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          | ion 2.0, "T<br>ance Curv      |                    | LSb        |                                                      | VRxB:VRxA = '10', '11'<br>V <sub>REF</sub> = 1.0V, Gx = '1'                                                     |  |  |  |
|                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                          | ion 2.0, "T<br>ance Curv      |                    | LSb        |                                                      | V <sub>DD</sub> = 1.8V                                                                                          |  |  |  |

Note 2 This parameter is ensured by characterization.

Note 10 Code range dependent on resolution: 8-bit, codes 6 to 250; 10-bit, codes 25 to 1000; 12-bit, codes 100 to 4000.

| DC Characteristics                                                              | Standard Operating Conditions (unless otherwise specified):Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Extended)Unless otherwise noted, all parameters apply across these specified operating ranges: $V_{DD} = +2.7V$ to 5.5V, $V_{REF} = +2.048V$ to $V_{DD}$ , $V_{SS} = 0V$ Gx = '0', $R_L = 5 \ k\Omega$ from $V_{OUT}$ to GND, $C_L = 100 \ pF$ Typical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25^{\circ}C$ .SumMaxUnitsConditions |                 |                           |                 |               |                                                                                                                                       |  |  |  |  |
|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------------|-----------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Parameters                                                                      | Sym.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Min.            | Тур.                      | Max.            | Units         | Conditions                                                                                                                            |  |  |  |  |
| -3 dB Bandwidth<br>(see B.16 "-3 dB<br>Bandwidth")                              | BW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 | 200                       |                 | kHz<br>kHz    | V <sub>REF</sub> = 2.048V ± 0.1V<br>VRxB:VRxA = '10', Gx = '0'<br>V <sub>REF</sub> = 2.048V ± 0.1V                                    |  |  |  |  |
| ,                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                 | 100                       |                 | 1112          | VRxB:VRxA = '10', Gx = '1'                                                                                                            |  |  |  |  |
| Output Amplifier                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                 |                           | 1               |               |                                                                                                                                       |  |  |  |  |
| Minimum Output<br>Voltage                                                       | V <sub>OUT(MIN)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 | 0.01                      | —               | V             | $1.8V \leq V_{DD} < 5.5V$ Output Amplifier's minimum drive                                                                            |  |  |  |  |
| Maximum Output<br>Voltage                                                       | V <sub>OUT(MAX)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                | —               | V <sub>DD</sub> –<br>0.04 | —               | V             | $1.8V \le V_{DD} < 5.5V$<br>Output Amplifier's maximum drive                                                                          |  |  |  |  |
| Phase Margin                                                                    | PM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | _               | 66                        | _               | Degree<br>(°) | $C_L = 400 \text{ pF}$<br>$R_L = \infty$                                                                                              |  |  |  |  |
| Slew Rate <sup>(9)</sup>                                                        | SR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 | 0.44                      | —               | V/µs          | $R_L = 5 k\Omega$                                                                                                                     |  |  |  |  |
| Short-Circuit Current                                                           | I <sub>SC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 3               | 9                         | 14              | mA            | DAC code = Full Scale                                                                                                                 |  |  |  |  |
| Internal Band Gap                                                               | •                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |                           |                 |               |                                                                                                                                       |  |  |  |  |
| Band Gap Voltage                                                                | V <sub>BG</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1.18            | 1.22                      | 1.26            | V             |                                                                                                                                       |  |  |  |  |
| Band Gap Voltage<br>Temperature<br>Coefficient                                  | V <sub>BGTC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | —               | 15                        | _               | ppm/°C        |                                                                                                                                       |  |  |  |  |
| Operating Range                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.0             |                           | 5.5             | V             | V <sub>REF</sub> pin voltage stable                                                                                                   |  |  |  |  |
| (V <sub>DD</sub> )                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 2.2             | _                         | 5.5             | V             | V <sub>OUT</sub> output linear                                                                                                        |  |  |  |  |
| External Reference (V                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                 |                           |                 |               |                                                                                                                                       |  |  |  |  |
| Input Range <sup>(1)</sup>                                                      | V <sub>REF</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | V <sub>SS</sub> | _                         | $V_{DD} - 0.04$ | V             | VRxB:VRxA = '11' (Buffered mode)                                                                                                      |  |  |  |  |
|                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | V <sub>SS</sub> | —                         | V <sub>DD</sub> | V             | VRxB:VRxA = '10' (Unbuffered mode)                                                                                                    |  |  |  |  |
| Input Capacitance                                                               | C <sub>REF</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | _               | 1                         | —               | pF            | VRxB:VRxA = '10' (Unbuffered mode)                                                                                                    |  |  |  |  |
| Total Harmonic<br>Distortion <sup>(1)</sup>                                     | THD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | _               | -64                       | _               | dB            | V <sub>REF</sub> = 2.048V ± 0.1V<br>VRxB:VRxA = '10', Gx = '0'<br>Frequency = 1 kHz                                                   |  |  |  |  |
| Dynamic Performance                                                             | e                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |                           |                 |               |                                                                                                                                       |  |  |  |  |
| Major Code<br>Transition Glitch (see<br>B.14 "Major-Code<br>Transition Glitch") |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                 | 45                        |                 |               | 1 LSb change around major carry<br>7FFh to 800h for 12-bit devices<br>1FFh to 200h for 10-bit devices<br>7Fh to 80h for 8-bit devices |  |  |  |  |
| Digital Feedthrough<br>(see <b>B.15 "Digital</b><br>Feedthrough")               | ater is ensured                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                 | <10                       |                 | nV-s          |                                                                                                                                       |  |  |  |  |

**Note 1** This parameter is ensured by design.

**Note 9** Within 1/2 LSb of final value when code changes from 1/4 to 3/4 of FSR. (Example: 400h to C00h in 12-bit device).

| DC Characteristics                                   | Standard Operating Conditions (unless otherwise specified):<br>Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Extended)<br>Unless otherwise noted, all parameters apply across these specified operating ranges:<br>$V_{DD} = +2.7V$ to 5.5V, $V_{REF} = +2.048V$ to $V_{DD}$ , $V_{SS} = 0V$<br>$Gx = '0'$ , $R_L = 5 k\Omega$ from $V_{OUT}$ to GND, $C_L = 100 \text{ pF}$<br>Typical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25^{\circ}C$ . |                                      |                     |                     |    |                                                   |  |  |  |  |  |
|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------------|---------------------|----|---------------------------------------------------|--|--|--|--|--|
| Parameters                                           | Sym.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Sym. Min. Typ. Max. Units Conditions |                     |                     |    |                                                   |  |  |  |  |  |
| Digital Inputs/Outputs (CS, SCK, SDI, SDO, LAT0/HVC) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                      |                     |                     |    |                                                   |  |  |  |  |  |
| Schmitt Trigger                                      | V <sub>IH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $0.45  V_{DD}$                       | —                   | _                   | V  | $2.7V \leq V_{DD} \leq 5.5V$                      |  |  |  |  |  |
| High-Input Threshold                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0.5 V <sub>DD</sub>                  | —                   | _                   | V  | $1.8V \le V_{DD} \le 2.7V$                        |  |  |  |  |  |
| Schmitt Trigger<br>Low-Input Threshold               | V <sub>IL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                                    | —                   | 0.2 V <sub>DD</sub> | V  |                                                   |  |  |  |  |  |
| Hysteresis of Schmitt<br>Trigger Inputs              | V <sub>HYS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | _                                    | 0.1 V <sub>DD</sub> | —                   | V  |                                                   |  |  |  |  |  |
| Output Low Voltage                                   | V <sub>OL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>SS</sub>                      | _                   | $0.3 V_{DD}$        | V  | I <sub>OL</sub> = 5 mA, V <sub>DD</sub> = 5.5V    |  |  |  |  |  |
|                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | V <sub>SS</sub>                      | —                   | $0.3 V_{DD}$        | V  | I <sub>OL</sub> = 1 mA, V <sub>DD</sub> = 1.8V    |  |  |  |  |  |
| Output High Voltage                                  | V <sub>OH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $0.7V_{DD}$                          | —                   | V <sub>DD</sub>     | V  | I <sub>OH</sub> = -2.5 mA, V <sub>DD</sub> = 5.5V |  |  |  |  |  |
|                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $0.7V_{DD}$                          | —                   | V <sub>DD</sub>     | V  | I <sub>O</sub> H = -1 mA, V <sub>DD</sub> = 1.8V  |  |  |  |  |  |
| Input Leakage Current                                | ۱ <sub>IL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -1                                   | —                   | 1                   | μA | $V_{IN} = V_{DD}$ and $V_{IN} = V_{SS}$           |  |  |  |  |  |
| Pin Capacitance                                      | C <sub>IN</sub> , C <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                      | —                                    | 10                  | —                   | pF | f <sub>C</sub> = 20 MHz                           |  |  |  |  |  |

| DC Characteristics                        | Operating<br>Unless of<br>$V_{DD} = +2$<br>Gx = '0', | tandard Operating Conditions (unless otherwise specified):<br>perating Temperature: -40°C $\leq$ T <sub>A</sub> $\leq$ +125°C (Extended)<br>nless otherwise noted, all parameters apply across these specified operating ranges:<br>DD = +2.7V to 5.5V, V <sub>REF</sub> = +2.048V to V <sub>DD</sub> , V <sub>SS</sub> = 0V<br>ix = '0', R <sub>L</sub> = 5 k $\Omega$ from V <sub>OUT</sub> to GND, C <sub>L</sub> = 100 pF<br>ypical specifications represent values for V <sub>DD</sub> = 5.5V, T <sub>A</sub> = +25°C. |           |       |       |        |             |  |  |  |  |
|-------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|-------|-------|--------|-------------|--|--|--|--|
| Parameters                                | Sym.                                                 | Min.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Тур.      | Max.  | Units |        | Conditions  |  |  |  |  |
| RAM Value                                 |                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |       |       | •      |             |  |  |  |  |
| Value Range                               | Ν                                                    | 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _         | FFh   | hex   | 8-bit  |             |  |  |  |  |
|                                           |                                                      | 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |           | 3FFh  | hex   | 10-bit |             |  |  |  |  |
|                                           |                                                      | 0h                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | _         | FFFh  | hex   | 12-bit |             |  |  |  |  |
| DAC Register                              | Ν                                                    | Se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | e Table 4 | -2    | hex   | 8-bit  |             |  |  |  |  |
| POR/BOR Value                             |                                                      | Se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | e Table 4 | -2    | hex   | 10-bit |             |  |  |  |  |
|                                           |                                                      | Se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | e Table 4 | -2    | hex   | 12-bit |             |  |  |  |  |
| PDCON Initial<br>Factory Setting          |                                                      | Se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | e Table 4 | -2    | hex   |        |             |  |  |  |  |
| Power Requirements                        |                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |           |       |       |        |             |  |  |  |  |
| Power Supply Sensitivity                  | PSS                                                  | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0.002     | 0.005 | %/%   | 8-bit  | Code = 7Fh  |  |  |  |  |
| (see                                      |                                                      | —                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0.002     | 0.005 | %/%   | 10-bit | Code = 1FFh |  |  |  |  |
| B.17 "Power-Supply<br>Sensitivity (PSS)") |                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 0.002     | 0.005 | %/%   | 12-bit | Code = 7FFh |  |  |  |  |

#### DC Notes:

- 1. This parameter is ensured by design.
- 2. This parameter is ensured by characterization.
- 3. POR/BOR voltage trip point is not slope dependent. Hysteresis implemented with time delay.
- 4. Supply current is independent of current through the resistor ladder in mode VRxB:VRxA = '10'.
- 5. The PDxB:PDxA = '01', '10', and '11' configurations should have the same current.
- 6. By design, this is the worst-case current mode.
- Resistance is defined as the resistance between the VREF pin (mode VRxB:VRxA = '10') to VSS pin. For dual-channel devices (MCP48FVBX2), this is the effective resistance of the each resistor ladder. The resistance measurement is that of the two resistor ladders measured in parallel.
- 8. This gain error does not include offset error.
- 9. Within 1/2 LSb of final value when code changes from 1/4 to 3/4 of FSR. (Example: 400h to C00h in 12-bit device).
- 10. Code range dependent on resolution: 8-bit, codes 6 to 250; 10-bit, codes 25 to 1000; 12-bit, codes 100 to 4000.
- 11. Variation of one output voltage to mean output voltage.

#### 1.1 Reset, Power-Down, and SPI Mode Timing Waveforms and Requirements









#### TABLE 1-1: RESET AND POWER-DOWN TIMING

| Timing<br>Characteristics               | Operati<br>Unless<br>V <sub>DD</sub> = ·<br>R <sub>L</sub> = 5 | Standard Operating Conditions (unless otherwise specified):<br>Operating Temperature: -40°C $\leq T_A \leq$ +125°C (Extended)<br>Unless otherwise noted, all parameters apply across these specified operating ranges:<br>$V_{DD} =$ +1.8V to 5.5V, $V_{SS} = 0V$<br>$R_L = 5 k\Omega$ from $V_{OUT}$ to $V_{SS}$ , $C_L = 100 \text{ pF}$<br>Typical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25$ °C. |      |   |    |                                                                                                                                                                                                                           |  |  |  |  |
|-----------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Parameters                              | Sym.                                                           | Sym. Min. Typ. Max. Units Conditions                                                                                                                                                                                                                                                                                                                                                                                        |      |   |    |                                                                                                                                                                                                                           |  |  |  |  |
| Power-on Reset Delay                    | t <sub>PORD</sub>                                              | —                                                                                                                                                                                                                                                                                                                                                                                                                           | 60   | _ | μs |                                                                                                                                                                                                                           |  |  |  |  |
| Brown-out Reset Delay                   | t <sub>BORD</sub>                                              | —                                                                                                                                                                                                                                                                                                                                                                                                                           | 45   | _ | μs | $V_{DD}$ transitions from $V_{DD(MIN)} \rightarrow V_{POR}$<br>$V_{OUT}$ driven to $V_{OUT}$ disabled                                                                                                                     |  |  |  |  |
| Power-Down Output<br>Disable Time Delay | T <sub>PDD</sub>                                               | —                                                                                                                                                                                                                                                                                                                                                                                                                           | 10.5 | _ | μs | PDxB:PDxA = '11', '10', or '01' $\rightarrow$ "00" started from<br>falling edge of the SCK at the end of the 24th clock cycle.<br>Volatile DAC Register = FFh, V <sub>OUT</sub> = 10 mV<br>V <sub>OUT</sub> not connected |  |  |  |  |
| Power-Down Output<br>Enable Time Delay  | T <sub>PDE</sub>                                               | _                                                                                                                                                                                                                                                                                                                                                                                                                           | 1    |   | μs | PDxB:PDxA = "00" $\rightarrow$ '11', '10', or '01' started from<br>falling edge of the SCK at the end of the 24th clock cycle<br>$V_{OUT} = V_{OUT} - 10 \text{ mV}. V_{OUT}$ not connected                               |  |  |  |  |



FIGURE 1-3: V<sub>OUT</sub> Settling Time Waveform.

### TABLE 1-2: V<sub>OUT</sub> SETTLING TIMING

| Timing<br>Characteristics                               | Operat<br>Unless<br>V <sub>DD</sub> =<br>R <sub>L</sub> = 5 | Standard Operating Conditions (unless otherwise specified):<br>Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Extended)<br>Unless otherwise noted, all parameters apply across these specified operating ranges:<br>$V_{DD} = +1.8V$ to 5.5V, $V_{SS} = 0V$<br>$R_L = 5 k\Omega$ from $V_{OUT}$ to $V_{SS}$ , $C_L = 100 \text{ pF}$<br>Typical specifications represent values for $V_{DD} = 5.5V$ , $T_A = +25^{\circ}C$ . |      |      |       |        |                                                                        |  |  |  |  |  |
|---------------------------------------------------------|-------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-------|--------|------------------------------------------------------------------------|--|--|--|--|--|
| Parameters                                              | Sym.                                                        | Min.                                                                                                                                                                                                                                                                                                                                                                                                                                           | Тур. | Max. | Units |        | Conditions                                                             |  |  |  |  |  |
| V <sub>OUT</sub> Settling Time                          | t <sub>S</sub>                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7.8  | —    | μs    | 8-bit  | Code = $40h \rightarrow C0h$ ; $C0h \rightarrow 40h$ <sup>(3)</sup>    |  |  |  |  |  |
| $(\pm 0.5 \text{LSb error band}, C_1 = 100 \text{ pF})$ |                                                             | _                                                                                                                                                                                                                                                                                                                                                                                                                                              | 7.8  | —    | μs    | 10-bit | Code = 100h $\rightarrow$ 300h; 300h $\rightarrow$ 100h <sup>(3)</sup> |  |  |  |  |  |
| (see B.13 "Settling<br>Time")                           |                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                | 7.8  |      | μs    | 12-bit | Code = 400h $\rightarrow$ C00h; C00h $\rightarrow$ 400h <sup>(3)</sup> |  |  |  |  |  |

Note 3 Within 1/2 LSb of final value when code changes from 1/4 to 3/4 of FSR. (Example: 400h to C00h in 12-bit device).



FIGURE 1-4: SPI Timing (Mode = 11) Waveforms.



| SPI AC<br>Charact | eristics           | Standard Operating Conditions (unless other Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Operating Voltage range is described in DC Ch | Exten | ded) |       |                                                           |  |  |
|-------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------|-------|-----------------------------------------------------------|--|--|
| Param.<br>No.     | Sym.               | Characteristic                                                                                                                                             | Min.  | Max. | Units | Conditions                                                |  |  |
|                   | F <sub>SCK</sub>   | SCK input frequency                                                                                                                                        | —     | 10   | MHz   | V <sub>DD</sub> = 2.7V to 5.5V<br>(Read command)          |  |  |
|                   |                    |                                                                                                                                                            | —     | 20   | MHz   | V <sub>DD</sub> = 2.7V to 5.5V<br>(All other commands)    |  |  |
|                   |                    |                                                                                                                                                            |       | 1    | MHz   | V <sub>DD</sub> = 1.8V to 2.7V                            |  |  |
| 70                | TcsA2scH           | $\overline{\text{CS}}$ Active (V <sub>IL</sub> ) to command's 1st SCK <sup>↑</sup> input                                                                   | 60    | —    | ns    |                                                           |  |  |
| 71                | TscH               | SCK input high time                                                                                                                                        | 20    | —    | ns    | V <sub>DD</sub> = 2.7V to 5.5V                            |  |  |
|                   |                    |                                                                                                                                                            | 400   | —    | ns    | V <sub>DD</sub> = 1.8V to 2.7V                            |  |  |
| 72                | TscL               | SCK input low time                                                                                                                                         | 20    | —    | ns    | V <sub>DD</sub> = 2.7V to 5.5V                            |  |  |
|                   |                    |                                                                                                                                                            | 400   | —    | ns    | V <sub>DD</sub> = 1.8V to 2.7V                            |  |  |
| 73                | TdiV2scH           | Setup time of SDI input to SCK↑ edge                                                                                                                       | 10    | —    | ns    |                                                           |  |  |
| 74                | TscH2diL           | Hold time of SDI input from SCK <sup>↑</sup> edge                                                                                                          | 20    | —    | ns    |                                                           |  |  |
| 77                | TcsH2DOZ           | $\overline{\text{CS}}$ Inactive (V <sub>IH</sub> ) to SDO output hi-impedance                                                                              | _     | 50   | ns    | Note 1                                                    |  |  |
| 80                | TscL2doV           | SDO data output valid after SCK $\downarrow$ edge                                                                                                          |       | 45   | ns    | V <sub>DD</sub> = 2.7V to 5.5V                            |  |  |
|                   |                    |                                                                                                                                                            | _     | 170  | ns    | V <sub>DD</sub> = 1.8V to 2.7V                            |  |  |
| 83                | TscH2csL           | CS Inactive (V <sub>IH</sub> ) after SCK↑ edge                                                                                                             | 100   | —    | ns    | V <sub>DD</sub> = 2.7V to 5.5V                            |  |  |
|                   |                    |                                                                                                                                                            | 1     |      | μs    | V <sub>DD</sub> = 1.8V to 2.7V                            |  |  |
| 84                | TcsH               | CS high time (V <sub>IH</sub> )                                                                                                                            | 50    | —    | ns    |                                                           |  |  |
| 94                | T <sub>LATSU</sub> | $\overline{\text{LAT}} \downarrow$ to SCK <sup>↑</sup> (write data 24th bit) setup time                                                                    | 20    | —    | ns    | Write Data transferred (4)                                |  |  |
| 96                | T <sub>LAT</sub>   | LAT high or low time                                                                                                                                       | 20    | —    | ns    |                                                           |  |  |
| 97                | T <sub>HVCSU</sub> | HVC ↑ to SCK ↓ (1st data bit)<br>(HVC setup time)                                                                                                          | 0     | _    | ns    | High-Voltage Commands <sup>(1)</sup><br>(MCP48FEBxx only) |  |  |
| 98                | T <sub>HVCHD</sub> | SCK $\uparrow$ (last bit of command (8th or 24th bit)) to HVC $\downarrow$ (HVC hold time)                                                                 | 25    | —    | ns    | High-Voltage Commands <sup>(1)</sup><br>(MCP48FEBxx only) |  |  |

### TABLE 1-3: SPI REQUIREMENTS (MODE = 11)

**Note 1** This parameter is ensured by design.

Note 4 The transition of the LAT signal must occur 10 ns before the rising edge of the 24th SCK signal (Spec 94) or the current register data value may not be transferred to the output latch (V<sub>OUT</sub>) before the register is overwritten with the new value.

# MCP48FVBXX

#### TABLE 1-4: SPI REQUIREMENTS (MODE = 00)

| SPI AC<br>Charact | eristics           | Standard Operating Conditions (unless other Operating Temperature: $-40^{\circ}C \le T_A \le +125^{\circ}C$ (Operating Voltage range is described in DC Ch | Extend | ed)  | -     |                                                              |
|-------------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|-------|--------------------------------------------------------------|
| Param.<br>No.     | Sym.               | Characteristic                                                                                                                                             | Min.   | Max. | Units | Conditions                                                   |
|                   | F <sub>SCK</sub>   | SCK input frequency                                                                                                                                        |        | 10   | MHz   | V <sub>DD</sub> = 2.7V to 5.5V<br>(Read command)             |
|                   |                    |                                                                                                                                                            |        | 20   | MHz   | V <sub>DD</sub> = 2.7V to 5.5V<br>(All other commands)       |
|                   |                    |                                                                                                                                                            | —      | 1    | MHz   | V <sub>DD</sub> = 1.8V to 2.7V                               |
| 70                | TcsA2scH           | CS Active (V <sub>IL</sub> ) to SCK↑ input                                                                                                                 | 60     | —    | ns    |                                                              |
| 71                | TscH               | SCK input high time                                                                                                                                        | 20     | —    | ns    | V <sub>DD</sub> = 2.7V to 5.5V                               |
|                   |                    |                                                                                                                                                            | 400    | —    | ns    | V <sub>DD</sub> = 1.8V to 2.7V                               |
| 72                | TscL               | SCK input low time                                                                                                                                         | 20     | —    | ns    | V <sub>DD</sub> = 2.7V to 5.5V                               |
|                   |                    |                                                                                                                                                            | 400    | —    | ns    | V <sub>DD</sub> = 1.8V to 2.7V                               |
| 73                | TDIV2scH           | Setup time of SDI input to SCK <sup>↑</sup> edge                                                                                                           | 10     | _    | ns    |                                                              |
| 74                | TscH2DIL           | Hold time of SDI input from SCK <sup>↑</sup> edge                                                                                                          | 20     | —    | ns    |                                                              |
| 77                | TcsH2DOZ           | $\overline{\text{CS}}$ Inactive (V <sub>IH</sub> ) to SDO output hi-impedance                                                                              |        | 50   | ns    | Note 1                                                       |
| 80                | TscL2DOV           | SDO data output valid after SCK $\downarrow$ edge                                                                                                          |        | 45   | ns    | V <sub>DD</sub> = 2.7V to 5.5V                               |
|                   |                    |                                                                                                                                                            | _      | 170  | ns    | V <sub>DD</sub> = 1.8V to 2.7V                               |
| 82                | TssL2doV           | SDO data output valid after<br>CS Active (V <sub>IL</sub> )                                                                                                | _      | 70   | ns    |                                                              |
| 83                | TscH2csL           | $\overline{\text{CS}}$ Inactive (V <sub>IH</sub> ) after SCK $\downarrow$ edge                                                                             | 100    | —    | ns    | V <sub>DD</sub> = 2.7V to 5.5V                               |
|                   |                    |                                                                                                                                                            | 1      |      | μs    | V <sub>DD</sub> = 1.8V to 2.7V                               |
| 84                | TcsH               | CS high time (V <sub>IH</sub> )                                                                                                                            | 50     | —    | ns    |                                                              |
| 94                | T <sub>LATSU</sub> | $\overline{\text{LAT}} \downarrow$ to SCK <sup>+</sup> (write data 24th bit) setup time                                                                    | 10     | —    | ns    | Write Data transferred (4)                                   |
| 96                | T <sub>LAT</sub>   | LAT high or low time                                                                                                                                       | 50     | —    | ns    |                                                              |
| 97                | T <sub>HVCSU</sub> | HVC ↑ to SCK ↑ (1st data bit)<br>(HVC setup time)                                                                                                          | 0      | —    | ns    | High-Voltage<br>Commands <sup>(1)</sup><br>(MCP48FEBXX only) |
| 98                | T <sub>HVCHD</sub> | SCK $\downarrow$ (last bit of command (8th or 24th bit)) to HVC $\downarrow$ (HVC hold time)                                                               | 25     | _    | ns    | High-Voltage<br>Commands <sup>(1)</sup><br>(MCP48FEBXX only) |

**Note 1** This parameter is ensured by design.

Note 4 The transition of the LAT signal must occur 10 ns before the rising edge of the 24th SCK signal (Spec 94) or the current register data value may not be transferred to the output latch (V<sub>OUT</sub>) before the register is overwritten with the new value.

# Timing Table Notes:

- 1. This parameter is ensured by design.
- 2. This parameter ensured by characterization.
- 3. Within 1/2 LSb of final value when code changes from 1/4 to 3/4 of FSR. (Example: 400h to C00h in 12-bit device).
- 4. The transition of the LAT signal must occur 10 ns before the rising edge of the 24th SCK signal (Spec 94) or the current register data value may not be transferred to the output latch (V<sub>OUT</sub>) before the register is overwritten with the new value.

# **Temperature Specifications**

| Parameters                                               | Sym.           | Min. | Тур. | Max. | Units | Conditions |  |  |  |
|----------------------------------------------------------|----------------|------|------|------|-------|------------|--|--|--|
| Temperature Ranges                                       |                |      |      |      |       |            |  |  |  |
| Specified Temperature Range T <sub>A</sub> -40 — +125 °C |                |      |      |      |       |            |  |  |  |
| Operating Temperature Range                              | T <sub>A</sub> | -40  | —    | +125 | °C    | Note 1     |  |  |  |
| Storage Temperature Range                                | T <sub>A</sub> | -65  | _    | +150 | °C    |            |  |  |  |
| Thermal Package Resistances                              |                |      |      |      |       |            |  |  |  |
| Thermal Resistance, 10LD-MSOP                            | $\theta_{JA}$  | _    | 202  |      | °C/W  |            |  |  |  |

**Note 1:** The MCP48FVBXX devices operate over this extended temperature range, but with reduced performance. Operation in this range must not cause  $T_J$  to exceed the Maximum Junction Temperature of +150°C.

# 2.0 TYPICAL PERFORMANCE CURVES

Note: The device Performance Curves are available in a separate document. This is done to keep the file size of this PDF document less than the 10 MB file attachment limit of many mail servers. The MCP48FXBXX Performance Curves document is literature number DS20005440, and can be found on the Microchip website. Look on the MCP48FVBXX product page under "Documentation and Software", in the Data Sheets category.

# **MCP48FVBXX**

NOTES:

# 3.0 PIN DESCRIPTIONS

Overviews of the pin functions are provided in **Sections 3.1, "Positive Power Supply Input (VDD)**" through **3.10, "SPI - Serial Clock Pin (SCK)**". The descriptions of the pins for the single-DAC output device are listed in Table 3-1, and descriptions for the dual-DAC output device are listed in Table 3-2.

|           | Pin                     |     |                    |                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
|-----------|-------------------------|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| MSOP-10LD | Symbol                  | I/O | Buffer<br>Type     | Standard Function                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| 1         | V <sub>DD</sub>         | _   | Р                  | Supply Voltage Pin                                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 2         | CS                      | Ι   | ST                 | SPI Chip Select Pin                                                                                                                                                                                                                                                             |  |  |  |  |  |  |
| 3         | V <sub>REF0</sub>       | А   | Analog             | Voltage Reference Input Pin                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 4         | V <sub>OUT0</sub>       | А   | Analog             | Buffered Analog Voltage Output Pin                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 5         | NC                      |     |                    | Not Internally Connected                                                                                                                                                                                                                                                        |  |  |  |  |  |  |
| 6         | LAT0/HVC                | Ι   | HV ST              | DAC Register Latch/High-Voltage Command Pin.<br>Latch Pin allows the value in the Serial Shift Register to transfer to the<br>volatile DAC register.<br>(The HVC signal is present to indicate voltage level compatibility with<br>the nonvolatile device family (MCP48FEBXX)). |  |  |  |  |  |  |
| 7         | V <sub>SS</sub>         |     | Р                  | Ground Reference Pin for all circuitries on the device                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 8         | SDO                     | 0   | —                  | SPI Serial Data Output Pin                                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| 9         | SCK                     |     | ST                 | SPI Serial Clock Pin                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| 10        | SDI                     | Ι   | ST                 | SPI Serial Data Input Pin                                                                                                                                                                                                                                                       |  |  |  |  |  |  |
| Legend:   | A = Analog<br>I = Input |     | ST = Sc<br>O = Out | chmitt Trigger HV = High Voltage                                                                                                                                                                                                                                                |  |  |  |  |  |  |

| TABLE 3-1: | MCP48FVBX1 | (SINGLE-DAC) | PINOUT DESCRIPTION |
|------------|------------|--------------|--------------------|
|            |            |              |                    |

| TABLE 3-2: | MCP48FVBX2 | (DUAL-DAC | ) PINOUT DESCRIPTION |
|------------|------------|-----------|----------------------|
|------------|------------|-----------|----------------------|

|           | Pin                     |     |                  |                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
|-----------|-------------------------|-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| MSOP-10LD | Symbol                  | I/O | Buffer<br>Type   | Standard Function                                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |
| 1         | V <sub>DD</sub>         | —   | Р                | Supply Voltage Pin                                                                                                                                                                                                                                                                                  |  |  |  |  |  |  |
| 2         | CS                      | I   | ST               | SPI Chip Select Pin                                                                                                                                                                                                                                                                                 |  |  |  |  |  |  |
| 3         | $V_{REF}$               | А   | Analog           | Voltage Reference Input Pin (for DAC0 and DAC1)                                                                                                                                                                                                                                                     |  |  |  |  |  |  |
| 4         | V <sub>OUT0</sub>       | А   | Analog           | Buffered Analog Voltage Output 0 Pin                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 5         | V <sub>OUT1</sub>       | А   | Analog           | Buffered Analog Voltage Output 1 Pin                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 6         | LAT/HVC                 | I   | HV ST            | DAC Register Latch/High-Voltage Command Pin.<br>Latch Pin allows the value in the Serial Shift Register to transfer to the<br>volatile DAC register (for DAC0 and DAC1).<br>(The HVC signal is present to indicate voltage level compatibility with<br>the nonvolatile device family (MCP48FEBXX)). |  |  |  |  |  |  |
| 7         | $V_{SS}$                | —   | Р                | Ground Reference Pin for all circuitries on the device                                                                                                                                                                                                                                              |  |  |  |  |  |  |
| 8         | SDO                     | 0   | —                | SPI Serial Data Output Pin                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| 9         | SCK                     | I   | ST               | SPI Serial Clock Pin                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| 10        | SDI                     | I   | ST               | SPI Serial Data Input Pin                                                                                                                                                                                                                                                                           |  |  |  |  |  |  |
| Legend:   | A = Analog<br>I = Input |     | ST = S<br>O = Ou | Schmitt Trigger HV = High Voltage                                                                                                                                                                                                                                                                   |  |  |  |  |  |  |

© 2015 Microchip Technology Inc.

### 3.1 Positive Power Supply Input (V<sub>DD</sub>)

 $V_{\text{DD}}$  is the positive supply voltage input pin. The input supply voltage is relative to  $V_{\text{SS}}.$ 

The power supply at the V<sub>DD</sub> pin should be as clean as possible for a good DAC performance. It is recommended to use an appropriate bypass capacitor of about 0.1  $\mu$ F (ceramic) to ground. An additional 10  $\mu$ F capacitor (tantalum) in parallel is also recommended to further attenuate noise present in application boards.

# 3.2 Voltage Reference Pin (V<sub>REF</sub>)

The V<sub>REF</sub> pin is either an input or an output. When the DAC's voltage reference is configured as the V<sub>REF</sub> pin, the pin is an input. When the DAC's voltage reference is configured as the internal band gap, the pin is an output.

When the DAC's voltage reference is configured as the  $V_{REF}$  pin, there are two options for this voltage input:

- V<sub>REF</sub> pin voltage buffered
- V<sub>REF</sub> pin voltage unbuffered

The buffered option is offered in cases where the external reference voltage does not have sufficient current capability to not drop its voltage when connected to the internal resistor ladder circuit.

When the DAC's voltage reference is configured as the device  $V_{\text{DD}}, \ \text{the} \ V_{\text{REF}}$  pin is disconnected from the internal circuit.

When the DAC's voltage reference is configured as the internal band gap, the  $V_{REF}$  pin's drive capability is minimal, so the output signal should be buffered.

See **Section 5.2, "Voltage Reference Selection**" and Register 4-2 for more details on the configuration bits.

# 3.3 Analog Output Voltage Pin (V<sub>OUT</sub>)

V<sub>OUT</sub> is the DAC analog voltage output pin. The DAC output has an output amplifier. The DAC output range is dependent on the selection of the voltage reference source (and potential Output Gain selection). These are:

- Device V<sub>DD</sub> The full-scale range of the DAC output is from V<sub>SS</sub> to approximately V<sub>DD</sub>.
- $V_{REF}$  pin The full-scale range of the DAC output is from  $V_{SS}$  to G \*  $V_{RL}$ , where G is the gain selection option (1x or 2x).
- Internal Band Gap The full-scale range of the DAC output is from  $V_{SS}$  to G \* (2 \*  $V_{BG}$ ), where G is the gain selection option (1x or 2x).

In Normal mode, the DC impedance of the output pin is about 1 $\Omega$ . In Power-Down mode, the output pin is internally connected to a known pull-down resistor of 1 k $\Omega$ , 100 k $\Omega$ , or open. The Power-Down Selection bits settings are shown in Register 4-3 and Table 5-5.

#### 3.4 No Connect (NC)

The NC pin is not connected to the device.

# 3.5 Ground (V<sub>SS</sub>)

The  $V_{SS}$  pin is the device ground reference.

The user must connect the  $V_{SS}$  pin to a ground plane through a low-impedance connection. If an analog ground path is available in the application PCB (printed circuit board), it is highly recommended that the  $V_{SS}$  pin be tied to the analog ground path or isolated within an analog ground plane of the circuit board.

### 3.6 Latch Pin (LAT)/High-Voltage Command (HVC)

The  $\overline{LAT}$  pin is used to force the transfer of the DAC register's shift register to the DAC output register. This allows DAC outputs to be updated at the same time.

The update of the VRxB:VRxA, PDxB:PDxA and Gx bits are also controlled by the LAT pin state.

The pin is compatible with HVC voltage levels that are used for the nonvolatile MCP48FEBXX devices.

# 3.7 SPI - Chip Select Pin (CS)

The  $\overline{\text{CS}}$  pin enables/disables the serial interface. The serial interface must be enabled for the SPI commands to be received by the device.

Refer to **Section 6.2**, **"SPI Serial Interface"** for more details of SPI Serial Interface communication.

# 3.8 SPI - Serial Data In Pin (SDI)

The SDI pin is the serial data input pin of the SPI interface. The SDI pin is used to write the DAC registers and configuration bits.

Refer to **Section 6.2, "SPI Serial Interface"** for more details on SPI Serial Interface communication.

# 3.9 SPI - Serial Data Out Pin (SDO)

The SDO pin is the serial data output pin of the SPI interface. The SDO pin is used to read the DAC registers and configuration bits.

Refer to **Section 6.2**, **"SPI Serial Interface"** for more details on SPI Serial Interface communication.

# 3.10 SPI - Serial Clock Pin (SCK)

The SCK pin is the serial clock pin of the SPI interface. The MCP48FVBXX SPI Interface only accepts external serial clocks.

Refer to **Section 6.2**, **"SPI Serial Interface"** for more details on SPI Serial Interface communication.

# 4.0 GENERAL DESCRIPTION

The MCP48FVBX1 (MCP48FVB01, MCP48FVB11, and MCP48FVB21) devices are single-channel voltage output devices. The MCP48FVBX2 (MCP48FVB02, MCP48FVB12, and MCP48FVB22) devices are dual-channel voltage output devices.

These devices are offered with 8-bit (MCP48FVB0X), 10-bit (MCP48FVB1X) and 12-bit (MCP48FVB2X) resolution and include volatile memory, an SPI serial interface and a write latch (LAT) pin to control the update of the written DAC value to the DAC output pin.

The devices use a resistor ladder architecture. The resistor ladder DAC is driven from a software-selectable voltage reference source. The source can be either the device's internal  $V_{DD}$ , an external  $V_{REF}$  pin voltage (buffered or unbuffered) or an internal band gap voltage source.

The DAC output is buffered with a low-power, precision output amplifier (op amp). This output amplifier provides a rail-to-rail output with low offset voltage and low noise. The gain (1x or 2x) of the output buffer is software configurable.

The devices operate from a single supply voltage. This voltage is specified from 2.7V to 5.5V for full specified operation, and from 1.8V to 5.5V for digital operation. The devices operate between 1.8V and 2.7V, but some device parameters are not specified.

The main functional blocks are:

- Power-on Reset/Brown-out Reset (POR/BOR)
- Device Memory
- Resistor Ladder
- Output Buffer/V<sub>OUT</sub> Operation
- Internal Band Gap (as a voltage reference)
- SPI Serial Interface Module

#### 4.1 Power-on Reset/Brown-out Reset (POR/BOR)

The internal Power-on Reset (POR)/Brown-out Reset (BOR) circuit monitors the power supply voltage ( $V_{DD}$ ) during operation. This circuit ensures correct device start-up at system power-up and power-down events. The device's RAM retention voltage ( $V_{RAM}$ ) is lower than the POR/BOR voltage trip point ( $V_{POR}/V_{BOR}$ ). The maximum  $V_{POR}/V_{BOR}$  voltage is less than 1.8V.

POR occurs as the voltage is rising (typically from 0V), while BOR occurs as the voltage is falling (typically from  $V_{DD(MIN)}$  or higher).

The POR and BOR trip points are at the same voltage, and the condition is determined by whether the  $V_{DD}$  voltage is rising or falling (see Figure 4-1). What occurs is different depending on whether the reset is a POR or a BOR.

When  $V_{POR}/V_{BOR} < V_{DD} < 2.7V$ , the electrical performance may not meet the data sheet specifications. In this region, the device is capable of reading and writing to its volatile memory if the proper serial command is executed.

#### 4.1.1 POWER-ON RESET

The Power-on Reset is the case where the device  $V_{DD}$  is having power applied to it from the  $V_{SS}$  voltage level. As the device powers up, the  $V_{OUT}$  pin will float to an unknown value. When the device's  $V_{DD}$  is above the transistor threshold voltage of the device, the output will start being pulled low. After the  $V_{DD}$  is above the POR/BOR trip point ( $V_{BOR}/V_{POR}$ ), the resistor network's wiper will be loaded with the POR value (mid-scale). The volatile memory determines the analog output ( $V_{OUT}$ ) pin voltage. After the device is powered-up, the user can update the device memory.

When the rising  $V_{DD}$  voltage crosses the  $V_{POR}$  trip point (a Power-on Reset event), the following occurs:

- The default DAC register value is latched into volatile DAC register
- The default configuration bit values are latched into volatile configuration bits
- POR Status bit is set ('1')
- The Reset Delay Timer (t<sub>PORD</sub>) starts; when the reset delay timer (t<sub>PORD</sub>) times out, the SPI serial interface is operational. During this delay time, the SPI interface will not accept commands.
- The Device Memory Address pointer is forced to 00h.

The analog output ( $V_{OUT}$ ) state will be determined by the state of the volatile configuration bits and the DAC register.

Figure 4-1 illustrates the conditions for power-up and power-down events under typical conditions.

#### 4.1.2 BROWN-OUT RESET

The Brown-out Reset occurs when a device had power applied to it and that power (voltage) drops below the specified range.

When the falling  $V_{DD}$  voltage crosses the  $V_{POR}$  trip point (BOR event), the following occurs:

- · Serial Interface is disabled
- Device is forced into a Power-Down state (PDxB:PDxA = '11'). Analog circuitry is turned off
- · Volatile DAC Register is forced to 000h
- Volatile configuration bits VRxB:VRxA and Gx are forced to '0'

If the  $V_{\text{DD}}$  voltage decreases below the  $V_{\text{RAM}}$  voltage, all volatile memory may become corrupted.

As the voltage recovers above the  $V_{POR}/V_{BOR}$  voltage, see Section 4.1.1, "Power-on Reset".

Serial commands not completed due to a brown-out condition may cause the memory location to become corrupted.

Figure 4-1 illustrates the conditions for power-up and power-down events under typical conditions.



#### 4.2 Device Memory

User memory includes two types of memory:

- Volatile Register Memory (RAM)
- Device Configuration Memory

Each memory address is 16 bits wide. The memory mapped register space is shown in Table 4-1. (see Section 4.2.2, "Device Configuration Memory").

#### Address Function 00h Volatile DAC0 Register 01h Volatile DAC1 Register 02h Reserved <sup>(1)</sup> 03h Reserved<sup>(1)</sup> 04h Reserved (1) 05h Reserved (1) 06h Reserved (1) 07h Reserved <sup>(1)</sup> V<sub>REF</sub> Register 08h 09h Power-Down Register 0Ah Gain and Status Register 0Bh Reserved (1) 0Ch Reserved <sup>(1)</sup> 0Dh Reserved (1) 0Eh Reserved <sup>(1)</sup> 0Fh Reserved (1)

#### TABLE 4-1: MEMORY MAP (X16)

#### 4.2.1 VOLATILE REGISTER MEMORY (RAM)

There are up to five volatile memory locations:

- DAC0 and DAC1 Output Value Registers
- V<sub>REF</sub> Select Register
- Power-Down Configuration Register
- · Gain and Status Register

The volatile memory starts functioning when the device V<sub>DD</sub> is at (or above) the RAM retention voltage (V<sub>RAM</sub>). The volatile memory will be loaded with the default device values when the V<sub>DD</sub> rises across the V<sub>POR</sub>/V<sub>BOR</sub> voltage trip point.

| Address | Function                   |
|---------|----------------------------|
| 10h     | Reserved <sup>(1, 2)</sup> |
| 11h     | Reserved <sup>(1, 2)</sup> |
| 12h     | Reserved <sup>(1, 2)</sup> |
| 13h     | Reserved <sup>(1, 2)</sup> |
| 14h     | Reserved <sup>(1, 2)</sup> |
| 15h     | Reserved <sup>(1, 2)</sup> |
| 16h     | Reserved <sup>(1, 2)</sup> |
| 17h     | Reserved <sup>(1, 2)</sup> |
| 18h     | Reserved <sup>(1, 2)</sup> |
| 19h     | Reserved <sup>(1, 2)</sup> |
| 1Ah     | Reserved <sup>(1, 2)</sup> |
| 1Bh     | Reserved <sup>(1, 2)</sup> |
| 1Ch     | Reserved <sup>(1, 2)</sup> |
| 1Dh     | Reserved <sup>(1, 2)</sup> |
| 1Eh     | Reserved <sup>(1, 2)</sup> |
| 1Fh     | Reserved <sup>(1, 2)</sup> |



Volatile Memory address range

Nonvolatile Memory address range

- Note 1: Reading a reserved memory location will result in the SPI command Command Error condition. The SDO pin will output all '0's. Forcing the  $\overline{CS}$  pin to the V<sub>IH</sub> state will reset the SPI interface.
  - **2:** Nonvolatile memory address range is shown to reflect memory map compatibility with the MCP48FEBXX family of devices.

# 4.2.2 DEVICE CONFIGURATION MEMORY

The STATUS register is described in Register 4-4.

#### 4.2.3 UNIMPLEMENTED REGISTER BITS

Read commands of a valid location will read unimplemented bits as '0'.

#### 4.2.4 UNIMPLEMENTED (RESERVED) LOCATIONS

Normal (voltage) commands (read or write) to any unimplemented memory address (reserved) will result in a command error condition (CMDERR). Read commands of a reserved location will read bits as '1'.

#### 4.2.4.1 Default Factory POR Memory State

Table 4-2 shows the default factory POR initialization of the device memory map for the 8-, 10- and 12-bit devices.

| ss      |                           | POF   | R/BOR V | alue   | ] | ss      |                            | POF   | R/BOR V | alue   |
|---------|---------------------------|-------|---------|--------|---|---------|----------------------------|-------|---------|--------|
| Address | Function                  | 8-bit | 10-bit  | 12-bit |   | Address | Function                   | 8-bit | 10-bit  | 12-bit |
| 00h     | Volatile DAC0 Register    | 7Fh   | 1FFh    | 7FFh   |   | 10h     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 01h     | Volatile DAC1 Register    | 7Fh   | 1FFh    | 7FFh   |   | 11h     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 02h     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 12h     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 03h     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 13h     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 04h     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 14h     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 05h     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 15h     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 06h     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 16h     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 07h     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 17h     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 08h     | V <sub>REF</sub> Register | 0000h | 0000h   | 0000h  |   | 18h     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 09h     | Power-Down Register       | 0000h | 0000h   | 0000h  |   | 19h     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 0Ah     | Gain and Status Register  | 0080h | 0080h   | 0080h  |   | 1Ah     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 0Bh     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 1Bh     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 0Ch     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 1Ch     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 0Dh     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 1Dh     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 0Eh     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 1Eh     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |
| 0Fh     | Reserved <sup>(1)</sup>   | FFh   | 3FFh    | FFFh   |   | 1Fh     | Reserved <sup>(1, 2)</sup> | FFh   | 3FFh    | FFFh   |

#### TABLE 4-2: FACTORY DEFAULT POR / BOR VALUES

Volatile Memory address range

Nonvolatile Memory address range

**Note 1:** Reading a reserved memory location will result in the SPI command Command Error condition. The SDO pin will output all '0's. Forcing the CS pin to the V<sub>IH</sub> state will reset the SPI interface.

2: Nonvolatile memory address range is shown to reflect memory map compatibility with the MCP48FEBXX family of devices.

#### 4.2.5 DEVICE REGISTERS

Register 4-1 shows the format of the DAC Output Value registers. These registers will be either 8 bits, 10 bits, or 12 bits wide. The values are right justified.

|        | U-0    | U-0 | U-0 | U-0 | R/W-0         | R/W-0        | R/W-0 | R/W-0         | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|--------|--------|-----|-----|-----|---------------|--------------|-------|---------------|-------|-------|-------|-------|-------|-------|-------|-------|
| 12-bit | _      | —   | _   | —   | D11           | D10          | D09   | D08           | D07   | D06   | D05   | D04   | D03   | D02   | D01   | D00   |
| 10-bit | _      |     | _   | —   | _( <b>1</b> ) | _(1)         | D09   | D08           | D07   | D06   | D05   | D04   | D03   | D02   | D01   | D00   |
| 8-bit  | _      | Ι   | _   | —   | _( <b>1</b> ) | ( <b>1</b> ) | _(1)  | _( <b>1</b> ) | D07   | D06   | D05   | D04   | D03   | D02   | D01   | D00   |
|        | bit 15 |     |     |     |               |              |       |               |       |       |       |       |       |       |       | bit 0 |

# REGISTER 4-1: DAC0 AND DAC1 REGISTERS

#### Legend:

| 3                 |                  |                                    |                    |
|-------------------|------------------|------------------------------------|--------------------|
| R = Readable bit  | W = Writable bit | U = Unimplemented bit, read as '0' |                    |
| -n = Value at POR | '1' = Bit is set | '0' = Bit is cleared               | x = Bit is unknown |
| = 12-bit device   | = 10-bit device  | = 8-bit device                     |                    |

| 12-bit    | 10-bit    | 8-bit    |                                                                                                                                                     |
|-----------|-----------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 15-12 | bit 15-10 | bit 15-8 | Unimplemented: Read as '0'                                                                                                                          |
| bit 11-0  | —         | -        | D11-D00: DAC Output value - 12-bit devices<br>FFFh =Full-Scale output value<br>7FFh =Mid-Scale output value<br>000h =Zero-Scale output value        |
| _         | bit 9-0   | —        | <b>D09-D00:</b> DAC Output value - 10-bit devices<br>3FFh =Full-Scale output value<br>1FFh =Mid-Scale output value<br>000h =Zero-Scale output value |
| _         | —         | bit 7-0  | <b>D07-D00:</b> DAC Output value - 8-bit devices<br>FFh =Full-Scale output value<br>7Fh =Mid-Scale output value<br>000h =Zero-Scale output value    |
|           |           |          |                                                                                                                                                     |

Note 1: Unimplemented bit, read as '0'.

# **MCP48FVBXX**

Register 4-2 shows the format of the Voltage Reference Control Register. Each DAC has two bits to control the source of the voltage reference of the DAC.

#### REGISTER 4-2: VOLTAGE REFERENCE (VREF) CONTROL REGISTER (ADDRESS 08h)

|        |        |          |        |        |           |          |     | •      | -         |          |          |        |       |          | -      |       |
|--------|--------|----------|--------|--------|-----------|----------|-----|--------|-----------|----------|----------|--------|-------|----------|--------|-------|
|        | U-0    | U-0      | U-0    | U-0    | U-0       | U-0      | U-0 | U-0    | U-0       | U-0      | U-0      | U-0    | R/W-0 | R/W-0    | R/W-0  | R/W-0 |
| Single | _      | _        | —      | _      | _         | _        | —   | _      | _         | —        | —        | —      | _(1)  | _(1)     | VR0B   | VR0A  |
| Dual   | —      | _        | —      | —      | _         | _        | —   | —      | _         | —        | _        | —      | VR1B  | VR1A     | VR0B   | VR0A  |
|        | bit 15 |          |        |        |           |          |     |        |           |          |          |        |       |          |        | bit 0 |
|        | -      |          |        |        |           |          |     |        |           |          |          |        |       |          |        |       |
|        | Legen  | d:       |        |        |           |          |     |        |           |          |          |        |       |          |        |       |
|        | R = Re | adable   | bit    | W      | / = Writa | able bit |     | U = Ur | implem    | ented b  | it, read | as '0' |       |          |        |       |
|        |        | lue at F |        | -      | = Bit is  | set      |     |        | t is clea |          |          |        | x =   | Bit is u | nknowr | 1 I   |
|        | = 5    | Single-c | hannel | device |           |          |     | = [    | Dual-cha  | annel de | evice    |        |       |          |        |       |

#### Single Dual

| •        |          |                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 15-2 | bit 15-4 | Unimplemented: Read as '0'                                                                                                                                                                                                                                                                                                                                                                                                 |
| bit 1-0  | bit 3-0  | $\label{eq:VRxB-VRxA: DAC Voltage Reference Control bits \\ 11 = V_{REF} pin (Buffered); V_{REF} buffer enabled \\ 10 = V_{REF} pin (Unbuffered); V_{REF} buffer disabled \\ 01 = Internal Band Gap (1.22V typical); V_{REF} buffer enabled \\ V_{REF} voltage driven when powered-down \\ 00 = V_{DD} (Unbuffered); V_{REF} buffer disabled. \\ Use this state with Power-Down bits for lowest current. \\ \end{tabular}$ |

**Note 1:** Unimplemented bit, read as '0'.

Register 4-3 shows the format of the Power-Down Control Register. Each DAC has two bits to control the Power-Down state of the DAC.

|        | <b>REGISTER 4-3:</b>                          |        |     | POWE | POWER-DOWN CONTROL REGISTER (ADDRESS 09h) |          |     |                             |        |         |           |        |                    |       |       |       |
|--------|-----------------------------------------------|--------|-----|------|-------------------------------------------|----------|-----|-----------------------------|--------|---------|-----------|--------|--------------------|-------|-------|-------|
|        | U-0                                           | U-0    | U-0 | U-0  | U-0                                       | U-0      | U-0 | U-0                         | U-0    | U-0     | U-0       | U-0    | R/W-0              | R/W-0 | R/W-0 | R/W-0 |
| Single | _                                             | _      |     | _    | _                                         | _        |     | _                           | _      |         | _         | _      | _(1)               | _(1)  | PD0B  | PD0A  |
| Dual   | _                                             |        | _   | _    | _                                         | _        | _   | _                           | _      | _       | _         | _      | PD1B               | PD1A  | PD0B  | PD0A  |
|        | bit 15                                        |        |     |      |                                           |          |     |                             |        |         |           |        |                    |       |       | bit 0 |
|        |                                               |        |     |      |                                           |          |     |                             |        |         |           |        |                    |       |       |       |
|        | Legen                                         | d:     |     |      |                                           |          |     |                             |        |         |           |        |                    |       |       |       |
|        | R = Re                                        | adable | bit | W    | / = Writa                                 | able bit |     | U = Un                      | implem | ented b | oit, read | as '0' |                    |       |       |       |
|        | -n = Value at POR                             |        |     | -    | = Bit is                                  | set      |     | <u>'0'</u> = Bit is cleared |        |         |           |        | x = Bit is unknown |       |       |       |
|        | = Single-channel device = Dual-channel device |        |     |      |                                           |          |     |                             |        |         |           |        |                    |       |       |       |
|        |                                               |        |     |      |                                           |          |     |                             |        |         |           |        |                    |       |       |       |
|        | Single                                        | Du     | al  |      |                                           |          |     |                             |        |         |           |        |                    |       |       |       |

| onigio   | Duui     |                                                                                  |
|----------|----------|----------------------------------------------------------------------------------|
| bit 15-2 | bit 15-4 | Unimplemented: Read as '0'                                                       |
| bit 1-0  | bit 3-0  | PDxB-PDxA: DAC Power-Down Control bits <sup>(2)</sup>                            |
|          |          | 11 =Powered Down - V <sub>OUT</sub> is open circuit.                             |
|          |          | 10 =Powered Down - $V_{OUT}$ is loaded with a 100 k $\Omega$ resistor to ground. |
|          |          | 01 =Powered Down - $V_{OUT}$ is loaded with a 1 k $\Omega$ resistor to ground.   |
|          |          | 00 =Normal Operation (Not powered-down)                                          |
|          |          |                                                                                  |

**Note 1:** Unimplemented bit, read as '0'.

2: See Table 5-5 and Figure 5-10 for more details.

# **MCP48FVBXX**

Register 4-4 shows the format of the volatile Gain Control and System Status Register. Each DAC has one bit to control the gain of the DAC and three Status bits.

#### REGISTER 4-4: GAIN CONTROL AND SYSTEM STATUS REGISTER (ADDRESS 0Ah)

| Single         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         -         - <th>- [</th> <th>—</th> | - [ | —     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|
| Dual G1 G0 POR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |     |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | -   | —     |
| bit 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |     | bit 0 |

| Legend:            |                  |                       |                                    |
|--------------------|------------------|-----------------------|------------------------------------|
| R = Readable bit   | W = Writable bit | C = Clearable bit     | U = Unimplemented bit, read as '0' |
| -n = Value at POR  | '1' = Bit is set | '0' = Bit is cleared  | x = Bit is unknown                 |
| = Single-channel d | evice            | = Dual-channel device |                                    |

| Single   | Dual      |                                                                                                                                                                                                                                                                       |
|----------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| bit 15-9 | bit 15-10 | Unimplemented: Read as '0'                                                                                                                                                                                                                                            |
| _        | bit 9     | <ul> <li>G1: DAC1 Output Driver Gain control bits (Dual-channel device only)</li> <li>1 =2x Gain</li> <li>0 =1x Gain</li> </ul>                                                                                                                                       |
| bit 8    | bit 8     | <ul> <li>G0: DAC0 Output Driver Gain control bits</li> <li>1 =2x Gain</li> <li>0 =1x Gain</li> </ul>                                                                                                                                                                  |
| bit 7    | bit 7     | <b>POR:</b> Power-on Reset (Brown-out Reset) Status bit<br>This bit indicates if a Power-on Reset (POR) or Brown-out Reset (BOR) event has<br>occurred since the last read command of this register. Reading this register clears the<br>state of the POR Status bit. |
|          |           | <ol> <li>= A POR (BOR) event occurred since the last read of this register. Reading this register clears this bit.</li> <li>= A POR (BOR) event has not occurred since the last read of this register.</li> </ol>                                                     |
| bit 6-0  | bit 6-0   | Unimplemented: Read as '0'                                                                                                                                                                                                                                            |
| Noto 1:  | Unimplom  | controd hit, road as '0'                                                                                                                                                                                                                                              |

Note 1: Unimplemented bit, read as '0'.
# 5.0 DAC CIRCUITRY

The Digital-to-Analog Converter circuitry converts a digital value into its analog representation. The description details the functional operation of the device.

The DAC Circuit uses a resistor ladder implementation. Devices have up to two DACs.

Figure 5-1 shows the functional block diagram for the MCP48FVBXX DAC circuitry.

The functional blocks of the DAC include:

- Resistor Ladder
- Voltage Reference Selection
- Output Buffer/VOUT Operation
- Internal Band Gap (as a voltage reference)
- Latch Pin (LAT)
- Power-Down Operation



# 5.1 Resistor Ladder

The Resistor Ladder is a digital potentiometer with the B terminal internally grounded and the A terminal connected to the selected reference voltage (see Figure 5-2). The volatile DAC register controls the wiper position. The wiper voltage ( $V_W$ ) is proportional to the DAC register value divided by the number of resistor elements ( $R_S$ ) in the ladder (256, 1024 or 4096) related to the  $V_{RI}$  voltage.

The output of the resistor network will drive the input of an output buffer.

The Resistor Network is made up of these three parts:

- Resistor Ladder (string of R<sub>S</sub> elements)
- · Wiper switches
- DAC Register decode

The resistor ladder (R<sub>RL</sub>) has a typical impedance of approximately 140 k $\Omega$ . This resistor ladder resistance (R<sub>RL</sub>) may vary from device to device by up to ±20%. Since this is a voltage divider configuration, the actual R<sub>RL</sub> resistance does not affect the output given a fixed voltage at V<sub>RL</sub>.

Equation 5-1 shows the calculation for the step resistance:

#### EQUATION 5-1: R<sub>S</sub> CALCULATION

| $R_S = \frac{R_{RL}}{(256)}$  | 8-bit device  |
|-------------------------------|---------------|
| $R_S = \frac{R_{RL}}{(1024)}$ | 10-bit device |
| $R_S = \frac{R_{RL}}{(4096)}$ |               |

| Note: | The maximum wiper position is 2 <sup>n</sup> – 1,   |
|-------|-----------------------------------------------------|
|       | while the number of resistors in the                |
|       | resistor ladder is 2 <sup>n</sup> . This means that |
|       | when the DAC register is at full-scale,             |
|       | there is one resistor element (R <sub>S</sub> )     |
|       | between the wiper and the V <sub>RL</sub> voltage.  |

If the unbuffered  $V_{\text{REF}}$  pin is used as the  $V_{\text{RL}}$  voltage source, this voltage source should have a low output impedance.

When the DAC is powered-down, the resistor ladder is disconnected from the selected reference voltage.



### 5.2 Voltage Reference Selection

The resistor ladder has up to four sources for the reference voltage. Two User Control bits (VREF1:VREF0) are used to control the selection, with the selection connected to the  $V_{RL}$  node (see Figures 5-3 and 5-4). The four voltage source options for the Resistor Ladder are:

- 1. V<sub>DD</sub> pin voltage
- 2. Internal Voltage Reference (V<sub>BG</sub>)
- 3. V<sub>REF</sub> pin voltage unbuffered
- 4. V<sub>REF</sub> pin voltage internally buffered

The selection of the voltage is specified with the volatile VREF1:VREF0 configuration bits (see Register 4-2). On a POR/BOR event, the default state of the configuration bits is latched into the volatile VREF1:VREF0 configuration bits.

When the user selects the  $V_{DD}$  as reference, the  $V_{REF}$  pin voltage is not connected to the resistor ladder.

If the  $V_{\text{REF}}$  pin is selected, then a selection has to be made between the Buffered or Unbuffered mode.

#### 5.2.1 UNBUFFERED MODE

The  $V_{\text{REF}}$  pin voltage may be from  $V_{\text{SS}}$  to  $V_{\text{DD}}.$ 

- **Note 1:** The voltage source should have a low output impedance. If the voltage source has a high output impedance, then the voltage on the  $V_{REF}$  pin would be lower than expected. The resistor ladder has a typical impedance of 140 k $\Omega$  and a typical capacitance of 29 pF.
  - If the V<sub>REF</sub> pin is tied to the V<sub>DD</sub> voltage, V<sub>DD</sub> mode (VREF1:VREF0 = '00') is recommended.

#### 5.2.2 BUFFERED MODE

The V<sub>REF</sub> pin voltage may be from 0.01V to  $V_{DD} - 0.04V$ . The input buffer (amplifier) provides low offset voltage, low noise, and a very high input impedance, with only minor limitations on the input range and frequency response.

- Note 1: Any variation or noises on the reference source can directly affect the DAC output. The reference voltage needs to be as clean as possible for accurate DAC performance.
  - If the V<sub>REF</sub> pin is tied to the V<sub>DD</sub> voltage, V<sub>DD</sub> mode (VREF1:VREF0 = '00') is recommended.



FIGURE 5-3: Resistor Ladder Reference Voltage Selection Block Diagram.



FIGURE 5-4: Reference Voltage Selection Implementation Block Diagram.

#### 5.2.3 BAND GAP MODE

If the Internal Band Gap is selected, then the external  $V_{REF}$  pin should not be driven and only use high-impedance loads. Decoupling capacitors are recommended for optimal operation.

The band gap output is buffered, but the internal switches limit the current that the output should source to the  $V_{REF}$  pin. The resistor ladder buffer is used to drive the Band Gap voltage for the cases of multiple DAC outputs. This ensures that the resistor ladders are always properly sourced when the band gap is selected.

**MCP48FVBXX** 

### 5.3 Output Buffer/V<sub>OUT</sub> Operation

The Output Driver buffers the wiper voltage  $\left(V_{W}\right)$  of the Resistor Ladder.

The DAC output is buffered with a low-power, precision output amplifier (op amp). This amplifier provides a rail-to-rail output with low offset voltage and low noise. The amplifier's output can drive the resistive and high-capacitive loads without oscillation. The amplifier provides a maximum load current which is enough for most programmable voltage reference applications. Refer to **Section 1.0**, "**Electrical Characteristics**" for the specifications of the output amplifier.

**Note:** The load resistance must be kept higher than 5 k $\Omega$  for stable and expected analog output (to meet electrical specifications).

Figure 5-5 shows the block diagram of the output driver circuit.

The user can select the output gain of the output amplifier. The gain options are:

- a) Gain of 1, with either the V<sub>DD</sub> or V<sub>REF</sub> pin used as reference voltage.
- b) Gain of 2.

Power-down logic also controls the output buffer operation (see Section 5.6, "Power-Down Operation") for additional information on Power-Down. In any of the three power-down modes, the op amp is powered-down and its output becomes a high impedance to the  $V_{OUT}$  pin.

Table 5-1 shows the gain bit operation.

#### TABLE 5-1: OUTPUT DRIVER GAIN

| Gain Bit | Gain | Comment                                                            |
|----------|------|--------------------------------------------------------------------|
| 0        | 1    | —                                                                  |
| 1        | 2    | Limits $V_{REF}$ pin voltages relative to device $V_{DD}$ voltage. |





#### 5.3.1 PROGRAMMABLE GAIN

The amplifier's gain is controlled by the Gain (G) configuration bit (see Register 4-4) and the  $V_{RL}$  reference selection (see Section 5.2, "Voltage Reference Selection").

The volatile G bit value can be modified by:

- POR events
- · BOR events
- · SPI write commands

### 5.3.2 OUTPUT VOLTAGE

The volatile DAC Register values, along with the device configuration bits, control the analog V<sub>OUT</sub> voltage. The volatile DAC Register's value is unsigned binary. The formula for the output voltage is given in Equation 5-2. Table 5-3 shows examples of volatile DAC register values and the corresponding theoretical V<sub>OUT</sub> voltage for the MCP48FVBXX devices.

| EQUATION 5-2: | CALCULATING OUTPUT          |
|---------------|-----------------------------|
|               | VOLTAGE (V <sub>OUT</sub> ) |

| $V_{OUT} = \frac{V_{RL} \times DAC \ Register \ Value}{\# \ of \ Resistors \ in \ Resistor \ Ladder} \times Gain$ |                              |  |  |  |  |  |
|-------------------------------------------------------------------------------------------------------------------|------------------------------|--|--|--|--|--|
| Where:                                                                                                            |                              |  |  |  |  |  |
| # of Resistors in                                                                                                 | = 4096 ( <b>MCP48FVB2X</b> ) |  |  |  |  |  |
| Resistor Ladder                                                                                                   | = 1024 ( <b>MCP48FVB1X</b> ) |  |  |  |  |  |
|                                                                                                                   | = 256 ( <b>MCP48FVB0X</b> )  |  |  |  |  |  |

Note: When Gain = 2 ( $V_{RL} = V_{REF}$ ) and if  $V_{REF} > V_{DD}$  / 2, the  $V_{OUT}$  voltage will be limited to  $V_{DD}$ . So if  $V_{REF} = V_{DD}$ , then the  $V_{OUT}$  voltage will not change for volatile DAC Register values mid-scale and greater, since the op amp is at full-scale output.

The following events update the DAC register value and therefore the analog voltage output ( $V_{OUT}$ ):

- Power-on Reset
- Brown-out Reset
- Write command

The  $V_{\text{OUT}}$  voltage will start driving to the new value after any of these events has occurred.

### 5.3.3 STEP VOLTAGE (V<sub>S</sub>)

The Step Voltage is dependent on the device resolution and the calculated output voltage range. 1 LSb is defined as the ideal voltage difference between two successive codes. The step voltage can easily be calculated by using Equation 5-3. Theoretical step voltages are shown in Table 5-2 for several  $V_{\text{REF}}$ voltages.

#### EQUATION 5-3: V<sub>S</sub> CALCULATION

| $V_S = \frac{1}{\# of Resistors}$ | $\frac{V_{RL}}{in Resistor Ladder} \times Gain$ |
|-----------------------------------|-------------------------------------------------|
| Where:                            |                                                 |
| # of Resistors in                 | = 4096 ( <b>12-bit</b> )                        |
| Resistor Ladder                   | = 1024 ( <b>10-bit</b> )                        |
|                                   | = 256 ( <b>8-bit</b> )                          |

# TABLE 5-2:THEORETICAL STEP<br/>VOLTAGE (V<sub>S</sub>) <sup>(1)</sup>

|    | V <sub>REF</sub>    |          |         |         |              |        |  |  |  |
|----|---------------------|----------|---------|---------|--------------|--------|--|--|--|
|    | 5.0 2.7 1.8 1.5 1.0 |          |         |         |              |        |  |  |  |
|    | 1.22 mV             | 659 µV   | 439 µV  | 366 µV  | 244 µV       | 12-bit |  |  |  |
| ٧s | 4.88 mV             | 2.64 mV  | 1.76 mV | 1.46 mV | 977 μV       | 10-bit |  |  |  |
|    | 19.5 mV             | 10.5 mV  | 7.03 mV | 5.86 mV | 3.91 mV      | 8-bit  |  |  |  |
|    | 4 1 4 //            | <u>.</u> | ., .,   | 1.5.7   | <b>a</b> ) ( |        |  |  |  |

Note 1:When Gain = 1x,  $V_{FS} = V_{RL}$ , and  $V_{ZS} = 0V$ .

#### 5.3.4 OUTPUT SLEW RATE

Figure 5-6 shows an example of the slew rate of the  $V_{OUT}$  pin. The slew rate can be affected by the characteristics of the circuit connected to the  $V_{OUT}$  pin.





#### 5.3.4.1 Small Capacitive Load

With a small capacitive load, the output buffer's current is not affected by the capacitive load ( $C_L$ ). But still, the  $V_{OUT}$  pin's voltage is not a step transition from one output value (DAC register value) to the next output value. The change of the  $V_{OUT}$  voltage is limited by the output buffer's characteristics, so the  $V_{OUT}$  pin voltage will have a slope from the initial voltage to the new voltage. This slope is fixed for the output buffer, and is referred to as the buffer slew rate (SR<sub>BUF</sub>).

#### 5.3.4.2 Large Capacitive Load

With a larger capacitive load, the slew rate is determined by two factors:

- The output buffer's short-circuit current (I<sub>SC</sub>)
- The V<sub>OUT</sub> pin's external load

 $I_{OUT}$  cannot exceed the output buffer's short-circuit current ( $I_{SC}$ ), which fixes the output buffer slew rate (SR<sub>BUF</sub>). The voltage on the capacitive load (C<sub>L</sub>), V<sub>CL</sub>, changes at a rate proportional to  $I_{OUT}$ , which fixes a capacitive load slew rate (SR<sub>CL</sub>).

The V<sub>CL</sub> voltage slew rate is limited to the slower of the output buffer's internally set slew rate (SR<sub>BUF</sub>) and the capacitive load slew rate (SR<sub>CL</sub>).

# 5.3.5 DRIVING RESISTIVE AND CAPACITIVE LOADS

The V<sub>OUT</sub> pin can drive up to 100 pF of capacitive load in parallel with a 5 k $\Omega$  resistive load (to meet electrical specifications). A V<sub>OUT</sub> vs. Resistive Load characterization graph is provided in the Typical Performance Curves for this device (see MCP48FXBXX - "Typical Performance Curves" **DS20005440**).

 $V_{OUT}$  drops slowly as the load resistance decreases after about 3.5 k $\Omega$ . It is recommended to use a load with R<sub>L</sub> greater than 5 k $\Omega$ .

Driving large capacitive loads can cause stability problems for voltage feedback op amps. As the load capacitance increases, the feedback loop's phase margin decreases and the closed-loop bandwidth is reduced. This produces gain peaking in the frequency response with overshoot and ringing in the step response. That is, since the  $V_{OUT}$  pin's voltage does not quickly follow the buffer's input voltage (due to the large capacitive load), the output buffer will overshoot the desired target voltage. Once the driver detects this overshoot, it compensates by forcing it to a voltage below the target. This causes voltage ringing on the  $V_{OUT}$  pin.

When driving large capacitive loads with the output buffer, a small series resistor ( $R_{ISO}$ ) at the output (see Figure 5-7) improves the output buffer's stability (feedback loop's phase margin) by making the output load resistive at higher frequencies. The bandwidth will be generally lower than the bandwidth with no capacitive load.



**FIGURE 5-7:** Circuit to Stabilize Output Buffer for Large Capacitive Loads  $(C_1)$ .

The R<sub>ISO</sub> resistor value for your circuit needs to be selected. The resulting frequency response peaking and step response overshoot for this R<sub>ISO</sub> resistor value should be verified on the bench. Modify the R<sub>ISO</sub>'s resistance value until the output characteristics meet your requirements.

A method to evaluate the system's performance is to inject a step voltage on the  $V_{REF}$  pin and observe the  $V_{OUT}$  pin's characteristics.

**Note:** Additional insight into circuit design for driving capacitive loads can be found in AN884 – *"Driving Capacitive Loads With Op Amps"* (DS00884).

| Device Volatile DAC |                | V <sub>RL</sub> <sup>(1)</sup> | LSb       |          | Gain                     | V <sub>ОUT</sub> <sup>(3)</sup>    |          |  |
|---------------------|----------------|--------------------------------|-----------|----------|--------------------------|------------------------------------|----------|--|
| Device              | Register Value | ¥RL`′                          | Equation  | μV       | Selection <sup>(2)</sup> | Equation                           | v        |  |
|                     | 1111 1111 1111 | 5.0V                           | 5.0V/4096 | 1,220.7  | 1x                       | V <sub>RL</sub> * (4095/4096) * 1  | 4.998779 |  |
|                     |                | 2.5V                           | 2.5V/4096 | 610.4    | 1x                       | V <sub>RL</sub> * (4095/4096) * 1  | 2.499390 |  |
|                     |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (4095/4096) * 2) | 4.998779 |  |
| -bit                | 0111 1111 1111 | 5.0V                           | 5.0V/4096 | 1,220.7  | 1x                       | V <sub>RL</sub> * (2047/4096) * 1) | 2.498779 |  |
| (12                 |                | 2.5V                           | 2.5V/4096 | 610.4    | 1x                       | V <sub>RL</sub> * (2047/4096) * 1) | 1.249390 |  |
| 32X                 |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (2047/4096) * 2) | 2.498779 |  |
| MCP48FVB2X (12-bit) | 0011 1111 1111 | 5.0V                           | 5.0V/4096 | 1,220.7  | 1x                       | V <sub>RL</sub> * (1023/4096) * 1) | 1.248779 |  |
| 48                  |                | 2.5V                           | 2.5V/4096 | 610.4    | 1x                       | V <sub>RL</sub> * (1023/4096) * 1) | 0.624390 |  |
| ACF<br>ACF          |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (1023/4096) * 2) | 1.248779 |  |
| 2                   | 0000 0000 0000 | 5.0V                           | 5.0V/4096 | 1,220.7  | 1x                       | V <sub>RL</sub> * (0/4096) * 1)    | 0        |  |
|                     |                | 2.5V                           | 2.5V/4096 | 610.4    | 1x                       | V <sub>RL</sub> * (0/4096) * 1)    | 0        |  |
|                     |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (0/4096) * 2)    | 0        |  |
|                     | 11 1111 1111   | 5.0V                           | 5.0V/1024 | 4,882.8  | 1x                       | V <sub>RL</sub> * (1023/1024) * 1  | 4.995117 |  |
|                     |                | 2.5V                           | 2.5V/1024 | 2,441.4  | 1x                       | V <sub>RL</sub> * (1023/1024) * 1  | 2.497559 |  |
| ~                   |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (1023/1024) * 2  | 4.995117 |  |
| -biť                | 01 1111 1111   | 5.0V                           | 5.0V/1024 | 4,882.8  | 1x                       | V <sub>RL</sub> * (511/1024) * 1   | 2.495117 |  |
| (10                 |                | 2.5V                           | 2.5V/1024 | 2,441.4  | 1x                       | V <sub>RL</sub> * (511/1024) * 1   | 1.247559 |  |
| X1X                 |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (511/1024) * 2   | 2.495117 |  |
| MCP48FVB1X (10-bit) | 00 1111 1111   | 5.0V                           | 5.0V/1024 | 4,882.8  | 1x                       | V <sub>RL</sub> * (255/1024) * 1   | 1.245117 |  |
| 48F                 |                | 2.5V                           | 2.5V/1024 | 2,441.4  | 1x                       | V <sub>RL</sub> * (255/1024) * 1   | 0.622559 |  |
| ĮCP                 |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (255/1024) * 2   | 1.245117 |  |
| 2                   | 00 0000 0000   | 5.0V                           | 5.0V/1024 | 4,882.8  | 1x                       | V <sub>RL</sub> * (0/1024) * 1     | 0        |  |
|                     |                | 2.5V                           | 2.5V/1024 | 2,441.4  | 1x                       | V <sub>RL</sub> * (0/1024) * 1     | 0        |  |
|                     |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (0/1024) * 1     | 0        |  |
|                     | 1111 1111      | 5.0V                           | 5.0V/256  | 19,531.3 | 1x                       | V <sub>RL</sub> * (255/256) * 1    | 4.980469 |  |
|                     |                | 2.5V                           | 2.5V/256  | 9,765.6  | 1x                       | V <sub>RL</sub> * (255/256) * 1    | 2.490234 |  |
|                     |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (255/256) * 2    | 4.980469 |  |
| (8-bit)             | 0111 1111      | 5.0V                           | 5.0V/256  | 19,531.3 | 1x                       | V <sub>RL</sub> * (127/256) * 1    | 2.480469 |  |
|                     |                | 2.5V                           | 2.5V/256  | 9,765.6  | 1x                       | V <sub>RL</sub> * (127/256) * 1    | 1.240234 |  |
| XOX                 |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (127/256) * 2    | 2.480469 |  |
| F                   | 0011 1111      | 5.0V                           | 5.0V/256  | 19,531.3 | 1x                       | V <sub>RL</sub> * (63/256) * 1     | 1.230469 |  |
| P48                 |                | 2.5V                           | 2.5V/256  | 9,765.6  | 1x                       | V <sub>RL</sub> * (63/256) * 1     | 0.615234 |  |
| MCP48FVB0X          |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (63/256) * 2     | 1.230469 |  |
| -                   | 0000 0000      | 5.0V                           | 5.0V/256  | 19,531.3 | 1x                       | V <sub>RL</sub> * (0/256) * 1      | 0        |  |
|                     |                | 2.5V                           | 2.5V/256  | 9,765.6  | 1x                       | V <sub>RL</sub> * (0/256) * 1      | 0        |  |
|                     |                |                                |           |          | 2x <sup>(2)</sup>        | V <sub>RL</sub> * (0/256) * 2      | 0        |  |

TABLE 5-3: DAC INPUT CODE VS. CALCULATED ANALOG OUTPUT ( $V_{OUT}$ ) ( $V_{DD}$  = 5.0V)

Note 1:  $V_{RL}$  is the resistor ladder's reference voltage. It is independent of VREF1:VREF0 selection.

Gain selection of 2x (Gx = '1') requires voltage reference source to come from V<sub>REF</sub> pin (VREF1:VREF0 = '10' or '11') and requires V<sub>REF</sub> pin voltage (or V<sub>RL</sub>) ≤ V<sub>DD</sub>/2, or from the internal band gap (VREF1:VREF0 = '01').

3: These theoretical calculations do not take into account the Offset, Gain and Nonlinearity errors.

### 5.4 Internal Band Gap

The internal band gap is designed to drive the Resistor Ladder Buffer.

The resistance of a resistor ladder (R<sub>RL</sub>) is targeted to be 140 k $\Omega$  (±40 k $\Omega$ ), which means a minimum resistance of 100 k $\Omega$ .

The band gap selection can be used across the  $V_{DD}$  voltages while maximizing the  $V_{OUT}$  voltage ranges. For  $V_{DD}$  voltages below the 2  $\ast$  Gain  $\ast$   $V_{BG}$  voltage, the output for the upper codes will be clipped to the  $V_{DD}$  voltage. Table 5-4 shows the maximum DAC register code given device  $V_{DD}$  and Gain bit setting.

TABLE 5-4:VOUTUSING BAND GAP

|                    | Gain             | Max D  | AC Co  | de <sup>(1)</sup> |                                              |
|--------------------|------------------|--------|--------|-------------------|----------------------------------------------|
| V <sub>DD</sub>    | DAC (            | 12-bit | 10-bit | 8-bit             | Comment                                      |
|                    | 1                | FFFh   | 3FFh   | FFh               | V <sub>OUT(max)</sub> = 2.44V <sup>(2)</sup> |
| 5.5                | 2                | FFFh   | 3FFh   | FFh               | V <sub>OUT(max)</sub> = 4.88V <sup>(2)</sup> |
| 2.7                | 1                | FFFh   | 3FFh   | FFh               | V <sub>OUT(max)</sub> = 2.44V <sup>(2)</sup> |
| 2.7                | 2                | 8DAh   | 236h   | 8Dh               | ~ 0 to 55% range                             |
| 2.0 <sup>(3)</sup> | 1                | D1Dh   | 347h   | D1h               | ~ 0 to 82% range                             |
| 2.0 (0)            | 2 <sup>(4)</sup> | 68Eh   | 1A3h   | 68h               | ~ 0 to 41% range                             |

**Note 1:** Without the V<sub>OUT</sub> pin voltage being clipped.

**2:** When  $V_{BG} = 1.22V$  typical.

**3:** Band gap performance achieves full performance starting from a V<sub>DD</sub> of 2.0V.

4: It is recommended to use Gain = 1 setting instead.

# 5.5 Latch Pin (LAT)

The Latch pin controls when the volatile DAC Register value is transferred to the DAC wiper. This is useful for applications that need to synchronize the wiper(s) updates to an external event, such as zero crossing or updates to the other wipers on the device. The LAT pin is asynchronous to the serial interface operation.

When the  $\overline{LAT}$  pin is high, transfers from the volatile DAC register to the DAC wiper are inhibited. The volatile DAC register value(s) can still be updated.

When the  $\overline{LAT}$  pin is low, the volatile DAC register value is transferred to the DAC wiper.

Note: This allows both the volatile DAC0 and DAC1 registers to be updated while the LAT pin is high, and to have outputs synchronously updated as the LAT pin is driven low.

Figure 5-8 shows the interaction of the  $\overline{LAT}$  pin and the loading of the DAC wiper x (from the volatile DAC Register x). The transfers are level driven. If the  $\overline{LAT}$  pin is held low, the corresponding DAC wiper is updated as soon as the volatile DAC Register value is updated.



FIGURE 5-8: LAT and

 $\overline{LAT}$  and DAC Interaction.

The LAT pin allows the DAC wiper to be updated to an external event as well as have multiple DAC channels/devices update at a common event.

Since the DAC wiper x is updated from the Volatile DAC Register x, all DACs that are associated with a given  $\overrightarrow{LAT}$  pin can be updated synchronously.

If the application does not require synchronization, then this signal should be tied low.

Figure 5-9 shows two cases of using the  $\overline{LAT}$  pin to control when the wiper register is updated relative to the value of a sine wave signal.



### 5.6 Power-Down Operation

To allow the application to conserve power when the DAC operation is not required, three power-down modes are available. The Power-Down configuration bits (PD1:PD0) control the power-down operation (see Figure 5-10 and Table 5-5). On devices with multiple DACs, each DACs power-down mode is individually controllable. All power-down modes do the following:

- Turn off most of the DAC module's internal circuits (output op amp, resistor ladder, et al.)
- Op amp output becomes high-impedance to the  $V_{\mbox{OUT}}$  pin
- Disconnects resistor ladder from reference voltage (V<sub>RL</sub>)

Depending on the selected power-down mode, the following will occur:

- V<sub>OUT</sub> pin is switched to one of two resistive pull-downs (see Table 5-5):
  - 100 kΩ (typical)
  - 1 kΩ (typical)
- Op amp is powered-down and the V<sub>OUT</sub> pin becomes high-impedance.

There is a delay (T<sub>PDE</sub>) between the PD1:PD0 bits changing from '00' to either '01', '10' or '11' with the op amp no longer driving the V<sub>OUT</sub> output and the pull-down resistors sinking current.

In any of the power-down modes where the V<sub>OUT</sub> pin is not externally connected (sinking or sourcing current), the power-down current will typically be ~650 nA for a single-DAC device. As the number of DACs increases, the device's power-down current will also increase.

The Power-Down bits are modified by using a write command to the volatile Power-Down register, or a POR event which loads the default Power-Down register values to the volatile Power-Down register.

Section 7.0, "SPI Commands" describes the SPI commands. The Write Command can be used to update the volatile PD1:PD0 bits.

| Note: | The SPI serial interface circuit is not    |
|-------|--------------------------------------------|
|       | affected by the Power-Down mode. This      |
|       | circuit remains active in order to receive |
|       | any command that might come from the       |
|       | host controller device.                    |





FIGURE 5-10: V<sub>OUT</sub> Power-Down Block Diagram.

# TABLE 5-5: POWER-DOWN BITS AND OUTPUT RESISTIVE LOAD

| PD1 | PD0 | Function                          |
|-----|-----|-----------------------------------|
| 0   | 0   | Normal operation                  |
| 0   | 1   | 1 k $\Omega$ resistor to ground   |
| 1   | 0   | 100 k $\Omega$ resistor to ground |
| 1   | 1   | Open circuit                      |

Table 5-6 shows the current sources for the DAC based on the selected source of the DAC's reference voltage and if the device is in normal operating mode or one of the power-down modes.

#### TABLE 5-6: DAC CURRENT SOURCES

| Device V <sub>DD</sub><br>Current | PD1:0 = '00',<br>VREF1:0 = |    |                  |    | PD1:0 ≠ '00',<br>VREF1:0 = |    |                  |    |
|-----------------------------------|----------------------------|----|------------------|----|----------------------------|----|------------------|----|
| Source                            | 00                         | 01 | 10               | 11 | 00                         | 01 | 10               | 11 |
| Output<br>Op Amp                  | Y                          | Y  | Y                | Y  | Ν                          | Ν  | N                | Ν  |
| Resistor<br>Ladder                | Y                          | Y  | N <sup>(1)</sup> | Y  | Ν                          | Ν  | N <sup>(1)</sup> | Ν  |
| RL Op Amp                         | Ν                          | Y  | Ν                | Υ  | Ν                          | Ν  | Ν                | Ν  |
| Band Gap                          | Ν                          | Y  | Ν                | Ν  | Ν                          | Y  | Ν                | Ν  |

Note 1: Current is sourced from the  $V_{REF}$  pin, not the device  $V_{DD}$ .

#### 5.6.1 EXITING POWER-DOWN

When the device exits Power-Down mode, the following occurs:

- Disabled circuits (op amp, resistor ladder, et al.) are turned on
- The resistor ladder is connected to selected reference voltage (V<sub>RL</sub>)
- · The selected pull-down resistor is disconnected
- The V<sub>OUT</sub> output is driven to the voltage represented by the volatile DAC Register's value and configuration bits

The  $V_{OUT}$  output signal will require time as these circuits are powered-up and the output voltage is driven to the specified value as determined by the volatile DAC register and configuration bits.

**Note:** Since the op amp and resistor ladder were powered-off (0V), the op amp's input voltage ( $V_W$ ) can be considered 0V. There is a delay ( $T_{PDD}$ ) between the PD1:PD0 bits updating to '00' and the op amp driving the  $V_{OUT}$  output. The op amp's settling time (from 0V) needs to be taken into account to ensure the  $V_{OUT}$  voltage reflects the selected value.

A write command forcing the PD1:PD0 bits to '00', will cause the device to exit the power-down mode.

### 5.7 DAC Registers, Configuration Bits, and Status Bits

The MCP48FVBXX devices have volatile memory. Table 4-2 shows the volatile memory and its interaction due to a POR event.

In the volatile memory, there are five configuration bits, the DAC registers and two volatile status bits. The volatile DAC registers will be either 12 bits (MCP48FVB2X), 10 bits (MCP48FVB1X), or 8 bits (MCP48FVB0X) wide.

When the device is first powered-up, it automatically loads the device default values to the volatile memory. The volatile memory determines the analog output ( $V_{OUT}$ ) pin voltage. After the device is powered-up, the user can update the device memory.

The memory is read and written using an SPI interface. Refer to **Sections 6.0, "SPI Serial Interface Module"** and **7.0, "SPI Commands"** for more details on reading and writing the device's memory.

Register 4-4 shows the operation of the device status bits, and Table 4-2 shows the default factory value of the device configuration bits after a POR/BOR event.

There is one status bit (the POR bit) which indicates if the device  $V_{DD}$  is above or below the POR trip point. After a POR event, this bit is a '1'. Reading the Gain Control and System Status register clears this bit ('0').

# **MCP48FVBXX**

NOTES:

## 6.0 SPI SERIAL INTERFACE MODULE

The MCP48FVBXX's SPI Serial Interface Module supports the SPI serial protocol specification. Figure 6-1 shows a typical SPI interface connection.

The command format and waveforms for the MCP48FVBXX are defined in Section 7.0, "SPI Commands".

#### 6.1 Overview

This section details some of the specific characteristics of the MCP48FVBXX's Serial Interface Module.

The following sections discuss some of these device-specific characteristics:

- Communication Data Rates
- POR/BOR
- Interface Pins (CS, SCK, SDI, SDO, and LAT/HVC)

### 6.2 SPI SERIAL INTERFACE

The MCP48FVBXX devices support the SPI serial protocol. This SPI operates in slave mode (does not generate the serial clock).

The SPI interface uses up to four pins. These are:

- CS Chip Select
- · SCK Serial Clock
- SDI Serial Data In
- SDO Serial Data Out

A typical SPI Interface is shown in Figure 6-1. In the SPI interface, the Master's Output pin is connected to the Slave's Input pin, and the Master's Input pin is connected to the Slave's Output pin.

The MCP48FVBXX SPI module supports two (of the four) standard SPI modes. These are Mode 0,0 and 1,1. The SPI mode is determined by the state of the SCK pin (V<sub>IH</sub> or V<sub>IL</sub>) when the  $\overline{\text{CS}}$  pin transitions from inactive (V<sub>IH</sub>) to active (V<sub>IL</sub>).

An additional HVC pin is available for High Voltage command support (for compatibility with MCP48FEBXX devices). The HVC pin is high-voltage tolerant.

### 6.3 Communication Data Rates

The MCP48FVBXX devices support clock rates (bit rate) of up to 20 MHz for write commands and 10 MHz for read commands.

For most applications, the write time will be considered more important, since that is how the device operation is controlled.

#### 6.4 POR/BOR

On a POR/BOR event, the SPI Serial Interface Module state machine is reset, which includes that the Device's Memory Address pointer is forced to 00h.

| Typical SPI Interface Connect             | tions                                       |                    |
|-------------------------------------------|---------------------------------------------|--------------------|
| Host                                      |                                             | MCP48FVBXX         |
| Controller<br>SDO                         | (Master Out - Slave In (MOSI))              | SDI                |
| SDI                                       | (Master In - Slave Out (MISO))              | SDO                |
| SCK                                       |                                             | SCK                |
| <u> </u>                                  |                                             | CS                 |
|                                           |                                             | HVC <sup>(1)</sup> |
| <b>Note 1:</b> The pin is compatible with | HVC levels used for non-volatile MCP48FEBXX | devices.           |

FIGURE 6-1:

Typical SPI Interface Block Diagram.

# 6.5 Inter<u>face</u> Pins (CS, SCK, SDI, SDO, and LAT/HVC)

The operation of the five interface pins is discussed in this section. These pins are:

- SDI (Serial Data In)
- SDO (Serial Data Out)
- SCK (Serial Clock)
- CS (Chip Select)
- LAT/HVC (High Voltage command)

The serial interface works on a 24-bit boundary. The Chip Select  $(\overline{CS})$  pin frames the SPI commands.

#### 6.5.1 SERIAL DATA IN (SDI)

The Serial Data In (SDI) signal is the data signal into the device. The value on this pin is latched on the rising edge of the SCK signal.

#### 6.5.2 SERIAL DATA OUT (SDO)

The Serial Data Out (SDO) signal is the data signal out of the device. The value on this pin is driven on the falling edge of the SCK signal.

Once the  $\overline{CS}$  pin is forced to the active level (V<sub>IL</sub>), the SDO pin will be driven. The state of the SDO pin is determined by the serial bit's position in the command, the command selected, and if there is a command error state (CMDERR).

#### 6.5.3 SERIAL CLOCK (SCK) (SPI FREQUENCY OF OPERATION)

The SPI interface is specified to operate up to 20 MHz. The actual clock rate depends on the configuration of the system and the serial command used. Table 6-1 shows the SCK frequency for different configurations.

| Momony             |           | Command |                       |  |  |  |  |  |  |  |
|--------------------|-----------|---------|-----------------------|--|--|--|--|--|--|--|
| Memory Typ         | be Access | Read    | Write                 |  |  |  |  |  |  |  |
| Volatile<br>Memory | SDI, SDO  | 10 MHz  | 20 MHz <sup>(1)</sup> |  |  |  |  |  |  |  |

**Note 1:** Write interface speed is faster than read interface speed due to read access times.

### 6.5.4 THE CS SIGNAL

The Chip Select  $(\overline{CS})$  signal is used to select the device and frame a command sequence. To start a command, or sequence of commands, the  $\overline{CS}$  signal must transition from the inactive state  $(V_{IH})$  to the active state  $(V_{II})$ .

After the  $\overline{\text{CS}}$  signal has gone active, the SDO pin is driven and the clock bit counter is reset.

**Note:** There is a required delay after the  $\overline{CS}$  pin goes active to the 1st edge of the SCK pin.

If an error condition occurs for an SPI command, then the command byte's Command Error (CMDERR) bit (on the SDO pin) will be driven low (V<sub>IL</sub>). To exit the error condition, the user must take the  $\overline{\text{CS}}$  pin to the V<sub>IH</sub> level.

When the  $\overline{\text{CS}}$  pin returns to the inactive state (V<sub>IH</sub>), the SPI module resets (including the address pointer). While the  $\overline{\text{CS}}$  pin is in the inactive state (V<sub>IH</sub>), the serial interface is ignored. This allows the Host Controller to interface to other SPI devices using the same SDI, SDO, and SCK signals.

#### 6.5.5 THE HVC SIGNAL

The HVC pin is compatible with High Voltage commands levels (used with MCP48FEBXX devices).

### 6.6 The SPI Modes

The SPI module supports two (of the four) standard SPI modes. These are Mode 0,0 and 1,1. The SPI mode is determined by the state of the SCK pin (V<sub>IH</sub> or V<sub>IL</sub>) when the  $\overline{CS}$  pin transitions from inactive (V<sub>IH</sub>) to active (V<sub>IL</sub>).

#### 6.6.1 MODE 0,0

In Mode 0,0:

- SCK idle state = low (V<sub>II</sub>)
- Data is clocked in on the SDI pin on the rising edge of SCK
- Data is clocked out on the SDO pin on the falling edge of SCK

#### 6.6.2 MODE 1,1

In Mode 1,1:

- SCK idle state = high (V<sub>IH</sub>)
- Data is clocked in on the SDI pin on the rising edge of SCK
- Data is clocked out on the SDO pin on the falling edge of SCK

# 7.0 SPI COMMANDS

This section documents the commands that the device supports.

The MCP48FVBXX's SPI command format supports 32 memory address locations and two commands.

The two commands are:

- Write command (C1:C0 = '00')
- Read command (C1:C0 = '11')

The supported commands are shown in Table 7-1. These commands allow for both single data or continuous data operation. Table 7-1 also shows the required number of bit clocks for each command's different mode of operation.

The 24-bit commands (see Figure 7-1) are used to read and write to the device registers (Read Command and Write Command). These commands contain a Command Byte and two Data Bytes.

 
 Table 7-2 shows an overview of all the SPI commands and their interaction with other device features.

#### Data Update Rate Command (8-bit/10-bit/12-bit) # of Bit Code (Data Words/Second) Comments Clocks<sup>(1)</sup> HV Mode Operation @ @ @ C1 C0 1 MHz 10 MHz 20 MHz No (2) Single 0 0 24 41.666 416.666 833.333 Write Command No <sup>(2)</sup> 0 Continuous 24 \* n 41,666 416,666 833,333 For 10 data words 0 24 416,666 No (2) Single 41,666 N.A. 1 1 **Read Command** No <sup>(2)</sup> 24 \* n 41,666 416,666 N.A. For 10 data words 1 1 Continuous

TABLE 7-1:SPI COMMANDS - NUMBER OF CLOCKS

Note 1: "n" indicates the number of times the command operation is to be repeated.

2: If the state of the HVC pin is V<sub>IHH</sub>, then the command is ignored, but a Command Error condition (CMDERR) will NOT be generated.

#### 7.0.1 COMMAND BYTE

The Command Byte has three fields: the address, the command, and one data bit (see Figure 7-1).

The device memory is accessed when the master sends a proper command byte to select the desired operation. The memory location getting accessed is contained in the command byte's AD4:AD0 bits. The action desired is contained in the command byte's C1:C0 bits, see Table 7-3. C1:C0 determines if the desired memory location will be read or written.

As the command byte is being loaded into the device (on the SDI pin), the device's SDO pin is driving. The SDO pin will output high bits for the first seven bits of that command. On the 8th bit, the SDO pin will output the CMDERR bit state (see Section 7.0.3, "Error Condition").

#### 7.0.2 DATA BYTES

These commands concatenate the two data bytes after the command byte, for a 24-bit long command (see Figure 7-1).

#### TABLE 7-2:COMMAND BITS OVERVIEW

| C1:C0<br>bit<br>states | Command    | # of Bits | Normal or HV |
|------------------------|------------|-----------|--------------|
| 00                     | Write Data | 24 Bits   | Normal       |
| 01                     | Reserved   | —         | —            |
| 10                     | Reserved   | —         | —            |
| 11                     | Read Data  | 24 Bits   | Normal       |



#### 7.0.3 ERROR CONDITION

The Command Error (CMDERR) bit indicates if the five address bits received (AD4:AD0) and the two command bits received (C1:C0) are a valid combination (see Figure 7-1). The CMDERR bit is high if the combination is valid and low if the combination is invalid.

SPI commands that do not have a multiple of eight clocks are ignored.

Once an error condition has occurred, any following commands are ignored. All following SDO bits will be low <u>until</u> the CMDERR condition is cleared by forcing the  $\overline{CS}$  pin to the inactive state (V<sub>IH</sub>).

#### 7.0.3.1 Aborting a Transmission

All SPI transmissions must have the correct number of SCK pulses to be executed. The command is not executed until the complete number of clocks has been received. If the  $\overline{CS}$  pin is forced to the inactive state (V<sub>IH</sub>), the serial interface is reset. Partial commands are not executed.

SPI is more susceptible to noise than other bus protocols. The most likely case is that noise corrupts the value of the data being clocked into the MCP48FVBXX or the SCK pin is injected with extra clock pulses. This may cause data to be corrupted in the device, or a Command Error to occur, since the address and command bits were not a valid combination. The extra SCK pulse will also cause the SPI data (SDI) and clock (SCK) to be out of sync. Forcing the CS pin to the inactive state (V<sub>IH</sub>) resets the serial interface. The MCP48FVBXX's SPI interface will ignore activity on the SDI and SCK pins until the  $\overline{CS}$  pin transition to the active state is detected (V<sub>IH</sub> to V<sub>IL</sub>).

- Note 1:When data is not being received by the MCP48FVBXX, it is recommended that the  $\overline{CS}$  pin be forced to the inactive level (V<sub>II</sub>).
  - 2: It is also recommended that long continuous command strings be broken down into single commands or shorter continuous command strings. This reduces the probability of noise on the SCK pin corrupting the desired SPI commands.

#### 7.0.4 CONTINUOUS COMMANDS

The device supports the <u>ability</u> to execute commands continuously. While the  $\overline{CS}$  pin is in the active state (V<sub>IL</sub>), any sequence of valid commands may be received.

The following example is a valid sequence of events:

- 1. CS pin driven active (V<sub>IL</sub>)
- 2. Read command
- 3. Write command (Volatile memory)
- 4. CS pin driven inactive (V<sub>IH</sub>)

Note 1:It is recommended that while the CS pin is active, only one type of command should be issued. When changing commands, it is advisable to take the CS pin inactive then force it back to the active state.

> 2: It is also recommended that long command strings should be broken down into shorter command strings. This reduces the probability of noise on the SCK pin, corrupting the desired SPI command string.

### 7.1 Write Command

Write commands are used to transfer data to the desired memory location (from the Host controller).

Write commands can be structured as either Single or Continuous.

The format of the command is shown in Figures 7-2 (Single) and 7-3 (Continuous).

A write command to a volatile memory location changes that location after a properly formatted write command has been received.

Note 1: During device communication, if the Device Address/Command combination is invalid or an unimplemented Device Address is specified, then the MCP48FVBXX will generate a Command Error state. To reset the SPI state machine, the CS pin must transition to the inactive state (V<sub>IH</sub>).

# 7.1.1 SINGLE WRITE TO VOLATILE MEMORY

The write operation requires that the  $\overline{CS}$  pin be in the active state (V<sub>IL</sub>). Typically, the  $\overline{CS}$  pin will be in the inactive state (V<sub>IL</sub>). Typically, the  $\overline{CS}$  pin will be in the inactive state (V<sub>IL</sub>). The 24-bit Write command (Command Byte and Data Bytes) is then clocked in on the SCK and SDI pins. Once all 24 bits have been received, the specified volatile address is updated. A write will not occur if the Write command is not exactly 24 clock pulses. This protects against system issues corrupting the volatile memory locations.

Figures 7-4 and 7-5 show the waveforms for a single write (depending on SPI mode).

#### 7.1.2 CONTINUOUS WRITES TO VOLATILE MEMORY

A continuous write mode of operation is possible when writing to the device's volatile memory registers (see Table 7-3). Figure 7-3 shows the sequence for three continuous writes. The writes do not need to be to the same volatile memory address.

| TABLE 7-3: | VOLATILE MEMORY |
|------------|-----------------|
|            | ADDRESSES       |

| Address | Single-Channel | Dual-Channel |
|---------|----------------|--------------|
| 00h     | Yes            | Yes          |
| 01h     | No             | Yes          |
| 08h     | Yes            | Yes          |
| 09h     | Yes            | Yes          |
| 0Ah     | Yes            | Yes          |

|     | Address Command Data bits (8, 10, or 12 bits) |             |             |             |             |   |   |                       |             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |             |                                                   |
|-----|-----------------------------------------------|-------------|-------------|-------------|-------------|---|---|-----------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|---------------------------------------------------|
| SDI | A<br>D<br>4                                   | A<br>D<br>3 | A<br>D<br>2 | A<br>D<br>1 | A<br>D<br>0 | 0 | 0 | C<br>M<br>D<br>E<br>R | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1<br>1 | D<br>1<br>0 | D<br>0<br>9 | D<br>0<br>8 | D<br>0<br>7 | D<br>0<br>6 | D<br>0<br>5 | D<br>0<br>4 | D<br>0<br>3 | D<br>0<br>2 | D<br>0<br>1 | D<br>0<br>0 |                                                   |
| SDO | 1                                             | 1           | 1           | 1           | 1           | 1 | 1 | R<br>1                | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | Valid <sup>(1)</sup><br>Invalid <sup>(2, 3)</sup> |
|     | 1                                             | 1           | 1           | 1           | 1           | 1 | 1 | 0                     | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | Invalid <sup>(2, 3)</sup>                         |

- **Note 1:** If a valid Address/Command occurs, then the data bits are dependent on the resolution of the device. 12-bit = D11:D00, 10-bit = D09:D00, and 8-bit = D07:D00. Data is right justified for ease of Host Controller operation (i.e., no data manipulation before transmitting the desired value).
  - 2: Unimplemented data bits (D15:D12 on 12-bit device, D15:D10 on 10-bit device, D15:D08 on 8-bit device) will be output as '1'.
  - 3: If an Error condition occurs (CMDERR = L), all following SDO bits will be low until the CMDERR condition is cleared (the CS pin is forced to the inactive state).

FIGURE 7-2: Write Command - SDI and SDO States.

# MCP48FVBXX

|     | _                                                        | A           | dre         | SS          | C           | Com    | man | d                          |             |             |             |             | _           |             | _           | D           | ata         | bits        | (8, 1            | 0, c        | or 12       | bits        | 5)          |             |                                                   |
|-----|----------------------------------------------------------|-------------|-------------|-------------|-------------|--------|-----|----------------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|------------------|-------------|-------------|-------------|-------------|-------------|---------------------------------------------------|
| SDI | A<br>D<br>4                                              | A<br>D<br>3 | A<br>D<br>2 | A<br>D<br>1 | A<br>D<br>0 | 0      | 0   | C M D E R R                | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1<br>1 | D<br>1<br>0 | D<br>0<br>9 | D<br>0<br>8 | D<br>0<br>7 | D<br>0<br>6 | D<br>0<br>5      | D<br>0<br>4 | D<br>0<br>3 | D<br>0<br>2 | D<br>0<br>1 | D<br>0<br>0 |                                                   |
| SDO | 1                                                        | 1<br>1      | 1           | 1<br>1      | 1<br>1      | 1<br>1 | 1   | 1                          | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1                | 1           | 1           | 1           | 1           | 1           | Valid <sup>(1)</sup><br>Invalid <sup>(2, 3)</sup> |
|     | 1                                                        | 1           | I           | 1           | 1           | 1      | 1   | U                          | U           | 0           | U           | U           | 0           | U           | U           | U           | U           | 0           | 0                | U           | U           | U           | U           | U           | Invalid                                           |
|     |                                                          | A           | ddre        | SS          | C           | Com    | mar | nd                         | _           |             |             |             | $\sim$      |             | _           | D           | ata         | bits        | (8, 1            | 10, c       | or 12       | 2 bits      | S)          | _           | <u> </u>                                          |
| SDI | A<br>D<br>4                                              | A<br>D<br>3 | A<br>D<br>2 | A<br>D<br>1 | A<br>D<br>0 | 0      | 0   | C M D E R                  | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1<br>1 | D<br>1<br>0 | D<br>0<br>9 | D<br>0<br>8 | D<br>0<br>7 | D<br>0<br>6 | D<br>0<br>5      | D<br>0<br>4 | D<br>0<br>3 | D<br>0<br>2 | D<br>0<br>1 | D<br>0<br>0 |                                                   |
| SDO | 1                                                        | 1           | 1           | 1           | 1           | 1      | 1   | R<br>1                     | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1                | 1           | 1           | 1           | 1           | 1           | Valid <sup>(1)</sup>                              |
|     | 0                                                        | 0           | 0           | 0           | 0           | 0      | 0   | (4)                        | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0           | 0                | 0           | 0           | 0           | 0           | 0           | Invalid <sup>(2, 3)</sup>                         |
|     |                                                          | A           | ddre        | SS          | (           | Com    | mar | nd                         |             |             |             |             |             |             |             | D           | ata         | bits        | (8, <sup>-</sup> | 10, c       | or 12       | 2 bits      | S)          |             |                                                   |
| SDI | A<br>D<br>4                                              | A<br>D<br>3 | A<br>D<br>2 | A<br>D<br>1 | A<br>D<br>0 | 0      | 0   | C<br>M<br>D<br>E<br>R<br>R | D<br>1<br>5 | D<br>1<br>4 | D<br>1<br>3 | D<br>1<br>2 | D<br>1<br>1 | D<br>1<br>0 | D<br>0<br>9 | D<br>0<br>8 | D<br>0<br>7 | D<br>0<br>6 | D<br>0<br>5      | D<br>0<br>4 | D<br>0<br>3 | D<br>0<br>2 | D<br>0<br>1 | D<br>0<br>0 |                                                   |
| SDO | 1                                                        | 1           | 1           | 1           | 1           | 1      | 1   | 1                          | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1           | 1                | 1           | 1           | 1           | 1           | 1           | Valid <sup>(1)</sup>                              |
| No  | <ul> <li>0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0</li></ul> |             |             |             |             |        |     |                            |             |             |             |             |             |             |             |             |             |             |                  |             |             |             |             |             |                                                   |

FIGURE 7-3:

Continuous Write Sequence.







## 7.2 Read Command

The Read command is a 24-bit command and is used to transfer data from the specified memory location to the Host controller. The Read command can be issued to the volatile memory locations. The format of the command as well as an example SDI and SDO data is shown in Figure 7-6.

The first 7-bits of the Read command determine the address and the command. The 8th clock will output the CMDERR bit on the SDO pin. By means of the remaining 16 clocks, the device will transmit the data bits of the specified address (AD4:AD0).

The Read command formats include:

- Single Read
- Continuous Reads
  - Note 1: During device communication, if the Device Address/Command combination is invalid or an unimplemented Address is specified, then the MCP48FVBXX will command error that byte. To reset the SPI state machine, the CS pin must be driven to the V<sub>IH</sub> state.
    - If the LAT pin is High (V<sub>IH</sub>), reads of the volatile DAC Register address returns that DAC's output value, not the internal register.
    - **3:** Read commands ignore any High Voltage Command levels that are present on the HVC pin.

# 7.2.1 LAT PIN INTERACTION

During a Read command of the DACx Registers, if the LAT pin transitions from  $V_{IH}$  to  $V_{IL}$ , then the read data may be corrupted. This is due to the fact that the data being read is the output value and not the DAC register value. The LAT pin transition causes an update of the output value. Based on the DAC output value, the DACx register value, and the Command bit where the LAT pin transitions, the value being read could be corrupted.

If  $\overline{LAT}$  pin transitions occur during a read of the DACx register, it is recommended that sequential reads be performed until the two most recent read values match. Then the most recent read data is good.

#### 7.2.2 SINGLE READ

The Read command operation requires that the  $\overline{CS}$  pin be in the active state (V<sub>IL</sub>). Typically, the  $\overline{CS}$  pin will be in the inactive state (V<sub>IH</sub>) and is driven to the active state (V<sub>IL</sub>). The 24-bit Read command (Command Byte and Data Byte) is then clocked in on the SCK and SDI pins. The SDO pin starts driving data on the 8th bit (CMDERR bit), and the addressed data comes out on the 9th through 24th clocks.

|                                                                                                                                                                      | Address Command                                                                                                                                                                                                                                                                                               |             |             |             |             |   |   |             |   |   |   |   | Data bits (8, 10, or 12 bits) |   |   |   |   |   |   |   |   |   |   |   |                           |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------|-------------|-------------|---|---|-------------|---|---|---|---|-------------------------------|---|---|---|---|---|---|---|---|---|---|---|---------------------------|
| SDI                                                                                                                                                                  | A<br>D<br>4                                                                                                                                                                                                                                                                                                   | A<br>D<br>3 | A<br>D<br>2 | A<br>D<br>1 | A<br>D<br>0 | 1 | 1 | C M D E R R | Х | X | X | X | Х                             | X | X | Х | Х | X | X | Х | Х | Х | X | X |                           |
| SDO                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                             | 1           | 1           | 1           | 1           | 1 | 1 | 1           | 1 | 1 | 1 | 1 | d                             | d | d | d | d | d | d | d | d | d | d | d | Valid <sup>(1)</sup>      |
|                                                                                                                                                                      | 1                                                                                                                                                                                                                                                                                                             | 1           | 1           | 1           | 1           | 1 | 1 | 0           | 0 | 0 | 0 | 0 | 0                             | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Invalid <sup>(2, 3)</sup> |
| No                                                                                                                                                                   | Note 1: If a valid Address/Command occurs, then the data bits are dependent on the resolution of the device.<br>12-bit = D11:D00, 10-bit = D09:D00, and 8-bit = D07:D00. Data is right justified for ease of Host Controller<br>operation (i.e., no data manipulation before transmitting the desired value). |             |             |             |             |   |   |             |   |   |   |   |                               |   |   |   |   |   |   |   |   |   |   |   |                           |
|                                                                                                                                                                      | 2: Unimplemented data bits (D15:D12 on 12-bit device, D15:D10 on 10-bit device, D15:D08 on 8-bit device) will be output as '1'.                                                                                                                                                                               |             |             |             |             |   |   |             |   |   |   |   |                               |   |   |   |   |   |   |   |   |   |   |   |                           |
| 3: If an Error condition occurs (CMDERR = L), all following SDO bits will be low until the CMDERR condition is cleared (the CS pin is forced to the inactive state). |                                                                                                                                                                                                                                                                                                               |             |             |             |             |   |   |             |   |   |   |   |                               |   |   |   |   |   |   |   |   |   |   |   |                           |

FIGURE 7-6: Read Command - SDI and SDO States.

### 7.2.3 CONTINUOUS READS

Continuous-reads format allows the device's memory to be read quickly. Continuous reads are possible to all memory locations. Figure 7-7 shows the sequence for three continuous reads. The reads do not need to be to the same memory address.



FIGURE 7-7: Continuous-Reads Sequence.





# **MCP48FVBXX**

NOTES:

# 8.0 TYPICAL APPLICATIONS

The MCP48FVBXX devices are general purpose, single/dual-channel voltage output DACs for various applications where a precision operation with low power and volatile memory is needed.

Applications generally suited for the devices are:

- Set Point or Offset Trimming
- Sensor Calibration
- Portable Instrumentation (Battery-Powered)
- Motor Control

### 8.1 Power Supply Considerations

The power source should be as clean as possible. The power supply to the device is also used for the DAC voltage reference internally if the internal  $V_{DD}$  is selected as the resistor ladder's reference voltage (VRxB:VRxA = '00').

Any noise induced on the  $V_{DD}$  line can affect the DAC performance. Typical applications will require a bypass capacitor in order to filter out high-frequency noise on the  $V_{DD}$  line. The noise can be induced onto the power supply's traces or as a result of changes on the DAC output. The bypass capacitor helps to minimize the effect of these noise sources on signal integrity. Figure 8-1 shows an example of using two bypass capacitors (a 10  $\mu F$  tantalum capacitor and a 0.1  $\mu F$  ceramic capacitor) in parallel on the  $V_{DD}$  line. These capacitors should be placed as close to the  $V_{DD}$  pin as possible (within 4 mm). If the application circuit has separate digital and analog power supplies, the  $V_{DD}$  and  $V_{SS}$  pins of the device should reside on the analog plane.



### 8.2 Application Examples

The MCP48FVBXX devices are rail-to-rail output DACs designed to operate with a  $V_{DD}$  range of 2.7V to 5.5V. The internal output operational amplifier is robust enough to drive common, small-signal loads directly, thus eliminating the cost and size of external buffers for most applications. The user can use gain of 1 or 2 of the output operational amplifier by setting the Configuration register bits. Also, the user can use internal  $V_{DD}$  as the reference or use an external reference. Various user options and easy-to-use features make the devices suitable for various modern DAC applications.

Application examples include:

- Decreasing Output Step Size
- · Building a "Window" DAC
- Bipolar Operation
- Selectable Gain and Offset Bipolar Voltage Output
- Designing a Double-Precision DAC
- Building Programmable Current Source
- Serial Interface Communication Times
- Power Supply Considerations
- Layout Considerations

#### 8.2.1 DC SET POINT OR CALIBRATION

A common application for the devices is a digitally-controlled set point and/or calibration of variable parameters, such as sensor offset or slope. For example, the MCP48FVB2X provides 4096 output steps. If voltage reference is 4.096V (where Gx = '0'), the LSb size is 1 mV. If a smaller output step size is desired, a lower external voltage reference is needed.

#### 8.2.1.1 Decreasing Output Step Size

If the application is calibrating the bias voltage of a diode or transistor, a bias voltage range of 0.8V may be desired with about 200  $\mu$ V resolution per step. Two common methods to achieve small step size are:

- Using lower V<sub>REF</sub> pin voltage: Using an external voltage reference (V<sub>REF</sub>) is an option if the external reference is available with the desired output voltage range. However, occasionally, when using a low-voltage reference voltage, the noise floor causes a SNR error that is intolerable.
- Using a voltage divider on the DAC's output: Using a voltage divider provides some advantages when external voltage reference needs to be very low or when the desired output voltage is not available. In this case, a larger value reference voltage is used while two resistors scale the output range down to the precise desired level.

Figure 8-2 illustrates this concept. A bypass capacitor on the output of the voltage divider plays a critical function in attenuating the output noise of the DAC and the induced noise from the environment.



FIGURE 8-2: Example Circuit Of Set-Point or Threshold Calibration.

EQUATION 8-1: V<sub>OUT</sub> AND V<sub>TRIP</sub>

$$V_{OUT} = V_{REF} \cdot G \cdot \frac{DAC \, Register \, Value}{2^{N}}$$
$$V_{trip} = V_{OUT} \left(\frac{R_2}{R_1 + R_2}\right)$$

#### 8.2.1.2 Building a "Window" DAC

When calibrating a set point or threshold of a sensor, typically only a small portion of the DAC output range is utilized. If the LSb size is adequate enough to meet the application's accuracy needs, the unused range is sacrificed without consequences. If greater accuracy is needed, then the output range will need to be reduced to increase the resolution around the desired threshold.

If the threshold is not near V<sub>REF</sub>,  $2 * V_{REF}$ , or V<sub>SS</sub>, then creating a "window" around the threshold has several advantages. One simple method to create this "window" is to use a voltage divider network with a pull-up and pull-down resistor. Figures 8-3 and 8-5 illustrate this concept.



FIGURE 8-3: DAC. Single-Supply "Window"

#### EQUATION 8-2: V<sub>OUT</sub> AND V<sub>TRIP</sub> CALCULATIONS



### 8.3 Bipolar Operation

Bipolar operation is achievable by utilizing an external operational amplifier. This configuration is desirable due to the wide variety and availability of op amps. This allows a general purpose DAC, with its cost and availability advantages, to meet almost any desired output voltage range, power and noise performance.

Figure 8-4 illustrates a simple bipolar voltage source configuration. R<sub>1</sub> and R<sub>2</sub> allow the gain to be selected, while R<sub>3</sub> and R<sub>4</sub> shift the DAC's output to a selected offset. Note that R4 can be tied to V<sub>DD</sub> instead of V<sub>SS</sub> if a higher offset is desired.



**FIGURE 8-4:** Digitally-Controlled Bipolar Voltage Source Example Circuit.

#### EQUATION 8-3: V<sub>OUT</sub>, V<sub>OA+</sub>, AND V<sub>O</sub> CALCULATIONS

$$V_{OUT} = V_{REF} \bullet G \bullet \frac{DAC \text{ Register Value}}{2^{N}}$$
$$V_{OA+} = \frac{V_{OUT} \bullet R_{4}}{R_{3} + R_{4}}$$
$$V_{O} = V_{OA+} \bullet (I + \frac{R_{2}}{R_{1}}) \bullet V_{DD} \bullet (\frac{R_{2}}{R_{1}})$$

# 8.4 Selectable Gain and Offset Bipolar Voltage Output

In some applications, precision digital control of the output range is desirable. Figure 8-5 illustrates how to use DAC devices to achieve this in a bipolar or single-supply application.

This circuit is typically used for linearizing a sensor whose slope and offset varies.

The equation to design a bipolar "window" DAC would be utilized if  $R_3$ ,  $R_4$  and  $R_5$  are populated.

### Bipolar DAC Example

An output step size of 1 mV with an output range of  $\pm 2.05V$  is desired for a particular application.

**Step 1:** Calculate the range: +2.05V - (-2.05V) = 4.1V.

Step 2: Calculate the resolution needed:

4.1V/1 mV = 4100

Since  $2^{12}$  = 4096, 12-bit resolution is desired.

**Step 3:** The amplifier gain ( $R_2/R_1$ ), multiplied by full-scale V<sub>OUT</sub> (4.096V), must be equal to the desired minimum output to achieve bipolar operation. Since any gain can be realized by choosing resistor values ( $R_1 + R_2$ ), the V<sub>REF</sub> value must be selected first. If a V<sub>REF</sub> of 4.096V is used, solve for the amplifier's gain by setting the DAC to 0, knowing that the output needs to be -2.05V.

The equation can be simplified to:

#### EQUATION 8-4:

$$\frac{-R_2}{R_1} = \frac{-2.05}{4.096V} \qquad \qquad \frac{R_2}{R_1} = \frac{1}{2}$$

If  $R_1 = 20 \text{ k}\Omega$  and  $R_2 = 10 \text{ k}\Omega$ , the gain will be 0.5.

Step 4: Next, solve for  $R_3$  and  $R_4$  by setting the DAC to 4096, knowing that the output needs to be +2.05V.

### EQUATION 8-5:

$$\frac{R_4}{(R_3 + R_4)} = \frac{2.05V + (0.5 \cdot 4.096V)}{1.5 \cdot 4.096V} = \frac{2}{3}$$
  
If R<sub>4</sub> = 20 kΩ, then R<sub>3</sub> = 10 kΩ



FIGURE 8-5: Bipolar Voltage Source with Selectable Gain and Offset.

#### EQUATION 8-6: V<sub>OUT</sub>, V<sub>OA+</sub>, AND V<sub>O</sub> CALCULATIONS

$$V_{OUT} = V_{REF} \bullet G \bullet \frac{DAC \text{ Register Value}}{2^{N}}$$
$$V_{OA+} = \frac{V_{OUT} \bullet R_4 + V_{CC-} \bullet R_5}{R_3 + R_4}$$
$$V_O = \underbrace{V_{OA+} \bullet (I + \frac{R_2}{R_1})}_{\text{Offset Adjust}} - \underbrace{V_{IN} \bullet (\frac{R_2}{R_1})}_{\text{Gain Adjust}}$$

# EQUATION 8-7: BIPOLAR "WINDOW" DAC USING $R_4$ AND $R_5$

Thevenin  
Equivalent
$$\begin{cases}
V_{45} = \frac{V_{CC+}R_4 + V_{CC-}R_5}{R_4 + R_5} \\
V_{IN+} = \frac{V_{OUT}R_{45} + V_{45}R_3}{R_3 + R_{45}} \\
R_{45} = \frac{R_4R_5}{R_4 + R_5} \\
V_O = V_{IN+} \left(I + \frac{R_2}{R_1}\right) - V_A \left(\frac{R_2}{R_1}\right) \\
\bigcirc Offset Adjust Gain Adjust
\end{cases}$$

# 8.5 Designing a Double-Precision DAC

Figure 8-6 shows an example design of a single-supply voltage output capable of up to 24-bit resolution. This requires two 12-bit DACs. This design is simply a voltage divider with a buffered output.

#### **Double-Precision DAC Example**

If a similar application to the one developed in Bipolar DAC Example required a resolution of 1  $\mu$ V instead of 1 mV and a range of 0V to 4.1V, then 12-bit resolution would not be adequate.

**Step 1:** Calculate the resolution needed:

4.1V/1  $\mu$ V = 4.1 x 10<sup>6</sup>. Since 2<sup>22</sup> = 4.2 x 10<sup>6</sup>, 22-bit resolution is desired. Since DNL = ±1.0 LSb, this design can be attempted with the 12-bit DAC.

- Step 2: Since DAC1's  $V_{OUT1}$  has a resolution of 1 mV, its output only needs to be "pulled" 1/1000 to meet the 1  $\mu$ V target. Dividing  $V_{OUT0}$  by 1000 would allow the application to compensate for DAC1's DNL error.
- **Step 3:** If  $R_2$  is 100 $\Omega$ , then  $R_1$  needs to be 100 k $\Omega$ .
- **Step 4:** The resulting transfer function is shown in Equation 8-8.



FIGURE 8-6: Simple Double-Precision DAC using MCP48FVBX2.

### EQUATION 8-8: V<sub>OUT</sub> CALCULATION

$$V_{OUT} = \frac{V_{OUT0} \cdot R_2 + V_{OUT1} \cdot R_1}{R_1 + R_2}$$
  
Where:  
$$V_{OUT0} = (V_{REF} \cdot G \cdot DAC0 \text{ Register Value})/4096$$
$$V_{OUT1} = (V_{REF} \cdot G \cdot DAC1 \text{ Register Value})/4096$$
Gx = Selected Op Amp Gain

# 8.6 Building Programmable Current Source

Figure 8-7 shows an example of building a programmable current source using a voltage follower. The current sensor resistor is used to convert the DAC voltage output into a digitally-selectable current source.

The smaller  $\mathsf{R}_{SENSE}$  is, the less power dissipated across it. However, this also reduces the resolution that the current can be controlled.



FIGURE 8-7: Digitally-Controlled Current Source.

#### 8.7 Serial Interface Communication Times

Table 8-1 shows time/frequency of the supported operations of the SPI serial interface for the different serial interface operational frequencies. This, along with the  $V_{OUT}$  output performance (such as slew rate), would be used to determine your application's volatile DAC register update rate.

| <b>TABLE 8-1:</b> | SERIAL INTERFACE TIMES / FREQUENCIES |
|-------------------|--------------------------------------|
|                   |                                      |

| Com           | nano   | ł      |            |                       |        | ata Update                    |                       |                   |  |
|---------------|--------|--------|------------|-----------------------|--------|-------------------------------|-----------------------|-------------------|--|
|               | Co     | de     |            | # of Bit              |        | -bit/10-bit/12<br>ta Words/Se | Comments              |                   |  |
| Operation     | C<br>1 | C<br>0 | Mode       | Clocks <sup>(1)</sup> | 1 MHz  | 10 MHz                        | 20 MHz <sup>(2)</sup> |                   |  |
| Write Command | 0      | 0      | Single     | 24                    | 41,666 | 416,666                       | 833,333               |                   |  |
| Write Command | 0      | 0      | Continuous | 24 * n                | 41,666 | 416,666                       | 833,333               | For 10 data words |  |
| Read Command  | 1      | 1      | Single     | 24                    | 41,666 | 416,666                       | N.A.                  |                   |  |
|               | 1      | 1      | Continuous | 24 * n                | 41,666 | 416,666                       | N.A.                  | For 10 data words |  |

Note 1: "n" indicates the number of times the command operation is to be repeated.

2: Write command only.

#### 8.8 Design Considerations

In the design of a system with the MCP48FVBXX devices, the following considerations should be taken into account:

- Power Supply Considerations
- Layout Considerations

#### 8.8.1 POWER SUPPLY CONSIDERATIONS

The typical application will require a bypass capacitor in order to filter high-frequency noise which can be induced onto the power supply's traces. The bypass capacitor helps to minimize the effect of noise sources on signal integrity. Figure 8-8 illustrates an appropriate bypass strategy.

In this example, the recommended bypass capacitor value is 0.1  $\mu$ F. This capacitor should be placed as close (within 4 mm) to the device power pin (V<sub>DD</sub>) as possible.

The power source supplying these devices should be as clean as possible. If the application circuit has separate digital and analog power supplies,  $V_{DD}$  and  $V_{SS}$  should reside on the analog plane.



FIGURE 8-8: Connections.

Typical Microcontroller

# 8.8.2 LAYOUT CONSIDERATIONS

Several layout considerations may be applicable to your application. These may include:

- Noise
- PCB Area Requirements

#### 8.8.2.1 Noise

Inductively-coupled AC transients and digital switching noise can degrade the input and output signal integrity, potentially masking the MCP48FVBXX's performance. Careful board layout minimizes these effects and increases the Signal-to-Noise Ratio (SNR). Multi-layer boards utilizing a low-inductance ground plane, isolated inputs, isolated outputs and proper decoupling are critical to achieving the performance that the silicon is capable of providing. Particularly harsh environments may require shielding of critical signals.

Separate digital and analog ground planes are recommended. In this case, the V<sub>SS</sub> pin and the ground pins of the V<sub>DD</sub> capacitors should be terminated to the analog ground plane.

| Note: | Breadboards   | and | wire-wrapped | boards |  |  |
|-------|---------------|-----|--------------|--------|--|--|
|       | are not recom |     |              |        |  |  |

#### 8.8.2.2 PCB Area Requirements

In some applications, PCB area is a criteria for device selection. Table 8-2 shows the typical package dimensions and area for the 10-lead MSOP package.

#### TABLE 8-2: PACKAGE FOOTPRINT (1)

| Package  |      |      | Package Footprint      |       |                         |  |
|----------|------|------|------------------------|-------|-------------------------|--|
| Pins     | Туре | Code | Dimensions<br>ode (mm) |       | Area (mm <sup>2</sup> ) |  |
| <b>d</b> |      |      | Length                 | Width |                         |  |
| 10       | MSOP | UN   | 3.00                   | 4.90  | 14.70                   |  |

Note 1: Does not include recommended land pattern dimensions. Dimensions are typical values.

# **MCP48FVBXX**

NOTES:

# 9.0 DEVELOPMENT SUPPORT

Development support can be classified into two groups. These are:

- Development Tools
- Technical Documentation

# 9.1 Development Tools

The MCP48FVBXX devices currently do not have any development tools or bond-out boards. Please visit the Device's web product page (Development Tools tab) for the development tools availability after the release of this data sheet.

#### 9.2 Technical Documentation

Several additional technical documents are available to assist you in your design and development. These technical documents include Application Notes, Technical Briefs, and Design Guides. Table 9-1 lists some of these documents.

#### TABLE 9-1: TECHNICAL DOCUMENTATION

| Application<br>Note Number | Title                                                                            | Literature # |
|----------------------------|----------------------------------------------------------------------------------|--------------|
| AN1326                     | N1326 Using the MCP4728 12-Bit DAC for LDMOS Amplifier Bias Control Applications |              |
| —                          | - Signal Chain Design Guide                                                      |              |
| —                          | Analog Solutions for Automotive Applications Design Guide                        | DS01005      |

# **MCP48FVBXX**

NOTES:

# **10.0 PACKAGING INFORMATION**

# **10.1** Package Marking Information





| Device Number    | Code   | Device Number    | Code   |
|------------------|--------|------------------|--------|
| MCP48FVB01-E/UN  | 48FV01 | MCP48FVB02-E/UN  | 48FV02 |
| MCP48FVB01T-E/UN | 48FV01 | MCP48FVB02T-E/UN | 48FV02 |
| MCP48FVB11-E/UN  | 48FV11 | MCP48FVB12-E/UN  | 48FV12 |
| MCP48FVB11T-E/UN | 48FV11 | MCP48FVB12T-E/UN | 48FV12 |
| MCP48FVB21-E/UN  | 48FV21 | MCP48FVB22-E/UN  | 48FV22 |
| MCP48FVB21T-E/UN | 48FV21 | MCP48FVB22T-E/UN | 48FV22 |

| Legend | : XXX<br>Y<br>YY<br>WW<br>NNN<br>@3<br>*                                                                                                                                                          | Customer-specific information<br>Year code (last digit of calendar year)<br>Year code (last 2 digits of calendar year)<br>Week code (week of January 1 is week '01')<br>Alphanumeric traceability code<br>Pb-free JEDEC <sup>®</sup> designator for Matte Tin (Sn)<br>This package is Pb-free. The Pb-free JEDEC designator ((e3))<br>can be found on the outer packaging for this package. |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|        | : In the event the full Microchip part number cannot be marked on one line, it be carried over to the next line, thus limiting the number of availa characters for customer-specific information. |                                                                                                                                                                                                                                                                                                                                                                                             |

# 10-Lead Plastic Micro Small Outline Package (UN) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



Microchip Technology Drawing C04-021C Sheet 1 of 2
#### 10-Lead Plastic Micro Small Outline Package (UN) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



| DE1 | <b>AIL</b> | С |
|-----|------------|---|
|-----|------------|---|

| Units                    |    | MILLIMETERS |      |      |
|--------------------------|----|-------------|------|------|
| Dimension Limits         |    | MIN         | NOM  | MAX  |
| Number of Pins           | Ν  | 10          |      |      |
| Pitch                    | е  | 0.50 BSC    |      |      |
| Overall Height           | Α  | 1.10        |      |      |
| Molded Package Thickness | A2 | 0.75        | 0.85 | 0.95 |
| Standoff                 | A1 | 0.00        | -    | 0.15 |
| Overall Width            | Е  | 4.90 BSC    |      |      |
| Molded Package Width     | E1 | 3.00 BSC    |      |      |
| Overall Length           | D  | 3.00 BSC    |      |      |
| Foot Length              | L  | 0.40        | 0.60 | 0.80 |
| Footprint                | L1 | 0.95 REF    |      |      |
| Foot Angle               | φ  | 0°          | -    | 8°   |
| Lead Thickness           | С  | 0.08        | -    | 0.23 |
| Lead Width               | b  | 0.15 - 0.33 |      |      |

#### Notes:

1. Pin 1 visual index feature may vary, but must be located within the hatched area.

- Dimensions D and E1 do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm per side.
- Dimensioning and tolerancing per ASME Y14.5M.
   BSC: Basic Dimension. Theoretically exact value shown without tolerances.
   REF: Reference Dimension, usually without tolerance, for information purposes only.

Microchip Technology Drawing C04-021C Sheet 2 of 2

### 10-Lead Plastic Micro Small Outline Package (UN) [MSOP]

**Note:** For the most current package drawings, please see the Microchip Packaging Specification located at http://www.microchip.com/packaging



#### **RECOMMENDED LAND PATTERN**

|                          | Units |      | MILLIMETERS |      |  |
|--------------------------|-------|------|-------------|------|--|
| Dimension Limits         |       | MIN  | NOM         | MAX  |  |
| Contact Pitch            | E     |      | 0.50 BSC    |      |  |
| Contact Pad Spacing      | С     |      | 4.40        |      |  |
| Overall Width            | Z     |      |             | 5.80 |  |
| Contact Pad Width (X10)  | X1    |      |             | 0.30 |  |
| Contact Pad Length (X10) | Y1    |      |             | 1.40 |  |
| Distance Between Pads    | G1    | 3.00 |             |      |  |
| Distance Between Pads    | GX    | 0.20 |             |      |  |

Notes:

1. Dimensioning and tolerancing per ASME Y14.5M

BSC: Basic Dimension. Theoretically exact value shown without tolerances.

Microchip Technology Drawing No. C04-2021A

# APPENDIX A: REVISION HISTORY

# **Revision A (December 2015)**

• Original release of this document.

# APPENDIX B: TERMINOLOGY

#### B.1 Resolution

Resolution is the number of DAC output states that divide the full-scale range. For the 12-bit DAC, the resolution is  $2^{12}$ , meaning the DAC code ranges from 0 to 4095.

| Note: | When there are $2^{N}$ resistors in the resistor<br>ladder and $2^{N}$ tap points, the full-scale<br>DAC register code is the resistor element |
|-------|------------------------------------------------------------------------------------------------------------------------------------------------|
|       | (1 LSb) from the source reference voltage ( $V_{DD}$ or $V_{REF}$ ).                                                                           |

### B.2 Least Significant Bit (LSb)

This is the voltage difference between two successive codes. For a given output voltage range, it is divided by the resolution of the device (Equation B-1). The range may be  $V_{DD}$  (or  $V_{REF}$ ) to  $V_{SS}$  (ideal), the DAC register codes across the linear range of the output driver (Measured 1), or full-scale to zero-scale (Measured 2).

#### EQUATION B-1: LSb VOLTAGE CALCULATION

| Ideal<br>$V_{LSb(IDEAL)} = \frac{V_{DD}}{2^N}$ or $\frac{V_{REF}}{2^N}$   |  |
|---------------------------------------------------------------------------|--|
| Measured 1                                                                |  |
| $V_{LSb(Measured)} = \frac{V_{OUT(@4000)} - V_{OUT(@100)}}{(4000 - 100)}$ |  |
| Measured 2                                                                |  |
| $V_{LSb} = \frac{V_{OUT(@FS)} - V_{OUT(@ZS)}}{2^N - 1}$                   |  |
| 2 <sup>N</sup> = 4096 (MCP48FXB2X)                                        |  |
| = 1024 (MCP48FXB1X)                                                       |  |
| = 256 (MCP48FXB0X)                                                        |  |

#### **B.3** Monotonic Operation

Monotonic operation means that the device's output voltage (V<sub>OUT</sub>) increases with every 1 code step (LSb) increment (from V<sub>SS</sub> to the DAC's reference voltage (V<sub>DD</sub> or V<sub>REF</sub>)).





### B.4 Full-Scale Error (E<sub>FS</sub>)

The Full-Scale Error (see Figure B-3) is the error on the V<sub>OUT</sub> pin relative to the expected V<sub>OUT</sub> voltage (theoretical) for the maximum device DAC register code (code FFFh for 12-bit, code 3FFh for 10-bit, and code FFh for 8-bit) (see Equation B-2). The error is dependent on the resistive load on the V<sub>OUT</sub> pin (and where that load is tied to, such as V<sub>SS</sub> or V<sub>DD</sub>). For loads (to V<sub>SS</sub>) greater than specified, the full-scale error will be greater.

The error in bits is determined by the theoretical voltage step size to give an error in LSb.

#### EQUATION B-2: FULL-SCALE ERROR

 $E_{FS} = \frac{V_{OUT(@FS)} - V_{IDEAL(@FS)}}{V_{LSb(IDEAL)}}$ 

Where:

E<sub>FS</sub> is expressed in LSb.

$$\begin{split} V_{OUT(@FS)} &= \text{The } V_{OUT} \text{ voltage when the DAC} \\ & \text{register code is at full-scale.} \\ V_{IDEAL(@FS)} &= \text{The ideal output voltage when the} \\ & \text{DAC register code is at full-scale.} \\ & V_{LSb(IDEAL)} &= \text{The theoretical voltage step size.} \end{split}$$

# B.5 Zero-Scale Error (E<sub>ZS</sub>)

The Zero-Scale Error (see Figure B-2) is the difference between the ideal and the measured V<sub>OUT</sub> voltage with the DAC register code equal to 000h (Equation B-3). The error is dependent on the resistive load on the V<sub>OUT</sub> pin (and where that load is tied to, such as V<sub>SS</sub> or V<sub>DD</sub>). For loads (to V<sub>DD</sub>) greater than specified, the zero-scale error will be greater.

The error in bits is determined by the theoretical voltage step size to give an error in LSb.

#### EQUATION B-3: ZERO-SCALE ERROR

| $E_{ZS} = \frac{V_{OUT(@ZS)}}{V_{OUT(@ZS)}}$                                                      |  |  |  |  |
|---------------------------------------------------------------------------------------------------|--|--|--|--|
| $-2S = \frac{1}{V_{LSb(IDEAL)}}$                                                                  |  |  |  |  |
| Where:                                                                                            |  |  |  |  |
| E <sub>ZS</sub> is expressed in LSb.                                                              |  |  |  |  |
| V <sub>OUT(@ZS)</sub> = The V <sub>OUT</sub> voltage when the DAC register code is at zero-scale. |  |  |  |  |
| $V_{LSb(IDEAL)}$ = The theoretical voltage step size.                                             |  |  |  |  |

#### B.6 Total Unadjusted Error (E<sub>T</sub>)

The Total Unadjusted Error ( $E_T$ ) is the difference between the ideal and measured  $V_{OUT}$  voltage. Typically, calibration of the output voltage is implemented to improve system performance.

The error in bits is determined by the theoretical voltage step size to give an error in LSb.

Equation B-4 shows the Total Unadjusted Error calculation.

#### EQUATION B-4: TOTAL UNADJUSTED ERROR CALCULATION

| $E_{T} = \frac{(V_{OUT\_Actual(@code)} - V_{OUT\_Ideal(@Code)})}{V_{LSb(Ideal)}}$ |                                                                                                                                     |  |  |  |  |
|-----------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| Where:                                                                            |                                                                                                                                     |  |  |  |  |
| E <sub>T</sub> is expressed in LSb.                                               |                                                                                                                                     |  |  |  |  |
| V <sub>OUT_Actual(@code)</sub>                                                    | = The measured DAC output voltage at the specified code.                                                                            |  |  |  |  |
| V <sub>OUT_</sub> Ideal(@code)                                                    | <ul> <li>The calculated DAC output voltage at the specified code.</li> <li>( code * V<sub>LSb(Ideal)</sub> )</li> </ul>             |  |  |  |  |
| V <sub>LSb(Ideal)</sub>                                                           | = V <sub>REF</sub> /# Steps<br>12-bit = V <sub>REF</sub> /4096<br>10-bit = V <sub>REF</sub> /1024<br>8-bit = V <sub>REF</sub> / 256 |  |  |  |  |

## B.7 Offset Error (E<sub>OS</sub>)

The offset error is the delta voltage of the  $V_{OUT}$  voltage from the ideal output voltage at the specified code. This code is specified where the output amplifier is in the linear operating range; for the MCP48FVBXX we specify code 100 (decimal). Offset error does not include gain error. Figure B-2 illustrates this.

This error is expressed in mV. Offset error can be negative or positive. The offset error can be calibrated by software in application circuits.



FIGURE B-2: OFFSET ERROR AND ZERO-SCALE ERROR.

## B.8 Offset Error Drift (E<sub>OSD</sub>)

Offset error drift is the variation in offset error due to a change in ambient temperature. Offset error drift is typically expressed in  $ppm/^{o}C$  or  $\mu V/^{o}C$ .

### B.9 Gain Error (E<sub>G</sub>)

Gain error is a calculation based on the ideal slope using the voltage boundaries for the linear range of the output driver (ex code 100 and code 4000) (see Figure B-3). The gain error calculation nullifies the device's offset error.

Gain error indicates how well the slope of the actual transfer function matches the slope of the ideal transfer function. Gain error is usually expressed as percent of full-scale range (% of FSR) or in LSb. FSR is the ideal full-scale voltage of the DAC (see Equation B-5).



FIGURE B-3: GAIN ERROR AND FULL-SCALE ERROR EXAMPLE.

#### EQUATION B-5: EXAMPLE GAIN ERROR



#### **B.10** Gain-Error Drift (E<sub>GD</sub>)

Gain-error drift is the variation in gain error due to a change in ambient temperature. Gain error drift is typically expressed in ppm/<sup>o</sup>C (of full-scale range).

### B.11 Integral Nonlinearity (INL)

The Integral Nonlinearity (INL) error is the maximum deviation of an actual transfer function from an ideal transfer function (straight line) passing through the defined end points of the DAC transfer function (after offset and gain errors have been removed).

In the MCP48FVBXX, INL is calculated using the defined end points, DAC code 100 and code 4000. INL can be expressed as a percentage of full-scale range (FSR) or in LSb. INL is also called Relative Accuracy. Equation B-6 shows how to calculate the INL error in LSb and Figure B-4 shows an example of INL accuracy.

Positive INL means higher  $V_{OUT}$  voltage than ideal. Negative INL means lower  $V_{OUT}$  voltage than ideal.

#### EQUATION B-6: INL ERROR





#### B.12 Differential Nonlinearity (DNL)

The Differential Nonlinearity (DNL) error (see Figure B-5) is the measure of step size between codes in actual transfer function. The ideal step size between codes is 1 LSb. A DNL error of zero would imply that every code is exactly 1 LSb wide. If the DNL error is less than 1 LSb, the DAC guarantees monotonic output and no missing codes. Equation B-7 shows how to calculate the DNL error between any two adjacent codes in LSb.

#### EQUATION B-7: DNL ERROR





### B.13 Settling Time

Settling time is the time delay required for the V<sub>OUT</sub> voltage to settle into its new output value. This time is measured from the start of code transition to when the V<sub>OUT</sub> voltage is within the specified accuracy.

In the MCP48FVBXX, the settling time is a measure of the time delay until the  $V_{OUT}$  voltage reaches within 0.5 LSb of its final value, when the volatile DAC Register changes from 1/4 to 3/4 of the full-scale range (12-bit device: 400h to C00h).

### B.14 Major-Code Transition Glitch

Major-Code transition glitch is the impulse energy injected into the DAC analog output when the code in the DAC register changes state. It is normally specified as the area of the glitch in nV-Sec, and is measured when the digital code is changed by 1 LSb at the major carry transition.

Example: 011...111 to 100...000 or 100...000 to 011...111

### B.15 Digital Feedthrough

Digital feedthrough is the glitch that appears at the analog output, caused by coupling from the digital input pins of the device. The area of the glitch is expressed in nV-Sec, and is measured with a full-scale change on the digital input pins.

Example: all 0s to all 1s and vice versa.

The digital feedthrough is measured when the DAC is not being written to the output register.

#### B.16 -3 dB Bandwidth

This is the frequency of the signal at the V<sub>REF</sub> pin that causes the voltage at the V<sub>OUT</sub> pin to fall -3 dB value from a static value on the V<sub>REF</sub> pin. The output decreases due to the RC characteristics of the resistor ladder and the characteristics of the output buffer.

#### B.17 Power-Supply Sensitivity (PSS)

PSS indicates how the output of the DAC is affected by changes in the supply voltage. PSS is the ratio of the change in  $V_{OUT}$  to a change in  $V_{DD}$  for mid-scale output of the DAC. The  $V_{OUT}$  is measured while the  $V_{DD}$  is varied from 5.5V to 2.7V as a step ( $V_{REF}$  voltage held constant), and expressed in %/%, which is the % change of the DAC output voltage with respect to the % change of the V<sub>DD</sub> voltage.





# B.18 Power-Supply Rejection Ratio (PSRR)

PSRR indicates how the output of the DAC is affected by changes in the supply voltage. PSRR is the ratio of the change in  $V_{OUT}$  to a change in  $V_{DD}$  for full-scale output of the DAC. The  $V_{OUT}$  is measured while the  $V_{DD}$  is varied ± 10% (V<sub>REF</sub> voltage held constant), and expressed in dB or  $\mu$ V/V.

#### B.19 V<sub>OUT</sub> Temperature Coefficient

The V<sub>OUT</sub> Temperature Coefficient quantifies the error in the resistor ladder's resistance ratio (DAC Register code value) and Output Buffer due to temperature drift.

#### **B.20** Absolute Temperature Coefficient

The absolute temperature coefficient quantifies the error in the end-to-end output voltage (Nominal output voltage  $V_{OUT}$ ) due to temperature drift. For a DAC this error is typically not an issue due to the ratiometric aspect of the output.

#### **B.21 Noise Spectral Density**

Noise spectral density is a measurement of the device's internally-generated random noise, and is characterized as a spectral density (voltage per  $\sqrt{Hz}$ ). It is measured by loading the DAC to the mid-scale value and measuring the noise at the V<sub>OUT</sub> pin. It is measured in nV/ $\sqrt{Hz}$ .

# **PRODUCT IDENTIFICATION SYSTEM**

To order or obtain information, e.g., on pricing or delivery, refer to the factory or the listed sales office.

|                       | x (1) x (xx                                                                           | Examples:                                                              |                                                                                                                                                                                             |  |
|-----------------------|---------------------------------------------------------------------------------------|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| PART NO.              | X <sup>(1)</sup> X — <u>/XX</u><br>Tape and Temperature Package<br>Reel Range         | c<br>te                                                                | i-bit V <sub>OUT</sub> resolution, Single<br>hannel, Tube, Extended<br>emperature, 10-lead MSOP<br>ackage<br>i-bit V <sub>OUT</sub> resolution, Single                                      |  |
| Device:               | MCP48FVB01: Single-Channel 8-Bit Volatile DAC<br>with External + Internal References  | c<br>E                                                                 | hannel, Tape and Reel,<br>Extended temperature,<br>0-lead MSOP Package                                                                                                                      |  |
|                       | MCP48FVB02: Dual-Channel 8-Bit Volatile DAC<br>with External + Internal References    |                                                                        | 0-bit V <sub>OUT</sub> resolution, Single                                                                                                                                                   |  |
|                       | MCP48FVB11: Single-Channel 10-Bit Volatile DAC<br>with External + Internal References | te<br>p                                                                | channel, Tube, Extended<br>temperature, 10-lead MSOP<br>package                                                                                                                             |  |
|                       | MCP48FVB12: Dual-Channel 10-Bit Volatile DAC<br>with External + Internal References   | c                                                                      | 10-bit V <sub>OUT</sub> resolution, Single channel, Tape and Reel, Extended temperature,                                                                                                    |  |
|                       | MCP48FVB21: Single-Channel 12-Bit Volatile DAC<br>with External + Internal References |                                                                        | 10-lead MSOP package                                                                                                                                                                        |  |
|                       | MCP48FVB22: Dual-Channel 12-Bit Volatile DAC<br>with External + Internal References   | c<br>te                                                                | 12-bit V <sub>OUT</sub> resolution, Single<br>channel, Tube, Extended<br>temperature, 10-lead MSOP<br>package                                                                               |  |
| Tape and Reel:        | T = Tape and Reel <sup>(1)</sup><br>Blank = Tube                                      | b) MCP48FVB21T-E/UN: 1<br>c<br>E                                       | 2-bit V <sub>OUT</sub> resolution, Single<br>hannel, Tape and Reel,<br>Extended temperature,<br>0-lead MSOP package                                                                         |  |
| Temperature<br>Range: | $E = -40^{\circ}C$ to +125°C (Extended)                                               | c<br>te                                                                | 2-bit V <sub>OUT</sub> resolution, Dual<br>hannel, Tube, Extended<br>emperature, 10-lead MSOP                                                                                               |  |
| Package:              | UN = Plastic Micro Small Outline (MSOP),<br>10-Lead                                   | b) MCP48FVB22T-E/UN: 1<br>c<br>E                                       | ackage<br>2-bit V <sub>OUT</sub> resolution, Dual<br>hannel, Tape and Reel,<br>:xtended temperature,<br>0-lead MSOP package                                                                 |  |
|                       |                                                                                       | catalog part nur<br>is used for or<br>printed on the<br>your Microchip | identifier only appears in the<br>mber description. This identifier<br>rdering purposes and is not<br>device package. Check with<br>o sales office for package<br>the Tape and Reel option. |  |

# **MCP48FVBXX**

NOTES:

#### Note the following details of the code protection feature on Microchip devices:

- · Microchip products meet the specification contained in their particular Microchip Data Sheet.
- Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions.
- There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property.
- Microchip is willing to work with the customer who is concerned about the integrity of their code.
- Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable."

Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act.

Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated.

# QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949=

#### Trademarks

The Microchip name and logo, the Microchip logo, dsPIC, FlashFlex, flexPWR, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, MediaLB, MOST, MOST logo, MPLAB, OptoLyzer, PIC, PICSTART, PIC<sup>32</sup> logo, RightTouch, SpyNIC, SST, SST Logo, SuperFlash and UNI/O are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

The Embedded Control Solutions Company and mTouch are registered trademarks of Microchip Technology Incorporated in the U.S.A.

Analog-for-the-Digital Age, BodyCom, chipKIT, chipKIT logo, CodeGuard, dsPICDEM, dsPICDEM.net, ECAN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, KleerNet, KleerNet logo, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, RightTouch logo, REAL ICE, SQI, Serial Quad I/O, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries.

SQTP is a service mark of Microchip Technology Incorporated in the U.S.A.

Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries.

GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries.

All other trademarks mentioned herein are property of their respective companies.

© 2015, Microchip Technology Incorporated, Printed in the U.S.A., All Rights Reserved.

ISBN: 978-1-5224-0047-9

Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEEL0Q® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and mulfacture of development systems is ISO 9001:2000 certified.



# **Worldwide Sales and Service**

#### AMERICAS

Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support

Web Address: www.microchip.com

Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455

Austin, TX Tel: 512-257-3370

Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088

**Chicago** Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075

**Cleveland** Independence, OH Tel: 216-447-0464 Fax: 216-447-0643

**Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924

**Detroit** Novi, MI Tel: 248-848-4000

Houston, TX Tel: 281-894-5983

Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453

Los Angeles Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608

New York, NY Tel: 631-435-6000

San Jose, CA Tel: 408-735-9110

**Canada - Toronto** Tel: 905-673-0699 Fax: 905-673-6509

#### ASIA/PACIFIC

Asia Pacific Office Suites 3707-14, 37th Floor Tower 6, The Gateway

Harbour City, Kowloon Hong Kong Tel: 852-2943-5100 Fax: 852-2401-3431

Australia - Sydney Tel: 61-2-9868-6733 Fax: 61-2-9868-6755

**China - Beijing** Tel: 86-10-8569-7000 Fax: 86-10-8528-2104

**China - Chengdu** Tel: 86-28-8665-5511 Fax: 86-28-8665-7889

China - Chongqing Tel: 86-23-8980-9588 Fax: 86-23-8980-9500

China - Dongguan Tel: 86-769-8702-9880

**China - Hangzhou** Tel: 86-571-8792-8115 Fax: 86-571-8792-8116

**China - Hong Kong SAR** Tel: 852-2943-5100 Fax: 852-2401-3431

**China - Nanjing** Tel: 86-25-8473-2460 Fax: 86-25-8473-2470

**China - Qingdao** Tel: 86-532-8502-7355 Fax: 86-532-8502-7205

**China - Shanghai** Tel: 86-21-5407-5533 Fax: 86-21-5407-5066

China - Shenyang Tel: 86-24-2334-2829 Fax: 86-24-2334-2393

**China - Shenzhen** Tel: 86-755-8864-2200 Fax: 86-755-8203-1760

**China - Wuhan** Tel: 86-27-5980-5300 Fax: 86-27-5980-5118

**China - Xian** Tel: 86-29-8833-7252 Fax: 86-29-8833-7256 ASIA/PACIFIC

**China - Xiamen** Tel: 86-592-2388138 Fax: 86-592-2388130

China - Zhuhai Tel: 86-756-3210040 Fax: 86-756-3210049

India - Bangalore Tel: 91-80-3090-4444 Fax: 91-80-3090-4123

India - New Delhi Tel: 91-11-4160-8631 Fax: 91-11-4160-8632

India - Pune Tel: 91-20-3019-1500

**Japan - Osaka** Tel: 81-6-6152-7160 Fax: 81-6-6152-9310

**Japan - Tokyo** Tel: 81-3-6880- 3770 Fax: 81-3-6880-3771

**Korea - Daegu** Tel: 82-53-744-4301 Fax: 82-53-744-4302

Korea - Seoul Tel: 82-2-554-7200 Fax: 82-2-558-5932 or 82-2-558-5934

Malaysia - Kuala Lumpur Tel: 60-3-6201-9857 Fax: 60-3-6201-9859

Malaysia - Penang Tel: 60-4-227-8870 Fax: 60-4-227-4068

Philippines - Manila Tel: 63-2-634-9065 Fax: 63-2-634-9069

**Singapore** Tel: 65-6334-8870 Fax: 65-6334-8850

**Taiwan - Hsin Chu** Tel: 886-3-5778-366 Fax: 886-3-5770-955

**Taiwan - Kaohsiung** Tel: 886-7-213-7828

**Taiwan - Taipei** Tel: 886-2-2508-8600 Fax: 886-2-2508-0102

Thailand - Bangkok Tel: 66-2-694-1351 Fax: 66-2-694-1350

#### EUROPE

Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393

**Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829

France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79

Germany - Dusseldorf Tel: 49-2129-3766400

Germany - Karlsruhe Tel: 49-721-625370

**Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44

**Italy - Milan** Tel: 39-0331-742611 Fax: 39-0331-466781

Italy - Venice Tel: 39-049-7625286

**Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340

Poland - Warsaw Tel: 48-22-3325737

**Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91

Sweden - Stockholm Tel: 46-8-5090-4654

**UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820

07/14/15