#### **FEATURES** - Provides six ultra-low skew copies of the selected input - 2:1 MUX input included for clock switchover applications - Guaranteed AC performance over temperature and voltage: - Clock frequency range: DC to > 6GHz - <290ps IN-to-OUT t<sub>pd</sub> - <60ps t<sub>r</sub> / t<sub>f</sub> times - <20ps skew (output-to-output) - Unique input isolation design minimizes crosstalk - Ultra low-jitter design: - <1ps<sub>RMS</sub> random jitter - <10ps<sub>pp</sub> total jitter (clock) - <1ps<sub>RMS</sub> cycle-to-cycle jitter - <0.7ps<sub>RMS</sub> crosstalk-induced jitter - Low supply voltage operation: 2.5V and 3.3V - Unique input termination and VT pin accepts DCcoupled and AC-coupled inputs (CML, PECL, LVDS) - Internal 50ý output source termination - 400mV CML output swing - -40°C to +85°C temperature range - Available in 32-pin (5mm x 5mm) MLF® package Precision Edge® #### **DESCRIPTION** The SY58034U is a 2.5V/3.3V precision, high-speed 1:6 fanout buffer capable of handling clocks up to 6GHz. A differential 2:1 MUX input is included for redundant clock switchover applications. The differential input includes Micrel's unique, 3-pin input termination architecture that allows the device to interface to any differential signal (AC- or DC-coupled) as small as 100mV without any level shifting or termination resistor networks in the signal path. The outputs are 50ý source terminated CML, with extremely fast rise/fall times guaranteed to be less than 60ps. The SY58034U operates from a 2.5V $\pm$ 5% supply or a 3.3V $\pm$ 10% supply and is guaranteed over the full industrial temperature range of $-40^{\circ}$ C to $+85^{\circ}$ C. For applications that require LVPECL outputs, consider the SY58035U or SY58036U Multiplexers. The SY58034U is part of Micrel's high-speed, Precision Edge<sup>®</sup> product line. All support documentation can be found on Micrel's web site at www.micrel.com. #### **APPLICATIONS** - Redundant clock distribution - All SONET/SDH clock distribution - All Fibre Channel distribution - All Gigabit Ethernet clock distribution #### **FUNCTIONAL BLOCK DIAGRAM** Precision Edge is a registered trademark of Micrel, Inc. MicroLeadFrame and MLF are registered trademarks of Amkor Technology, Inc. Rev.: E Amendment: /0 Issue Date: August 2007 ## PACKAGE/ORDERING INFORMATION 32-Pin MLF® (MLF-32) # Ordering Information<sup>(1)</sup> | Part Number | Package<br>Type | Operating Range | Package<br>Marking | Lead<br>Finish | |--------------------------------|-----------------|-----------------|------------------------------------------|-------------------| | SY58034UMI | MLF-32 | Industrial | SY58034U | Sn-Pb | | SY58034UMITR <sup>(2)</sup> | MLF-32 | Industrial | SY58034U | Sn-Pb | | SY58034UMG <sup>(3)</sup> | MLF-32 | Industrial | SY58034U with Pb-free bar-line indicator | NiPdAu<br>Pb-Free | | SY58034UMGTR <sup>(2, 3)</sup> | MLF-32 | Industrial | SY58034U with Pb-free bar-line indicator | NiPdAu<br>Pb-Free | #### Notes: - 1. Contact factory for die availability. Dice are guaranteed at $T_A$ = 25°C, DC electricals only. - 2. Tape and Reel. - 3. Pb-Free package recommended for new designs. ### PIN DESCRIPTION | Pin Number | Pin Name | Pin Function | |----------------------------------------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1, 4<br>5, 8 | INO, /INO<br>IN1, /IN1 | Differential Input: These input pairs are the differential signal inputs to the device. These inputs accept AC- or DC-coupled signals as small as 100mV. Each pin of a pair internally terminates to a VT pin through 50ý. Note that these inputs will default to an indeterminate state if left open. Please refer to the "Input Interface Applications" section for more details. | | 2, 6 | VT0, VT1 | Input Termination Center-Tap: Each side of the differential input pair terminates to a VT pin. The VT0 and VT1 pins provide a center-tap to a termination network for maximum interface flexibility. See "Input Interface Applications" section for more details. | | 31 | SEL | This single-ended TTL/CMOS-compatible input selects the inputs to the multiplexer. Note that this input is internally connected to a 25ký pull-up resistor and will default to a logic HIGH state if left open. The MUX select switchover function is asynchronous. | | 10 | NC | No connect. | | 11, 16, 18,<br>23, 25, 30 | VCC | Positive Power Supply: Bypass with $0.1\mu F^{TMTM}0.01\mu F$ low ESR capacitors and place as close to the VCC pins as possible. | | 29, 28<br>27, 26<br>22, 21<br>20, 19<br>15, 14<br>13, 12 | Q0, /Q0,<br>Q1, /Q1,<br>Q2, /Q2,<br>Q3, /Q3,<br>Q4, /Q4,<br>Q5, /Q5 | Differential Outputs: These CML output pairs are low skew output copies of the selected input. The output stage is optimized to deliver a 400mV swing (single-ended) into 50ý. Each output includes a 50ý source-termination resistor, thus minimizing any return reflections. Unused output pins may be left floating. Please refer to the "Truth Table" for details. | | 9, 17, 24, 32 | GND,<br>Exposed Pad | Ground. Ground pin and exposed pad must be connected to the same ground plane. | | 3, 7 | VREF-AC0,<br>VREF-AC1 | Reference Voltage: These output biases to $V_{CC}$ –1.2V. It is used for AC-coupling inputs (IN, /IN). Connect $V_{REF-AC}$ directly to the VT pin. Bypass with 0.01 $\mu$ F low ESR capacitor to $V_{CC}$ . See "Input Interface Applications" section. Maximum sink/source current is $\pm 1.5$ mA. Due to the limited capability, the VREF-AC pin is only intended to drive its respective VT pin. | # TRUTH TABLE | SEL | | |-----|--------------------| | 0 | IN0 Input Selected | | 1 | IN1 Input Selected | # **Absolute Maximum Ratings**(1) | Power Supply Voltage (V <sub>CC</sub> )0.5V to +4.0V | |--------------------------------------------------------------------------------| | Input Voltage (V <sub>IN</sub> )0.5V to V <sub>CC</sub> | | CML Output Voltage (V $_{\rm OUT}$ )V $_{\rm CC}$ –1.0V to V $_{\rm CC}$ +0.5V | | Termination Current | | Source or sink current on VT pin±100mA | | Input Current | | Source or sink current on IN, /IN pin±50mA | | Source or sink current on VREF-AC pin±2mA | | Lead Temperature (soldering, 20 sec.) 260°C | | Storage Temperature Range (T $_{\!S}$ )65°C to +150°C | # Operating Ratings<sup>(2)</sup> | Power Supply Voltage (V <sub>CC</sub> ) | | |-----------------------------------------------|---------------| | Ambient Temperature Range (T <sub>A</sub> ) | 40°C to +85°C | | Package Thermal Resistance <sup>(3)</sup> | | | $MLF^{\mathbb{B}}\left(\theta_{JA}\right)$ | 0500444 | | Still-Air<br>MLF $^{\otimes}$ ( $\psi_{JB}$ ) | 35°C/VV | | Junction-to-Board | 16°C/W | ### DC ELECTRICAL CHARACTERISTICS(4) $T_A = -40$ °C to 85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |----------------------|--------------------------------------------|-------------------------------|----------------------|----------------------|----------------------|-------| | V <sub>CC</sub> | Power Supply Voltage | | 2.375 | 2.5 | 2.625 | V | | | | | 3.0 | 3.3 | 3.6 | V | | I <sub>CC</sub> | Power Supply Current | No load, max. V <sub>CC</sub> | | 245 | 320 | mA | | R <sub>DIFF_IN</sub> | Differential Input Resistance<br> IN-/IN | | 90 | 100 | 110 | ý | | R <sub>IN</sub> | Input Resistance (IN-to-VT) | | 45 | 50 | 55 | ý | | $V_{IH}$ | Input HIGH Voltage (IN, /IN) | Note 5 | V <sub>CC</sub> -1.6 | | V <sub>CC</sub> | V | | V <sub>IL</sub> | Input LOW Voltage (IN, /IN) | | 0 | | V <sub>IH</sub> -0.1 | V | | $V_{IN}$ | Input Voltage Swing (IN, /IN) | See Figure 1a. | 0.1 | | 1.7 | V | | V <sub>DIFF_IN</sub> | Differential Input Voltage Swing IN, /IN | See Figure 1b. | 0.2 | | | V | | V <sub>T</sub> IN | IN to V <sub>T</sub> (IN, /IN) | | | | 1.28 | V | | V <sub>REF-AC</sub> | Reference Voltage | | V <sub>CC</sub> -1.3 | V <sub>CC</sub> -1.2 | V <sub>CC</sub> -1.1 | V | #### Notes: - 1. Permanent device damage may occur if the measurements in the "Absolute Maximum Ratings" section are exceeded. This is a stress rating only and functional operation is not implied at conditions other than those detailed in the operational sections of this data sheet. Exposure to absolute maximum ratings conditions for extended periods may affect device reliability. - 2. The data sheet limits are not guaranteed if the device is operated beyond the operating ratings. - 3. Thermal performance assumes exposed pad is soldered (or equivalent) to the device's most negative potential on the PCB. $\Psi_{JB}$ and $\theta_{JA}$ are determined for a 4-layer board in a still air, unless otherwise stated. - 4. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. - 5. V<sub>IH</sub> (min) not lower than 1.2V. # CML OUTPUT DC ELECTRICAL CHARACTERISTICS(6) $V_{CC}$ = 2.5V ±5% or 3.3V ±10%; $T_A$ = -40°C to 85°C; $R_L$ = 100ý across each output pair or equivalent, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------------|-----------------------------------|--------------------------|------------------------|-----|-----------------|-------| | V <sub>OH</sub> | Output HIGH Voltage | $R_L = 50$ ý to $V_{CC}$ | V <sub>CC</sub> -0.020 | | V <sub>CC</sub> | V | | V <sub>OUT</sub> | Output Voltage Swing | See Figure 1a. | 325 | 400 | | mV | | V <sub>DIFF_OUT</sub> | Differential Output Voltage Swing | See Figure 1b. | 650 | 800 | | mV | | R <sub>OUT</sub> | Output Source Impedance | | 40 | 50 | 60 | ý | # LVTTL/CMOS DC ELECTRICAL CHARACTERISTICS(6) $\rm V_{CC}$ = 2.5V ±5% or 3.3V ±10%; $\rm T_A$ = -40°C to 85°C, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |-----------------|--------------------|-----------|------|-----|-----|-------| | V <sub>IH</sub> | Input HIGH Voltage | | 2.0 | | | V | | V <sub>IL</sub> | Input LOW Voltage | | | | 0.8 | V | | I <sub>IH</sub> | Input HIGH Current | | -125 | | 40 | μA | | I <sub>IL</sub> | Input LOW Current | | -300 | | | μΑ | #### Note: 6. The circuit is designed to meet the DC specifications shown in the above table after thermal equilibrium has been established. ## AC ELECTRICAL CHARACTERISTICS(7) $V_{CC} = 2.5V \pm 5\%$ or $3.3V \pm 10\%$ ; $T_A = -40$ °C to 85°C, $R_L = 100$ ý across each output pair, or equivalent, unless otherwise stated. | Symbol | Parameter | Condition | Min | Тур | Max | Units | |---------------------------------|-----------------------------------------------------------|--------------------------------|-----|-----|-----|-------------------| | f <sub>MAX</sub> | Maximum Operating Frequency | Clock V <sub>OUT</sub> ž 200mV | 6 | 7.5 | | GHz | | t <sub>pd</sub> | Differential Propagation Delay<br>(IN0 or IN1-to-Q) | | 140 | 220 | 290 | ps | | | (SEL-to-Q) | | 100 | 200 | 400 | ps | | ∆t <sub>pd</sub> Tempco | Differential Propagation Delay<br>Temperature Coefficient | | | 65 | | fs/°C | | t <sub>SKEW</sub> | Output-to-Output | Note 8 | | | 20 | ps | | | Part-to-Part | Note 9 | | | 100 | ps | | t <sub>JITTER</sub> | Clock Cycle-to-Cycle Jitter | Note 10 | | | 1 | ps <sub>RMS</sub> | | | Random Jitter (RJ) | Note 11 | | | 1 | ps <sub>RMS</sub> | | | Total Jitter (TJ) | Note 12 | | | 10 | ps <sub>PP</sub> | | | Adjacent Channel<br>Crosstalk-Induced Jitter | Note 13 | | | 0.7 | ps <sub>RMS</sub> | | t <sub>r</sub> , t <sub>f</sub> | Output Rise/Fall Time | Full swing, 20% to 80% | 20 | | 60 | ps | #### Notes: - 7. High frequency AC electricals are guaranteed by design and characterization. - 8. Output-to-output skew is measured between outputs under identical transitions. - Part-to-part skew is defined for two parts with identical power supply voltages at the same temperature and with no skew of the edges at the respective inputs. - 10. Cycle-to-cycle jitter definition: the variation of periods between adjacent cycles, T<sub>n</sub>-T<sub>n-1</sub> where T is the time between rising edges of the output signal. - 11. Random jitter is measured with a K28.7 pattern, measured at 2.5Gbps. - 12. Total jitter definition: with an ideal clock input of frequency f<sub>MAX</sub>, no more than one output edge in 10<sup>12</sup> output edges will deviate by more than the specified peak-to-peak jitter value. - 13. Crosstalk is measured at the output while applying two similar clock frequencies that are asynchronous with respect to each other at the inputs. ### SINGLE-ENDED AND DIFFERENTIAL SWINGS Figure 1a. Single-Ended Voltage Swing Figure 1b. Differential Voltage Swing # TIMING DIAGRAMS ## TYPICAL OPERATING CHARACTERISTICS $V_{CC}$ = 2.5V, GND = 0, $V_{IN}$ = 100mV, $R_{L}$ = 100ý across the output; $T_{A}$ = 25°C, unless otherwise stated. # **FUNCTIONAL CHARACTERISTICS** $V_{CC}$ = 2.5V, GND = 0, $V_{IN}$ = 400mV, $R_L$ = 100ý across the output; $T_A$ = 25°C, unless otherwise stated. ### **INPUT AND OUTPUT STAGES** Figure 2b. Simplified CML Output Stage ### INPUT INTERFACE APPLICATIONS Figure 3a. CML Interface (DC-Coupled) Figure 3b. CML Interface (AC-Coupled) Figure 3c. LVPECL Interface (DC-Coupled) Figure 3d. LVPECL Interface (AC-Coupled) Figure 3e. LVDS Interface ## **OUTPUT INTERFACE APPLICATIONS** Figure 4. CML DC-Coupled Termination Figure 5. CML AC-Coupled Termination # RELATED MICREL PRODUCTS AND SUPPORT DOCUMENTATION | Part Number | Function | Data Sheet Link | |---------------|----------------------------------------------------------------------------------|------------------------------------------------------------| | SY58035U | 4.5GHz, 1:6 LVPECL Fanout Buffer with 2:1 MUX Input and Internal Termination | http://www.micrel.com/product-info/products/sy58035u.shtml | | SY58036U | 6GHz, 1:6 400mV LVPECL Fanout Buffer with 2:1 MUX Input and Internal Termination | http://www.micrel.com/product-info/products/sy58036u.shtml | | | MLF® Application Note | www.amkor.com/products/notes_papers/MLF_AppNote_0902.pdf | | HBW Solutions | New Products and Applications | www.micrel.com/product-info/products/solutions.shtml | ### 32-PIN MicroLeadFrame® (MLF-32) TOP VIEW $\square$ M #### NOTE - ALL DIMENSIONS ARE IN MILLIMETERS, MAX. PACKAGE WARPAGE IS 0.05 mm, MAXIMUM ALLOWABE BURRS IS 0.076 mm IN ALL DIRECTIONS, PIN #1 ID ON TOP WILL BE LASER/INK MARKED. PCB Thermal Consideration for 32-Pin MLF® Package (Always solder, or equivalent, the exposed pad to the PCB) #### Package Notes: - 1. Package meets Level 2 qualification. - 2. All parts are dry-packaged before shipment. - 3. Exposed pads must be soldered to a ground for proper thermal management. #### MICREL, INC. 2180 FORTUNE DRIVE SAN JOSE, CA 95131 USA TEL + 1 (408) 944-0800 FAX + 1 (408) 474-1000 WEB http://www.micrel.com The information furnished by Micrel in this data sheet is believed to be accurate and reliable. However, no responsibility is assumed by Micrel for its use. Micrel reserves the right to change circuitry and specifications at any time without notification to the customer. Micrel Products are not designed or authorized for use as components in life support appliances, devices or systems where malfunction of a product can reasonably be expected to result in personal injury. Life support devices or systems are devices or systems that (a) are intended for surgical implant into the body or (b) support or sustain life, and whose failure to perform can be reasonably expected to result in a significant injury to the user. A Purchaser's use or sale of Micrel Products for use in life support appliances, devices or systems is at Purchaser's own risk and Purchaser agrees to fully indemnify Micrel for any damages resulting from such use or sale. © 2005 Micrel, Incorporated.