#### OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION OCTOBER 2013 REV. 1.0.3 #### GENERAL DESCRIPTION The XRT86VX38 is an eight-channel 1.544 Mbit/s or 2.048 Mbit/s DS1/E1/J1 framer and Long-haul/Short-hual LIU integrated solution featuring R<sup>3</sup> technology (Relayless, Reconfigurable, Redundancy) and BITS Timing element. The physical interface is optimized with internal impedance, and with the patented pad structure, the XRT86VX38 provides protection from power failures and hot swapping. The XRT86VX38 contains an integrated DS1/E1/J1 framer and LIU which provide DS1/E1/J1 framing and error accumulation in accordance with ANSI/ITU\_T specifications. Each framer has its own framing synchronizer and transmit-receive slip buffers. The slip buffers can be independently enabled or disabled as required and can be configured to frame to the common DS1/E1/J1 signal formats. Each Framer block contains its own Transmit and Receive T1/E1/J1 Framing function. There are 3 Transmit HDLC controllers per channel which encapsulate contents of the Transmit HDLC buffers into LAPD Message frames. There are 3 Receive HDLC controllers per channel which extract the payload content of Receive LAPD Message frames from the incoming T1/E1/J1 data stream and write the contents into the Receive HDLC buffers. Each framer also contains a Transmit and Overhead Data Input port, which permits Data Link Terminal Equipment direct access to the outbound T1/E1/J1 frames. Likewise, a Receive Overhead output data port permits Data Link Terminal Equipment direct access to the Data Link bits of the inbound T1/E1/J1 frames. The XRT86VX38 fully meets all of the latest T1/E1/J1 specifications: ANSI T1/E1.107-1988, ANSI T1/E1.403-1995, ANSI T1/E1.231-1993, ANSI T1/E1.408-1990, AT&T TR 62411 (12-90) TR54016, and ITU G-703, G.704, G706 and G.733, AT&T Pub. 43801, and ETS 300 011, 300 233, JT G.703, JT G.704, JT G706, I.431. Extensive test and diagnostic functions include Loop-backs, Boundary scan, Pseudo Random bit sequence (PRBS) test pattern generation, Performance Monitor, Bit Error Rate (BER) meter, forced error insertion, and LAPD unchannelized data payload processing according to ITU-T standard Q.921. #### **Applications and Features (next page)** FIGURE 1. XRT86VX38 8-CHANNEL DS1 (T1/E1/J1) FRAMER/LIU COMBO #### XRT86VX38 #### OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION REV. 1.0.3 #### **APPLICATIONS** - High-Density T1/E1/J1 interfaces for Multiplexers, Switches, LAN Routers and Digital Modems - SONET/SDH terminal or Add/Drop multiplexers (ADMs) - T1/E1/J1 add/drop multiplexers (MUX) - Channel Service Units (CSUs): T1/E1/J1 and Fractional T1/E1/J1 - BITS Timing - Digital Access Cross-connect System (DACs) - Digital Cross-connect Systems (DCS) - Frame Relay Switches and Access Devices (FRADS) - ISDN Primary Rate Interfaces (PRA) - PBXs and PCM channel bank - T3 channelized access concentrators and M13 MUX - Wireless base stations - ATM equipment with integrated DS1 interfaces - Multichannel DS1 Test Equipment - T1/E1/J1 Performance Monitoring - Voice over packet gateways - Routers #### **FEATURES** - Supports Section 13 Synchronization Interface in ITU G.703 for both Transmit and Receive Paths - Supports SSM Synchronous Messaging Generation (BOC for T1, National Bits for E1) on the Transmit Path - Supports SSM Synchronous Messaging Extraction (BOC for T1, National Bits for E1) on the Receive Path - Supports BITS timing generation on the Transmit Outputs - Supports BITS timing extraction from NRZ data on the Analog Receive Path - DS-0 Monitoring on both Transmit and Receive Time Slots - Supports SSM Synchronization Messaging per ANSI T1.101-1999 and ITU G.704 - Supports a Customized Section 13 Synchronization Interface in G.703 at 1.544MHz - Independent, full duplex DS1 Tx and Rx Framer/LIUs - Each channel has full featured Long-haul/Short-haul LIU - Two 512-bit (two-frame) elastic store, PCM frame slip buffers (FIFO) on TX and Rx provide up to 8.192 MHz asynchronous back plane connections with jitter and wander attenuation - Supports input PCM and signaling data at 1.544, 2.048, 4.096 and 8.192 Mbits. Also supports 2-channel multiplexed 12.352/16.384 (HMVIP/H.100) Mbit/s on the back plane bus - Programmable output clocks for Fractional T1/E1/J1 - Supports Channel Associated Signaling (CAS) - Supports Common Channel Signalling (CCS) - Supports ISDN Primary Rate Interface (ISDN PRI) signaling #### OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION - Extracts and inserts robbed bit signaling (RBS) - 3 Integrated HDLC controllers for transmit and receive, each controller having two 96-byte buffers (buffer 0 / buffer 1) - HDLC Controllers Support SS7 - Timeslot assignable HDLC - V5.1 or V5.2 Interface - Automatic Performance Report Generation (PMON Status) can be inserted into the transmit LAPD interface every 1 second or for a single transmission - Supports SPRM and NPRM - Alarm Indication Signal with Customer Installation signature (AIS-CI) - Remote Alarm Indication with Customer Installation (RAI-CI) - Gapped Clock interface mode for Transmit and Receive. - Intel/Motorola and Power PC interfaces for configuration, control and status monitoring - Parallel search algorithm for fast frame synchronization - Wide choice of T1 framing structures: SF/D4, ESF, SLC®96, T1DM and N-Frame (non-signaling) - Direct access to D and E channels for fast transmission of data link information - Full BERT Controller for generation and detection on system and line side of the chip - PRBS, QRSS, and Network Loop Code generation and detection - Seven Independent, simultaneous Loop Code Detectors per Channel - Programmable Interrupt output pin - Supports programmed I/O and DMA modes of Read-Write access - The framer block encodes and decodes the T1/E1/J1 Frame serial data - Detects and forces Red (SAI), Yellow (RAI) and Blue (AIS) Alarms - Detects OOF, LOF, LOS errors and COFA conditions - Loopbacks: Local (LLB) and Line remote (LB) - Facilitates Inverse Multiplexing for ATM - Performance monitor with one second polling - Boundary scan (IEEE 1149.1) JTAG test port - Accepts external 8kHz Sync reference - 1.8V Inner Core - 3.3V CMOS operation with 5V tolerant inputs - 256-pin fpBGA and 329-pin fpBGA package with -40°C to +85°C operation #### ORDERING INFORMATION | Part Number | PACKAGE | OPERATING TEMPERATURE RANGE | | | |----------------|--------------------------------|-----------------------------|--|--| | XRT86VX38IB329 | 329 Fine Pitch Ball Grid Array | -40°C to +85°C | | | | XRT86VX38IB256 | 256 Fine Pitch Ball Grid Array | -40°C to +85°C | | | 329 BALL - FINE PITCH BALL GRID ARRAY (BOTTOM VIEW - SEE PIN LIST FOR DESCRIPTION) | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | _ | |----|----|----|----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|---| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Α | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | В | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | С | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | E | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | F | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | G | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | н | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | J | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | K | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | L | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | М | | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0 | 0 | 0 | 0 | 0 | N | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | 0 | 0 | 0 | 0 | 0 | Р | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | т | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | U | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ٧ | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | w | ## 256 BALL - FINE PITCH BALL GRID ARRAY (BOTTOM VIEW - SEE PIN LIST FOR DESCRIPTION) | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | _, | |----|----|----|----|----|----|----|---|---|---|---|---|---|---|---|---|----| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Α | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | В | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | С | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | D | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | E | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | F | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | G | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | н | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | J | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | K | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | L | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | М | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | N | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Р | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | R | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Т | ## **XRT86VX38** #### REV. 1.0.3 # **LIST OF PARAGRAPHS** | 1.0 PIN LISTS | <br>6 | |----------------------|--------| | 2.0 PIN DESCRIPTIONS | <br>12 | # **LIST OF FIGURES** OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION | Figure 1.: XRT86VX38 8-channel DS1 (T1/E1/J1) Framer/LIU Combo | 1 | |--------------------------------------------------------------------------------------------------------------------|--------------| | Figure 2.: Framer System Transmit Timing Diagram (Base Rate/Non-Mux) | | | Figure 3.: Framer System Receive Timing Diagram (RxSERCLK as an Output) | . 41 | | Figure 4.: Framer System Receive Timing Diagram (RxSERCLK as an Input) | . 41 | | Figure 5.: Framer System Transmit Timing Diagram (HMVIP and H100 Mode) | . 42 | | Figure 6.: Framer System Receive Timing Diagram (HMVIP/H100 Mode) | . <b>4</b> 3 | | Figure 7.: ITU G.703 Pulse Template | | | Figure 8.: ITU G.703 Section 13 Synchronous Interface Pulse Template | . <b>4</b> 8 | | Figure 9.: DSX-1 Pulse Template (normalized amplitude) | . 49 | | Figure 10.: Intel μP Interface Timing During Programmed I/O Read and Write Operations When ALE Is Not Tied 'HIG | iΗ' 5 | | Figure 11.: Intel $\mu$ P Interface Timing During Programmed I/O Read and Write Operations When ALE Is Tied 'HIGH' | . 52 | | Figure 12.: Motorola Asychronous Mode Interface Signals During Programmed I/O Read and Write Operations | . <b>5</b> 3 | | Figure 13.: Power PC 403 Interface Signals During Programmed I/O Read and Write Operations | . 54 | ## **XRT86VX38** #### REV. 1.0.3 # LIST OF TABLES | Table 1:: 329 Ball List by Ball Number | 6 | |-------------------------------------------------------------------------------------|----| | Table 2:: 256 Ball List by Ball Number | 9 | | Table 3:: Pin Description Structure | 12 | | Table 4:: E1 Receiver Electrical Characteristics | | | Table 5:: T1 Receiver Electrical Characteristics | 45 | | Table 6:: E1 Transmitter Electrical Characteristics | 45 | | Table 7:: E1 Transmit Return Loss Requirement | 46 | | Table 8:: T1 Transmitter Electrical Characteristics | 46 | | Table 9:: Transmit Pulse Mask Specification | 47 | | Table 10:: E1 Synchronous Interface Transmit Pulse Mask Specification | 48 | | Table 11:: DSX1 Interface Isolated pulse mask and corner points | 49 | | Table 12:: AC Electrical Characteristics | 50 | | Table 13:: Intel Microprocessor Interface Timing Specifications | 51 | | Table 14:: Intel Microprocessor Interface Timing Specifications | | | Table 15:: Motorola Asychronous Mode Microprocessor Interface Timing Specifications | | | Table 16:: Power PC 403 Microprocessor Interface Timing Specifications | 54 | ## 1.0 PIN LISTS #### TABLE 1: 329 BALL LIST BY BALL NUMBER TABLE 1: 329 BALL LIST BY BALL NUMBER TABLE 1: 329 BALL LIST BY BALL NUMBER | <b>TABLE</b> | 1: 32 | 9 Bali | LIST | |--------------|-------|--------|------| | BY | BALL | Numbi | ΕR | | PIN PIN NAME A1 VDD A2 VDDPLL18 A3 VSS A4 DGND A5 TDI A6 VSS A7 RXSIGO A8 RXSYNCO A10 TXSIGO A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RXSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO B12 RXSIG1 | BY BALL NUMBER | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------------|--|--|--|--|--| | A2 VDDPLL18 A3 VSS A4 DGND A5 TDI A6 VSS A7 RXSIGO A8 RXSYNCO A10 TXSIGO A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | Pin | PIN NAME | | | | | | | A3 VSS A4 DGND A5 TDI A6 VSS A7 RXSIGO A8 RXSYNCO A9 TXSIGO A10 TXSIGO A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A1 | VDD | | | | | | | A4 DGND A5 TDI A6 VSS A7 RXSIG0 A8 RXSYNC0 A9 TXSIG0 A10 TXSIG0 A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A2 | VDDPLL18 | | | | | | | A5 TDI A6 VSS A7 RXSIG0 A8 RXSYNC0 A9 TXSYNC0 A10 TXSIG0 A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A3 | VSS | | | | | | | A6 VSS A7 RXSIG0 A8 RXSYNC0 A9 TXSYNC0 A10 TXSIG0 A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RXSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A4 | DGND | | | | | | | A7 RXSIGO A8 RXSYNCO A9 TXSYNCO A10 TXSIGO A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A5 | TDI | | | | | | | A8 RXSYNC0 A9 TXSYNC0 A10 TXSIG0 A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A6 | VSS | | | | | | | A9 TXSYNC0 A10 TXSIG0 A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A7 | RXSIG0 | | | | | | | A10 TXSIG0 A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A8 | RXSYNC0 | | | | | | | A11 RXSERCLK1 A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A9 | TXSYNC0 | | | | | | | A12 VDD A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A10 | TXSIG0 | | | | | | | A13 TXSYNC1 A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A11 | RXSERCLK1 | | | | | | | A14 TXSER1 A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A12 | VDD | | | | | | | A15 VSS A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A13 | TXSYNC1 | | | | | | | A16 RXCASYNC2 A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A14 | TXSER1 | | | | | | | A17 RXCRCSYNC2 A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A15 | VSS | | | | | | | A18 RxSCLK2 A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A16 | RXCASYNC2 | | | | | | | A19 VDD B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A17 | RXCRCSYNC2 | | | | | | | B1 GNDPLL B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A18 | RxSCLK2 | | | | | | | B2 VDDPLL18 B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | A19 | VDD | | | | | | | B3 VDDPLL18 B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | B1 | GNDPLL | | | | | | | B4 DVDD18 B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | B2 | VDDPLL18 | | | | | | | B5 RXTSEL B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | В3 | VDDPLL18 | | | | | | | B6 VDD B7 TMS B8 RXLOSO B9 VDD B10 TXMSYNCO B11 TXSERCLKO | В4 | DVDD18 | | | | | | | B7 TMS B8 RXLOS0 B9 VDD B10 TXMSYNC0 B11 TXSERCLK0 | B5 | RXTSEL | | | | | | | B8 RXLOS0 B9 VDD B10 TXMSYNC0 B11 TXSERCLK0 | В6 | VDD | | | | | | | B9 VDD B10 TXMSYNC0 B11 TXSERCLK0 | B7 | TMS | | | | | | | B10 TXMSYNC0 B11 TXSERCLK0 | B8 | RXLOS0 | | | | | | | B11 TXSERCLK0 | В9 | VDD | | | | | | | | B10 | TXMSYNC0 | | | | | | | B12 RXSIG1 | B11 | TXSERCLK0 | | | | | | | | B12 | RXSIG1 | | | | | | | Pin | PIN NAME | |-----|------------| | B13 | RXLOS1 | | B14 | TXMSYNC1 | | B15 | TXSIG1 | | B16 | RXSERCLK2 | | B17 | RXSER2 | | B18 | TXSIG2 | | B19 | RXSER3 | | C1 | RTIP0 | | C2 | RVDD0 | | C3 | GNDPLL | | C4 | VDDPLL18 | | C5 | VSS | | C6 | AGND | | C7 | aTEST | | C8 | MCLKIN | | C9 | TRST | | C10 | TCK | | C11 | RxSCLK0 | | C12 | RXSER1 | | C13 | RXSYNC1 | | C14 | RXCASYNC1 | | C15 | RXSYNC2 | | C16 | RXSIG2 | | C17 | TXSERCLK2 | | C18 | TXMSYNC2 | | C19 | RXCRCSYNC3 | | D1 | RRING0 | | D2 | RGND0 | | D3 | TTIP0 | | D4 | TVDD0 | | D5 | GNDPLL | | D6 | AVDD18 | | <b>.</b> | DALL NUMBER | | DALL NUMBER | |----------|-------------|-----|-------------| | PIN | PIN NAME | Pin | PIN NAME | | D7 | TDO | F1 | RRING1 | | D8 | RXSER0 | F2 | VSS | | D9 | RXSERCLK0 | F3 | TTIP1 | | D10 | RXCRCSYNC0 | F4 | TRING1 | | D11 | TXSER0 | F5 | VDD | | D12 | RXCRCSYNC1 | F15 | VDD18 | | D13 | VDD18 | F16 | RXSERCLK3 | | D14 | TXSERCLK1 | F17 | RxSCLK3 | | D15 | RXLOS2 | F18 | TXSERCLK3 | | D16 | TXSYNC2 | F19 | TXSER3 | | D17 | TXSER2 | G1 | RVDD2 | | D18 | RXSIG3 | G2 | RGND1 | | D19 | RXCASYNC3 | G3 | TGND1 | | E1 | RTIP1 | G4 | TVDD1 | | E2 | RVDD1 | G5 | VDD18 | | E3 | TRING0 | G7 | VDD18 | | E4 | TGND0 | G8 | VSS | | E5 | ANALOG | G9 | VDD18 | | E6 | VDD18 | G10 | VSS | | E7 | VSS | G11 | VDD18 | | E8 | VDD18 | G12 | VSS | | E9 | VDD18 | G13 | VDD18 | | E10 | RXCASYNC0 | G15 | DATA7 | | E11 | VDD18 | G16 | TXMSYNC3 | | E12 | VDD18 | G17 | WR / R/W | | E13 | VDD18 | G18 | TXSIG3 | | E14 | RxSCLK1 | G19 | <u>cs</u> | | E15 | VDD18 | H1 | RTIP2 | | E16 | VDD | H2 | RGND2 | | E17 | RXSYNC3 | Н3 | TRING2 | | E18 | RXLOS3 | H4 | TTIP2 | | E19 | TXSYNC3 | H5 | VSS | ## XRT86VX38 REV. 1.0.3 TABLE 1: 329 BALL LIST TABLE 1: 329 BALL LIST TABLE 1: 329 BALL LIST BY BALL NUMBER BY BALL NUMBER BY BALL NUMBER BY BALL NUMBER | Pin | PIN NAME | Pin | PIN NAME | PIN | PIN NAME | PIN | PIN NAME | |-----|----------|-----|----------|-----|--------------|-----|------------| | H7 | VSS | K4 | TTIP3 | M2 | RGND4 | N19 | ADDR0 | | Н8 | VSS | K5 | TVDD3 | M3 | TGND4 | P1 | RTIP5 | | H9 | VSS | K7 | VSS | M4 | TVDD4 | P2 | VSS | | H10 | VSS | K8 | VSS | M5 | VDD18 | P3 | TGND5 | | H11 | VSS | K9 | VSS | M7 | VSS | P4 | RVDD6 | | H12 | VSS | K10 | VSS | M8 | VSS | P5 | TGND6 | | H13 | VSS | K11 | VSS | M9 | VSS | P15 | VDD18 | | H15 | ADDR12 | K12 | VSS | M10 | VSS | P16 | VDD | | H16 | DATA6 | K13 | VSS | M11 | VSS | P17 | PTYPE0 | | H17 | ADDR14 | K15 | ADDR8 | M12 | VSS | P18 | PCLK | | H18 | DATA5 | K16 | DATA2 | M13 | VSS | P19 | DATA1 | | H19 | ADDR13 | K17 | ALE / AS | M15 | ADDR3 | R1 | RRING5 | | J1 | RRING2 | K18 | ADDR10 | M16 | RDY / DTACK | R2 | RGND5 | | J2 | RVDD3 | K19 | PTYPE2 | M17 | ADDR1 | R3 | TVDD6 | | J3 | TGND2 | L1 | RRING3 | M18 | ADDR2 | R4 | TRING6 | | J4 | TVDD2 | L2 | RVDD4 | M19 | ADDR5 | R5 | TTIP6 | | J5 | VDD18 | L3 | TTIP4 | N1 | RRING4 | R6 | VSS | | J7 | VDD18 | L4 | TRING4 | N2 | RVDD5 | R7 | RXCRCSYNC7 | | J8 | VSS | L5 | TGND3 | N3 | TTIP5 | R8 | TXMSYNC6 | | J9 | VSS | L7 | VDD18 | N4 | TRING5 | R9 | VDD18 | | J10 | VSS | L8 | VSS | N5 | TVDD5 | R10 | VDD18 | | J11 | VSS | L9 | VSS | N7 | VDD18 | R11 | VDD | | J12 | VSS | L10 | VSS | N8 | VSS | R12 | VDD18 | | J13 | VDD18 | L11 | VSS | N9 | VDD18 | R13 | VDD | | J15 | ADDR11 | L12 | VSS | N10 | VSS | R14 | VDD18 | | J16 | ADDR9 | L13 | VDD18 | N11 | VDD18 | R15 | VDD | | J17 | VDD | L15 | VDD18 | N12 | VSS | R16 | REQ1 | | J18 | ĪNT | L16 | ADDR4 | N13 | VDD18 | R17 | RXSERCLK4 | | J19 | DATA4 | L17 | ADDR6 | N15 | VSS | R18 | VDD | | K1 | RTIP3 | L18 | DATA3 | N16 | DATA0 | R19 | ACK1 | | K2 | RGND3 | L19 | ADDR7 | N17 | RD / DS / WE | T1 | RTIP6 | | K3 | TRING3 | M1 | RTIP4 | N18 | PTYPE1 | T2 | RGND6 | PIN T3 T4 T5 T6 T7 T8 T9 T10 T11 T12 T13 T14 T15 T16 T17 T18 T19 U1 U2 U3 U4 U5 U6 U7 U8 U9 U10 U11 U12 U13 U14 U15 TABLE 1: 329 BALL LIST BY BALL NUMBER PIN NAME TTIP7 TVDD7 **8KEXTOSC** VDD18 VDD RXSYNC7 RXCASYNC7 RXSYNC6 TXSERCLK5 RXSERCLK6 TXMSYNC5 RxSCLK5 RXSERCLK5 TXSYNC4 RXSYNC4 ACK0 REQ0 RRING6 RVDD7 TRING7 VDD TXSERCLK7 TXSIG7 RXSERCLK7 RxSCLK7 RXSIG7 TXSIG6 RxSCLK6 VSS TXSYNC5 RXSYNC5 RXLOS5 W9 TABLE 1: 329 BALL LIST | TABLE 1: 329 BALL LIST<br>BY BALL NUMBER | | | | | | | |------------------------------------------|------------|--|--|--|--|--| | PIN PIN NAME | | | | | | | | U16 | TXMSYNC4 | | | | | | | U17 | RXCASYNC4 | | | | | | | U18 | RXSIG4 | | | | | | | U19 | RXLOS4 | | | | | | | V1 | VDD | | | | | | | V2 | TGND7 | | | | | | | V3 | RGND7 | | | | | | | V4 | RESET | | | | | | | V5 | E1OSCCLK | | | | | | | V6 | TXMSYNC7 | | | | | | | V7 | RXLOS7 | | | | | | | V8 | RXSER7 | | | | | | | V9 | TXSYNC6 | | | | | | | V10 | RXCRCSYNC6 | | | | | | | V11 | RXLOS6 | | | | | | | V12 | RXSIG6 | | | | | | | V13 | TXSER5 | | | | | | | V14 | RXSER5 | | | | | | | V15 | RXCASYNC5 | | | | | | | V16 | TXSIG4 | | | | | | | V17 | TXSERCLK4 | | | | | | | V18 | RXSER4 | | | | | | | V19 | RXCRCSYNC4 | | | | | | | W1 | VSS | | | | | | | W2 | RTIP7 | | | | | | | W3 | RRING7 | | | | | | | W4 | TXON | | | | | | | W5 | T10SCCLK | | | | | | | W6 | TXSER7 | | | | | | | W7 | TXSYNC7 | | | | | | | W8 | TXSERCLK6 | | | | | | | 14/0 | TVCEDC | | | | | | TABLE 1: 329 BALL LIST BY BALL NUMBER | PIN | PIN NAME | |-----|------------| | W10 | RXCASYNC6 | | W11 | VDD | | W12 | RXSER6 | | W13 | TXSIG5 | | W14 | RXSIG5 | | W15 | VDD | | W16 | RXCRCSYNC5 | | W17 | TXSER4 | | W18 | RxSCLK4 | | W19 | VSS | TXSER6 TABLE 2: 256 BALL LIST BY BALL NUMBER TABLE 2: 256 BALL LIST BY BALL NUMBER TABLE 2: 256 BALL LIST BY BALL NUMBER TABLE 2: 256 BALL LIST BY BALL NUMBER | | 2: 256 BALL LIST<br>BALL NUMBER | Pin | PIN PIN NAME | | PIN NAME | Pin | PIN NAME | |-----|---------------------------------|-----|--------------|-----|------------|-----|----------| | Pin | PIN NAME | B16 | RXSER3 | D16 | RXLOS3 | F16 | ADDR13 | | A1 | GNDPLL | C1 | RRING0 | E1 | RRING1 | G1 | RRING2 | | A2 | GNDPLL | C2 | RGND0 | E2 | RGND1 | G2 | RGND2 | | A3 | VDDPLL18 | C3 | TTIP0 | E3 | TTIP1 | G3 | TTIP2 | | A4 | VDDPLL18 | C4 | GNDPLL | E4 | TRING1 | G4 | TRING2 | | A5 | RxTSEL | C5 | AVDD18 | E5 | TGND0 | G5 | TGND2 | | A6 | TMS | C6 | DVDD18 | E6 | MCLKIN | G6 | VDD18 | | A7 | RXLOS0 | C7 | aTEST | E7 | VSS | G7 | VSS | | A8 | RXCRCSYNC0 | C8 | TDI | E8 | VDD | G8 | VSS | | A9 | RXCASYNC0 | C9 | TXSYNC0 | E9 | VSS | G9 | VSS | | A10 | RXSERCLK1 | C10 | RXCRCSYNC1 | E10 | TXSER0 | G10 | VSS | | A11 | RXSYNC1 | C11 | RXLOS1 | E11 | VDD | G11 | ADDR14 | | A12 | TXMSYNC1 | C12 | TXSER1 | E12 | RXCRCSYNC3 | G12 | DATA6 | | A13 | RXSYNC2 | C13 | RXSERCLK2 | E13 | RXCASYNC3 | G13 | DATA7 | | A14 | TXSYNC2 | C14 | RXCRCSYNC2 | E14 | TXMSYNC3 | G14 | DATA5 | | A15 | RxSCLK2 | C15 | TXMSYNC2 | E15 | TXSYNC3 | G15 | VDD | | A16 | VDD | C16 | RXSYNC3 | E16 | TXSERCLK3 | G16 | ADDR12 | | B1 | RTIP0 | D1 | RTIP1 | F1 | RTIP2 | H1 | RTIP3 | | B2 | RVDD0 | D2 | RVDD1 | F2 | RVDD2 | H2 | RVDD3 | | В3 | VDDPLL18 | D3 | TRING0 | F3 | TGND1 | НЗ | TTIP3 | | B4 | ANALOG | D4 | TVDD0 | F4 | TVDD1 | H4 | TRING3 | | B5 | AGND | D5 | VDDPLL18 | F5 | TVDD2 | H5 | TVDD3 | | В6 | TDO | D6 | DGND | F6 | VSS | Н6 | VDD18 | | В7 | RXSER0 | D7 | TRST | F7 | VSS | H7 | VSS | | B8 | RXSERCLK0 | D8 | TCK | F8 | VDD18 | Н8 | VSS | | В9 | RXSYNC0 | D9 | TXMSYNC0 | F9 | VDD18 | H9 | VSS | | B10 | RxSCLK0 | D10 | TXSERCLK0 | F10 | VDD18 | H10 | VSS | | B11 | RXSER1 | D11 | RXCASYNC1 | F11 | RXLOS2 | H11 | VDD18 | | B12 | TXSYNC1 | D12 | RxSCLK1 | F12 | RxSCLK3 | H12 | PTYPE2 | | B13 | TXSERCLK1 | D13 | RXCASYNC2 | F13 | WR / R/W | H13 | DATA4 | | B14 | RXSER2 | D14 | TXSER2 | F14 | CS | H14 | ADDR10 | | B15 | TXSERCLK2 | D15 | RXSERCLK3 | F15 | TXSER3 | H15 | ĪNT | ## OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION TABLE 2: 256 BALL LIST BY BALL NUMBER TABLE 2: 256 BALL LIST BY BALL NUMBER TABLE 2: 256 BALL LIST BY BALL NUMBER TABLE 2: 256 BALL LIST BY BALL NUMBER | PIN | PIN NAME | Pin | PIN NAME | Pin | PIN NAME | Pin | PIN NAME | |-----|----------|-----|--------------|-----|------------|-----|------------| | H16 | ADDR11 | K16 | ADDR5 | M16 | PCLK | P16 | RXLOS4 | | J1 | RRING3 | L1 | RRING4 | N1 | RRING5 | R1 | RRING6 | | J2 | RGND3 | L2 | RGND4 | N2 | RGND5 | R2 | RGND6 | | J3 | TTIP4 | L3 | TTIP5 | N3 | TGND6 | R3 | RGND7 | | J4 | TRING4 | L4 | TRING5 | N4 | TVDD7 | R4 | RESET | | J5 | TGND3 | L5 | TGND5 | N5 | TGND7 | R5 | E1OSCCLK | | J6 | VDD18 | L6 | 8KEXTOSC | N6 | TXMSYNC7 | R6 | RXSERCLK7 | | J7 | VSS | L7 | VDD18 | N7 | RXCRCSYNC7 | R7 | RXSYNC7 | | J8 | VSS | L8 | VDD18 | N8 | TXSYNC6 | R8 | TXMSYNC6 | | J9 | VSS | L9 | VDD18 | N9 | RXCASYNC6 | R9 | RXCRCSYNC6 | | J10 | VSS | L10 | VDD18 | N10 | TXSERCLK5 | R10 | RXLOS6 | | J11 | VDD18 | L11 | ADDR3 | N11 | RXSYNC5 | R11 | TXMSYNC5 | | J12 | DATA3 | L12 | DATA1 | N12 | TXSER4 | R12 | RXCASYNC5 | | J13 | ADDR9 | L13 | ADDR0 | N13 | RXSYNC4 | R13 | RXCRCSYNC5 | | J14 | ADDR8 | L14 | ADDR1 | N14 | VDD | R14 | RXCASYNC4 | | J15 | ADDR7 | L15 | RD / DS / WE | N15 | ACK0 | R15 | RXCRCSYNC4 | | J16 | ALE / AS | L16 | RDY / DTACK | N16 | REQ0 | R16 | REQ1 | | K1 | RTIP4 | M1 | RTIP5 | P1 | RTIP6 | T1 | RVDD7 | | K2 | RVDD4 | M2 | RVDD5 | P2 | RVDD6 | T2 | RTIP7 | | K3 | TGND4 | М3 | TTIP6 | P3 | TTIP7 | Т3 | RRING7 | | K4 | TVDD4 | M4 | TRING6 | P4 | TRING7 | T4 | TXON | | K5 | TVDD5 | M5 | TVDD6 | P5 | TXSER7 | T5 | T1OSCCLK | | K6 | VDD18 | M6 | VDD | P6 | TXSERCLK7 | Т6 | TXSYNC7 | | K7 | VSS | M7 | RxSCLK7 | P7 | RXLOS7 | T7 | TXSERCLK6 | | K8 | VSS | M8 | RXCASYNC7 | P8 | RXSER7 | Т8 | TXSER6 | | K9 | VSS | M9 | VDD | P9 | RxSCLK6 | Т9 | RXSYNC6 | | K10 | VSS | M10 | RXSERCLK6 | P10 | TXSER5 | T10 | RXSER6 | | K11 | VDD18 | M11 | TXSYNC5 | P11 | RXSER5 | T11 | RxSCLK5 | | K12 | DATA2 | M12 | PTYPE1 | P12 | RXLOS5 | T12 | RXSERCLK5 | | K13 | ADDR4 | M13 | PTYPE0 | P13 | TXMSYNC4 | T13 | TXSYNC4 | | K14 | ADDR6 | M14 | DATA0 | P14 | RXSERCLK4 | T14 | TXSERCLK4 | | K15 | ADDR2 | M15 | ACK1 | P15 | RXSER4 | T15 | RxSCLK4 | ## **XRT86VX38** # OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION TABLE 2: 256 BALL LIST BY BALL NUMBER | Pin | PIN NAME | |-----|----------| | T16 | VDD | #### 2.0 PIN DESCRIPTIONS There are six types of pins defined throughout this pin description and the corresponding symbol is presented in table below. The per-channel pin is indicated by the channel number or the letter 'n' which is appended at the end of the signal name, for example, TxSERn, where "n" indicates channels 0 to 7. All output pins are "tristated" upon hardware RESET. | SYMBOL | PIN TYPE | |--------|---------------| | I | Input | | 0 | Output | | I/O | Bidirectional | | GND | Ground | | PWR | Power | | NC | No Connect | The structure of the pin description is divided into eleven groups, as presented in the table below TABLE 3: PIN DESCRIPTION STRUCTURE | SECTION | Page Number | |--------------------------------|-------------| | Transmit System Side Interface | page 13 | | Receive System Side Interface | page 18 | | Receive Line Interface | page 23 | | Transmit Line Interface | page 24 | | Timing Interface | page 25 | | JTAG Interface | page 26 | | Microprocessor Interface | page 26 | | Power Pins (3.3V) | page 35 | | Power Pins (1.8V) | page 36 | | Ground Pins | page 37 | | No Connect Pins | page 38 | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE(MA) | DESCRIPTION | |-------------|------------------|-------------------|------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TxSER0/ | D11 | E10 | I | - | Transmit Serial Data Input (TxSERn)/Transmit Positive | | TxPOS0 | | | | | Digital Input (TxPOSn): | | TxSER1/ | A14 | C12 | | | The exact function of these pins depends on the mode of | | TxPOS1 | | | | | operation selected, as described below. | | TxSER2/ | D17 | D14 | | | DS1/E1 Mode - TxSERn | | TxPOS2 | | | | | These pins function as the transmit serial data input on the | | TxSER3/ | F19 | F15 | | | system side interface, which are latched on the rising edge of<br>the TxSERCLKn pin. Any payload data applied to this pin will | | TxPOS3 | | | | | be inserted into an outbound DS1/E1 frame and output to the | | TxSER4/ | W17 | N12 | | | line. In DS1 mode, the framing alignment bits, facility data link | | TxPOS4 | | | | | bits, CRC-6 bits, and signaling information can also be | | TxSER5/ | V13 | P10 | | | inserted from this input pin if configured appropriately. In E1 | | TxPOS5 | | | | | mode, all data intended to be transported via Time Slots 1 through 15 and Time slots 17 through 31 must be applied to | | TxSER6/ | W9 | T8 | | | this input pin. Data intended for Time Slots 0 and 16 can also | | TxPOS6 | | | | | be applied to this input pin If configured accordingly. | | TxSER7/ | W6 | P5 | | | DS1 or E1 High-Speed Multiplexed Mode* - TxSERn | | TxPOS7 | | | | | In this mode, these pins are used as the high-speed multiplexed data input pin on the system side. High-speed multiplexed data of channels 0-3 must be applied to TxSER0 and high-speed multiplexed data of channels 4-7 must be applied to TxSER4 in a byte or bit-interleaved way. The framer latches in the multiplexed data on TxSER0 and TxSER4 using TxM-SYNC/TxINCLK and demultiplexes this data into 4 serial streams. The LIU block will then output the data to the line interface using TxSERCLKn. | | | | | | | DS1 or E1 Framer Bypass Mode - TxPOSn | | | | | | | In this mode, TxSERn is used for the positive digital input pin (TxPOSn) to the LIU. | | | | | | | NOTE: | | | | | | | <ol> <li>*High-speed multiplexed modes include (For T1/E1) 16.384MHz HMVIP, H.100, Bit-multiplexed modes, and (For T1 only) 12.352MHz Bit-multiplexed mode. </li> </ol> | | | | | | | <ol> <li>In DS1 high-speed modes, the DS-0 data is mapped<br/>into an E1 frame by ignoring every fourth time slot<br/>(don't care).</li> </ol> | | | | | | | These 8 pins are internally pulled "High" for each channel. | # OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION | SIGNAL NAME | 329 Pkg | 256 PKG | Түре | Оитрит | Decomprise | |-------------|---------|---------|------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SIGNAL NAME | BALL# | BALL# | TYPE | DRIVE(MA) | DESCRIPTION | | TxSERCLK0/ | B11 | D10 | I/O | 12 | Transmit Serial Clock (TxSERCLKn)/Transmit Line Clock | | TxLINECLK0 | | | | | (TxSERCLKn): | | TxSERCLK1/ | D14 | B13 | | | The exact function of these pins depends on the mode of | | TxLINECLK1 | | | | | operation selected, as described below. | | TxSERCLK2/ | C17 | B15 | | | In Base-Rate Mode (1.544MHz/2.048MHz) - TxSERCLKn: | | TxLINECLK2 | | | | | This clock signal is used by the transmit serial interface to latch the contents on the TxSERn pins into the T1/E1 framer | | TxSERCLK3/ | F18 | E16 | | | on the rising edge of the TxSERCLKn. These pins can be con- | | TxLINECLK3 | | | | | figured as input or output as described below. | | TxSERCLK4/ | V17 | T14 | | | When TxSERCLKn is configured as Input: | | TxLINECLK4 | | | | | These pins will be inputs if the TxSERCLK is chosen as the | | TxSERCLK5/ | T11 | N10 | | | timing source for the transmit framer. Users must provide a | | TxLINECLK5 | | | | | 1.544MHz clock rate to this input pin for T1 mode of operation, and 2.048MHz clock rate in E1 mode. | | TxSERCLK6/ | W8 | T7 | | | When TxSERCLKn is configured as Output: | | TxLINECLK6 | | | | | These pins will be outputs if either the recovered line clock or | | TxSERCLK7/ | U5 | P6 | | | the MCLK PLL is chosen as the timing source for the T1/E1 | | TxLINECLK7 | | | | | transmit framer. The transmit framer will output a 1.544MHz | | | | | | | clock rate in T1 mode of operation, and a 2.048MHz clock rate in E1 mode. | | | | | | | DS1/E1 High-Speed Backplane Modes* - TxSERCLKn as INPUT ONLY | | | | | | | In this mode, TxSERCLK is an optional clock signal input which is used as the timing source for the transmit line interface, and is only required if TxSERCLK is chosen as the timing source for the transmit framer. If TxSERCLK is chosen as the timing source, system equipment should provide 1.544MHz (For T1 mode) or 2.048MHz (For E1 mode) to the TxSERCLKn pins on each channel. TxSERCLK is not required if either the recovered clock or MCLK PLL is chosen as the timing source of the device. | | | | | | | High speed or multiplexed data is latched into the device using the TxMSYNC/TxINCLK high-speed clock signal. | | | | | | | DS1 or E1 Framer Bypass Mode - TxLINECLKn | | | | | | | In this mode, TxSERCLKn is used as the transmit line clock (TxLINECLK) to the LIU. | | | | | | | Note: *High-speed backplane modes include (For T1/E1) 2.048MVIP, 4.096MHz, 8.192MHz, 16.384MHz HMVIP, H.100, Bit-multiplexed modes, and (For T1 only) 12.352MHz Bit-multiplexed mode. | | | | | | | Note: In DS1 high-speed modes, the DS-0 data is mapped into an E1 frame by ignoring every fourth time slot (don't care). | | | | | | | Note: These 8 pins are internally pulled "High" for each channel. | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE(MA) | DESCRIPTION | |------------------------------|------------------|-------------------|------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TxSYNC0/<br>TxNEG0 | A9 | C9 | I/O | 12 | Transmit Single Frame Sync Pulse (TxSYNCn) / Transmit Negative Digital Input (TxNEGn): | | TxSYNC1/<br>TxNEG1 | A13 | B12 | | | The exact function of these pins depends on the mode of operation selected, as described below. | | TxSYNC2/ | D16 | A14 | | | DS1/E1 Base Rate Mode (1.544MHz/2.048MHz) - TxSYNCn: These TxSYNCn pins are used to indicate the single frame | | TxNEG2<br>TxSYNC3/<br>TxNEG3 | E19 | E15 | | | boundary within an outbound T1/E1 frame. In both DS1 or E1 mode, the single frame boundary repeats every 125 microseconds (8kHz). | | TxSYNC4/<br>TxNEG4 | T16 | T13 | | | In DS1/E1 base rate, TxSYNCn can be configured as either input or output as described below. | | TxSYNC5/ | U13 | M11 | | | When TxSYNCn is configured as an Input: | | TxNEG5 | | | | | Users must provide a signal which must pulse "High" for one | | TxSYNC6/<br>TxNEG6 | V9 | N8 | | | period of TxSERCLK during the first bit of an outbound DS1/E1 frame. It is imperative that the TxSYNC input signal be synchronized with the TxSERCLK input signal. | | TxSYNC7/ | W7 | Т6 | | | When TxSYNCn is configured as an Output: | | TxNEG7 | | | | | The transmit T1/E1 framer will output a signal which pulses "High" for one period of TxSERCLK during the first bit of an outbound DS1/E1 frame. | | | | | | | DS1/E1 High-Speed Backplane Modes* - TxSYNCn as INPUT ONLY: | | | | | | | In this mode, TxSYNCn must be an input regardless of the clock source that is chosen to be the timing source for the transmit framer. In 2.048MVIP/4.096/8.192MHz high-speed modes, TxSYNCn pins must be pulsed 'High' for one period of TxSERCLK during the first bit of the outbound T1/E1 frame. In HMVIP mode, TxSYNC0 and TxSYNC4 must be pulsed 'High' for 4 clock cycles of the TxMSYNC/TxINCLK signal in the position of the first two and the last two bits of a multiplexed frame. In H.100 mode, TxSYNC0 and TxSYNC4 must be pulsed 'High' for 2 clock cycles of the TxMSYNC/TxINCLK signal in the position of the first and the last bit of a multiplexed frame. | | | | | | | DS1 or E1 Framer Bypass Mode - TxNEGn | | | | | | | In this mode, TxSYNCn is used as the negative digital input pin (TxNEG) to the LIU. | | | | | | | NOTE: *High-speed backplane modes include (For T1/E1)<br>2.048MVIP, 4.096MHz, 8.192MHz, 16.384MHz<br>HMVIP, H.100, Bit-multiplexed modes, and (For T1<br>only) 12.352MHz Bit-multiplexed mode. | | | | | | | Note: In DS1 high-speed modes, the DS-0 data is mapped into an E1 frame by ignoring every fourth time slot (don't care). | | | | | | | <b>NOTE:</b> These 8 pins are internally pulled "Low" for each channel. | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE(MA) | DESCRIPTION | | |-----------------------|------------------|-------------------|------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | TxMSYNC0/<br>TxINCLK0 | B10 | D9 | I/O | 12 | Multiframe Sync Pulse (TxMSYNCn) / Transmit Input Clock (TxINCLKn) | | | TxMSYNC1/<br>TxINCLK1 | B14 | A12 | | | The exact function of these pins depends on the mode of operation selected, as described below. | | | TxMSYNC2/<br>TxINCLK2 | C18 | C15 | | | DS1/E1 Base Rate Mode (1.544MHz/2.048MHz) - TxM-SYNCn | | | TxMSYNC3/<br>TxINCLK3 | G16 | E14 | | | In this mode, these pins are used to indicate the multi-frame boundary within an outbound DS1/E1 frame. | € | | TxMSYNC4/<br>TxINCLK4 | U16 | P13 | | | In DS1 ESF mode, TxMSYNCn repeats every 3ms. In DS1 SF mode, TxMSYNCn repeats every 1.5ms. | | | TxMSYNC5/<br>TxINCLK5 | T13 | R11 | | | In E1 mode, TxMSYNCn repeats every 2ms. If TxMSYNCn is configured as an input, TxMSYNCn must | | | TxMSYNC6/<br>TxINCLK6 | R8 | R8 | | | pulse "High" for one period of TxSERCLK during the first bit an outbound DS1/E1 multi-frame. It is imperative that the TxMSYNC input signal be synchronized with the TxSERCL | | | TxMSYNC7/<br>TxINCLK7 | V6 | N6 | | | input signal. If TxMSYNCn is configured as an output, the transmit section of the T1/E1 framer will output and pulse TxMSYNC "High" from period of TxSERCLK during the first bit of an outbound DS1/E1 frame. DS1/E1 High-Speed Backplane Modes* - (TxINCLKn as INPUT ONLY) In this mode, this pin must be used as the high-speed input clock pin (TxINCLKn) for the backplane interface to latch in high-speed or multiplexed data on the TxSERn pin. The frequency of TxINCLK is presented in the table below. | for | | | | | | | OPERATION MODE FREQUENCY OF TXINCLK(MHz) | | | | | | | | 2.048MVIP non-multiplexed 2.048 | | | | | | | | 4.096MHz non-multiplexed 4.096 | | | | | | | | 8.192MHz non-multiplexed 8.192 | | | | | | | | 12.352MHz Bit-multiplexed 12.352 (DS1 ONLY) | | | | | | | | 16.384MHz Bit-multiplexed 16.384 | | | | | | | | 16.384 HMVIP Byte-multiplexed 16.384 | | | | | | | | 16.384 H.100 Byte-multiplexed 16.384 | | | | | | | | Notes: 1. *High-speed backplane modes include (For T1/E 2.048MVIP, 4.096MHz, 8.192MHz, 16.384MI HMVIP, H.100, Bit-multiplexed modes, and (For only) 12.352MHz Bit-multiplexed mode. 2. In DS1 high-speed modes, the DS-0 data is mapp into an E1 frame by ignoring every fourth time s (don't care). 3. These 8 pins are internally pulled "Low" for eachannel. | Hz<br>T1<br>ped<br>slot | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE(MA) | DESCRIPTION | |----------------------------------------------------------------|-----------------------------------------------------|-------------------|------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TxSIG0 TxSIG1 TxSIG2 TxSIG3 TxSIG4 TxSIG5 TxSIG5 TxSIG6 TxSIG7 | A10<br>B15<br>B18<br>G18<br>V16<br>W13<br>U10<br>U6 | BALL# | I/O | 8 | Transmit Time Slot Octet Identifier Output 0 (TxCHNn_0) / Transmit Serial Signaling Input (TxSIGn): The exact function of these pins depends on whether or not the transmit framer enables the transmit fractional/signaling interface, as described below: If transmit fractional/signaling interface is disabled No function If transmit fractional/signaling interface is enabled - TxSIGn: These pins can be used to input robbed-bit signaling data to be inserted within an outbound DS1 frame or to input Channel Associated Signaling (CAS) data within an outbound E1 | | | | | | | frame, as described below. <b>T1 Mode:</b> Signaling data (A,B,C,D) of each channel must be provided on bit 4,5,6,7 of each time slot on the TxSIG pin if 16-code signaling is used. If 4-code signaling is selected, signaling data (A,B) of each channel must be provided on bit 4, 5 of each time slot on the TxSIG pin. If 2-code signaling is selected, signaling data (A) of each channel must be provided on bit 4 of each time slot on the TxSIG pin. | | | | | | | <b>E1 Mode:</b> Signaling data in E1 mode can be provided on the TxSIGn pins on a time-slot-basis as in T1 mode, or it can be provided on time slot 16 only via the TxSIGn input pins. In the latter case, signaling data (A,B,C,D) of channel 1 and channel 17 must be inserted on the TxSIGn pin during time slot 16 of frame 1, signaling data (A,B,C,D) of channel 2 and channel 18 must be inserted on the TxSIGn pin during time slot 16 of frame 2etc. The CAS multiframe Alignments bits (0000 bits) and the extra bits/alarm bit (xyxx) must be inserted on the TxSIGn pin during time slot 16 of frame 0. | | | | | | | Note: Transmit fractional interface can be enabled by programming to bit 4 - TxFr1544/TxFr2048 bit from register 0xn120 to '1'. Note: These 8 pins are internally pulled "Low" for each channel. | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |--------------------|------------------|-------------------|------|----------------------|------------------------------------------------------------------------------------------------------------------| | RxSYNC0/ | A8 | В9 | I/O | 12 | Receive Single Frame Sync Pulse (RxSYNCn): | | RxNEG0 | | | | | The exact function of these pins depends on the mode of | | RxSYNC1/ | C13 | A11 | | | operation selected, as described below. | | RxNEG1 | | | | | DS1/E1 Base Rate Mode (1.544MHz/2.048MHz) - | | RxSYNC2/ | C15 | A13 | | | RxSYNCn: | | RxNEG2 | | | | | These RxSYNCn pins are used to indicate the single frame boundary within an inbound T1/E1 frame. In both | | RxSYNC3/ | E17 | C16 | | | DS1 or E1 mode, the single frame boundary repeats | | RxNEG3 | | | | | every 125 microseconds (8kHz). | | RxSYNC4/ | T17 | N13 | | | In DS1/E1 base rate, RxSYNCn can be configured as | | RxNEG4 | | | | | either input or output depending on the slip buffer configu- | | RxSYNC5/ | U14 | N11 | | | ration as described below. | | RxNEG5 | T40 | то. | | | When RxSYNCn is configured as an Input: | | RxSYNC6/ | T10 | T9 | | | Users must provide a signal which must pulse "High" for one period of RxSERCLK and repeats every 125µS. The | | RxNEG6<br>RxSYNC7/ | T8 | R7 | | | receive serial Interface will output the first bit of an | | RXSTNC7/<br>RXNEG7 | 10 | K/ | | | inbound DS1/E1 frame during the provided RxSYNC | | IXINEG/ | | | | | pulse. | | | | | | | <b>Note:</b> It is imperative that the RxSYNC input signal be synchronized with the RxSERCLK input signal. | | | | | | | When RxSYNCn is configured as an Output: | | | | | | | The receive T1/E1 framer will output a signal which | | | | | | | pulses "High" for one period of RxSERCLK during the first bit of an inbound DS1/E1 frame. | | | | | | | DS1/E1 High-Speed Backplane Modes* - RxSYNCn as INPUT ONLY: | | | | | | | In this mode, RxSYNCn must be an input regardless of the slip buffer configuration. In 2.048MVIP/4.096/ | | | | | | | 8.192MHz high-speed modes, RxSYNCn pins must be pulsed 'High' for one period of RxSERCLK during the first | | | | | | | bit of the inbound T1/E1 frame. In HMVIP mode, | | | | | | | RxSYNCn must be pulsed 'High' for 4 clock cycles of the RxSERCLK signal in the position of the first two and the | | | | | | | last two bits of a multiplexed frame. In H.100 mode, | | | | | | | RxSYNCn must be pulsed 'High' for 2 clock cycles of the | | | | | | | RxSERCLK signal in the position of the first and the last | | | | | | | bit of a multiplexed frame. | | | | | | | DS1 or E1 Framer Bypass Mode - RxNEGn In this mode, RxSYNCn is used as the Receive negative | | | | | | | digital output pin (RxNEG) from the LIU. | | | | | | | NOTE: *High-speed backplane modes include (For T1/ | | | | | | | E1) 2.048MVIP, 4.096MHz, 8.192MHz, 16.384MHz HMVIP, H.100, Bit-multiplexed | | | | | | | modes, and (For T1 only) 12.352MHz Bitmultiplexed mode. | | | | | | | NOTE: In DS1 high-speed modes, the DS-0 data is | | | | | | | mapped into an E1 frame by ignoring every fourth time slot (don't care). | | | | | | | NOTE: These 8 pins are internally pulled "Low" for each channel. | ## **XRT86VX38** # OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION REV. 1.0.3 | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |--------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------|------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RxCRCSYNC0<br>RxCRCSYNC1<br>RxCRCSYNC2<br>RxCRCSYNC3<br>RxCRCSYNC4<br>RxCRCSYNC5<br>RxCRCSYNC6<br>RxCRCSYNC7 | D10<br>D12<br>A17<br>C19<br>V19<br>W16<br>V10<br>R7 | A8<br>C10<br>C14<br>E12<br>R15<br>R13<br>R9<br>N7 | 0 | 12 | Receive Multiframe Sync Pulse (RxCRCSYNCn): The RxCRCSYNCn pins are used to indicate the receive multi-frame boundary. These pins pulse "High" for one period of RxSERCLK when the first bit of an inbound DS1/E1 Multi-frame is being output on the RxCRCSYNCn pin. In DS1 ESF mode, RxCRCSYNCn repeats every 3ms In DS1 SF mode, RxCRCSYNCn repeats every 1.5ms In E1 mode, RxCRCSYNCn repeats every 2ms. | | RxCASYNC0<br>RxCASYNC1<br>RxCASYNC2<br>RxCASYNC3<br>RxCASYNC4<br>RxCASYNC5<br>RxCASYNC6<br>RxCASYNC7 | E10<br>C14<br>A16<br>D19<br>U17<br>V15<br>W10 | A9<br>D11<br>D13<br>E13<br>R14<br>R12<br>N9 | 0 | 12 | Receive CAS Multiframe Sync Pulse (RxCASYNCn): - E1 Mode Only The RxCASYNCn pins are used to indicate the E1 CAS Multif-frame boundary. These pins pulse "High" for one period of RxSERCLK when the first bit of an E1 CAS Multi-frame is being output on the RxCASYNCn pin. | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | Description | N | |--------------------------|------------------|-------------------|------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------| | RxSERCLK0/ | D9 | B8 | I/O | 12 | Receive Serial Clock Signal (Rxs | SERCLKn) / Receive | | RxLINECLK0 | | | | | Line Clock (RxLINECLKn): | | | RxSERCLK1/ | A11 | A10 | | | The exact function of these pins de | | | RxLINECLK1 | | | | | operation selected, as described b | | | RxSERCLK2/ | B16 | C13 | | | In Base-Rate Mode (1.544MHz/2. CLKn: | 048MHz) - RXSER- | | RxLINECLK2 | _ | | | | These pins are used as the receive | e serial clock on the | | RxSERCLK3/ | F16 | D15 | | | system side interface which can be | | | RxLINECLK3 | D47 | D4.4 | | | input or output. The receive serial i | | | RxSERCLK4/<br>RxLINECLK4 | R17 | P14 | | | on RxSERn on the rising edge of F | | | RXSERCLK5/ | T15 | T12 | | | When RxSERCLKn is configured These pins will be inputs if the slip | • | | RxLINECLK5 | 113 | 112 | | | path is enabled. System side equip | | | RxSERCLK6/ | T12 | M10 | | | 1.544MHz clock rate to this input p | | | RxLINECLK6 | | | | | ation, and 2.048MHz clock rate in | | | RxSERCLK7/ | U7 | R6 | | | When RxSERCLKn is configured | • | | RxLINECLK7 | | | | | These pins will be outputs if slip bureceive framer will output a 1.544M mode of operation, and a 2.048MH mode. | MHz clock rate in T1 | | | | | | | DS1/E1 High-Speed Backplane Mas INPUT ONLY) | Modes* - (RxSERCLK | | | | | | | In this mode, this pin must be used<br>input clock for the backplane interfi-<br>speed or multiplexed data on the Fi<br>quency of RxSERCLK is presented | ace to output high-<br>RxSERn pin. The fre- | | | | | | | OPERATION MODE | FREQUENCY OF RXSERCLK(MHz) | | | | | | | 2.048MVIP non-multiplexed | 2.048 | | | | | | | 4.096MHz non-multiplexed | 4.096 | | | | | | | 8.192MHz non-multiplexed | 8.192 | | | | | | | 12.352MHz Bit-multiplexed (DS1 ONLY) | 12.352 | | | | | | | 16.384MHz Bit-multiplexed | 16.384 | | | | | | | 16.384 HMVIP Byte-multiplexed | 16.384 | | | | | | | 16.384 H.100 Byte-multiplexed | 16.384 | | | | | | | Notes: 1. *High-speed backplane r E1) 2.048MVIP, 4.0 16.384MHz HMVIP, F modes, and (For T1 multiplexed mode. 2. For DS1 high-speed modes mapped into an E1 fra fourth time slot (don't care | 996MHz, 8.192MHz,<br>H.100, Bit-multiplexed<br>only) 12.352MHz Bit-<br>odes, the DS-0 data is<br>me by ignoring every | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | RxSERCLK0/ | D9 | В8 | I/O | 12 | (Continued) | | RxLINECLK0 | | | | | DS1 or E1 Framer Bypass Mode - RxLINECLKn | | RxSERCLK1/ | A11 | A10 | | | In this mode, RxSERCLKn is used as the Receive Line | | RxLINECLK1 | | | | | Clock output pin (RxLineClk) from the LIU. | | RxSERCLK2/ | B16 | C13 | | | | | RxLINECLK2 | | | | | NOTE: These 8 pins are internally pulled "High" for each | | RxSERCLK3/ | F16 | D15 | | | channel. | | RxLINECLK3 | | | | | | | RxSERCLK4/ | R17 | P14 | | | | | RxLINECLK4 | | | | | | | RxSERCLK5/ | T15 | T12 | | | | | RxLINECLK5 | | | | | | | RxSERCLK6/ | T12 | M10 | | | | | RxLINECLK6 | | | | | | | RxSERCLK7/ | U7 | R6 | | | | | RxLINECLK7 | | | | | | | RxSER0/ | D8 | B7 | 0 | 12 | Receive Serial Data Output (RxSERn): | | RxPOS0 | | | | | The exact function of these pins depends on the mode of | | RxSER1/ | C12 | B11 | | | operation selected, as described below. | | RxPOS1 | | | | | DS1/E1 Mode - RxSERn | | RxSER2/ | B17 | B14 | | | These pins function as the receive serial data output on | | RxPOS2 | | | | | the system side interface, which are updated on the rising | | RxSER3/ | B19 | B16 | | | edge of the RxSERCLKn pin. All the framing alignment bits, facility data link bits, CRC bits, and signaling informa- | | RxPOS3 | | | | | tion will also be extracted to this output pin. | | RxSER4/ | V18 | P15 | | | DS1 or E1 High-Speed Multiplexed Mode* - RxSERn | | RxPOS4 | | | | | In this mode, these pins are used as the high-speed multi- | | RxSER5/ | V14 | P11 | | | plexed data output pin on the system side. High-speed | | RxPOS5 | | | | | multiplexed data of channels 0-3 will output on RxSER0 | | RxSER6/ | W12 | T10 | | | and high-speed multiplexed data of channels 4-7 will output on RxSER4 in a byte or bit-interleaved way. The | | RxPOS6 | | | | | framer outputs the multiplexed data on RxSER0 and | | RxSER7/ | V8 | P8 | | | RxSER4 using the high-speed input clock (RxSERCLKn). | | RxPOS7 | | | | | DS1 or E1 Framer Bypass Mode | | | | | | | In this mode, RxSERn is used as the positive digital out- | | | | | | | put pin (RxPOSn) from the LIU. | | | | | | | NOTE: *High-speed multiplexed modes include (For T1/E1) 16.384MHz HMVIP, H.100, Bit-multiplexed modes, and (For T1 only) 12.352MHz Bit-multiplexed mode. | | | | | | | NOTE: In DS1 high-speed modes, the DS-0 data is mapped into an E1 frame by ignoring every fourth time slot (don't care). | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |--------------------------------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------------|------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RxSig0<br>RxSig1<br>RxSig2<br>RxSig3<br>RxSig4<br>RxSig5<br>RxSig6<br>RxSig7 | A7<br>B12<br>C16<br>D18<br>U18<br>W14<br>V12<br>U9 | | 0 | 8 | Receive Serial Signaling Output (RxSIGn): The exact function of these pins depends on whether or not the receive framer enables the receive fractional/signaling interface, as described below: If receive fractional/signaling interface is disabled: -No function If receive fractional/signaling interface is enabled - RxSIGn: These pins can be used to output robbed-bit signaling data within an inbound DS1 frame or to output Channel Associated Signaling (CAS) data within an inbound E1 frame, as described below. T1 Mode: Signaling data (A,B,C,D) of each channel will be output on bit 4,5,6,7 of each time slot on the RxSIG pin if 16-code signaling is used. If 4-code signaling is selected, signaling data (A,B) of each channel will be output on bit 4, 5 of each time slot on the RxSIG pin. If 2-code signaling is selected, signaling data (A) of each channel will be output on bit 4 of each time slot on the RxSIG pin. E1 Mode: Signaling data in E1 mode will be output on the RxSIGn pins on a time-slot-basis as in T1 mode, or it can be output on time slot 16 only via the RxSIGn output pins. In the latter case, signaling data (A,B,C,D) of channel 1 and channel 17 will be output on the RxSIGn pin during time slot 16 of frame 1, signaling data (A,B,C,D) of channel 2 and channel 18 will be output on the RxSIGn pin during time slot 16 of frame 2etc. The CAS multiframe Alignments bits (0000 bits) and the extra bits/alarm bit (xyxx) will be output on the RxSIGn pin during time slot 16 of frame 0. Note: Receive Fractional/signaling interface can be enabled by programming to bit 4 - RxFr1544/RxFr2048 bit from register 0xn122 to '1'. | | RxSCLK0<br>RxSCLK1<br>RxSCLK2<br>RxSCLK3<br>RxSCLK4<br>RxSCLK5<br>RxSCLK6<br>RxSCLK7 | C11<br>E14<br>A18<br>F17<br>W18<br>T14<br>U11<br>U8 | B10<br>D12<br>A15<br>F12<br>T15<br>T11<br>P9<br>M7 | 0 | 8 | Receive Recovered Line Clock Output (RxSCLKn): The exact function of these pins depends on whether or not the receive framer enables the receive fractional/signaling interface, as described below: If receive fractional/signaling interface is disabledNo function If receive fractional/signaling interface is enabled - Receive Recovered Line Clock Output (RxSCLKn): These pins output the recovered T1/E1 line clock (1.544MHz in T1 mode and 2.048MHz in E1 mode) for each channel. Note: Receive Fractional/Signaling interface can be enabled by programming to bit 4 - RxFr1544/RxFr2048 bit from register 0xn122 to '1'. | # RECEIVE LINE INTERFACE | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RTIP0 | C1 | B1 | I | - | Receive Positive Analog Input (RTIPn): | | RTIP1 | E1 | D1 | | | RTIP is the positive differential input from the line inter- | | RTIP2 | H1 | F1 | | | face. This input pin, along with the RRING input pin, func- | | RTIP3 | K1 | H1 | | | tions as the "Receive DS1/E1 Line Signal" input for the XRT86VX38 device. | | RTIP4 | M1 | K1 | | | The user is expected to connect this signal and the | | RTIP5 | P1 | M1 | | | RRING input signal to a 1:1 transformer for proper opera- | | RTIP6 | T1 | P1 | | | tion. The center tap of the receive transformer should have | | RTIP7 | W2 | T2 | | | a bypass capacitor of 0.1μF to ground (Chip Side) to improve long haul application receive capabilities. | | RRING0 | D1 | C1 | I | - | Receive Negative Analog Input (RRINGn): | | RRING1 | F1 | E1 | | | RRING is the negative differential input from the line inter- | | RRING2 | J1 | G1 | | | face. This input pin, along with the RTIP input pin, func- | | RRING3 | L1 | J1 | | | tions as the "Receive DS1/E1 Line Signal" input for the XRT86VX38 device. | | RRING4 | N1 | L1 | | | The user is expected to connect this signal and the RTIP | | RRING5 | R1 | N1 | | | input signal to a 1:1 transformer for proper operation. The | | RRING6 | U1 | R1 | | | center tap of the receive transformer should have a | | RRING7 | W3 | Т3 | | | bypass capacitor of 0.1μF to ground (Chip Side) to improve long haul application receive capabilities. | | RxLOS0 | B8 | A7 | 0 | 4 | Receive Loss of Signal Output Indicator (RLOSn): | | RxLOS1 | B13 | C11 | | | The XRT86VX38 device will assert this output pin (i.e., | | RxLOS2 | D15 | F11 | | | toggle it "high") anytime (and for the duration that) the | | RxLOS3 | E18 | D16 | | | Receive DS1/E1 Framer or LIU block declares the LOS defect condition. | | RxLOS4 | U19 | P16 | | | Conversely, the XRT86VX38 will "TRI-State" this pin any- | | RxLOS5 | U15 | P12 | | | time (and for the duration that) the Receive DS1/E1 | | RxLOS6 | V11 | R10 | | | Framer or LIU block is NOT declaring the LOS defect con- | | RxLOS7 | V7 | P7 | | | dition. | | | | | | | Note: Since the XRT86VX38 tri-states this output pin (anytime the channel is not declaring the LOS defect condition), the user MUST connect a "pull-down" resistor (ranging from 1K to 10K) to each RxLOS output pin, to pull this output pin to the logic "LOW" condition, whenever the Channel is NOT declaring the LOS defect condition. | | | | | | | This output pin will toggle "High" (declare LOS) if the Receive Framer or the Receive LIU block associated with Channel N determines that an RLOS condition occurs. In other words, this pin is OR-ed with the LIU RLOS and the Framer RLOS bit. If either the LIU RLOS or the Framer RLOS bit associated with channel N pulses high, the corresponding RLOS pin of that particular channel will be set to "High". | ## RECEIVE LINE INTERFACE | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | Description | | |-------------|------------------|-------------------|------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | RxTSEL | B5 | A5 | | - | Receive Termination Control (RxTSEL): Upon power up, the receivers are in "Hi Switching to internal termination can be so the microprocessor interface by programmy priate channel register. However, to switch hardware pin, RxTCNTL must be programma appropriate global register (0x0FE2). Or been granted to the hardware pin, it must to switch to internal termination. **Note: Internally pulled "Low" with a 50kΩ* RxTSEL (pin) Rx Termi | gh" impedance. elected through ming the approsing the control to the med to "1" in the nee control has be pulled "High" resistor. | | | | | | | Note: RxTCNTL (bit) must be set to " | 1" | ## TRANSMIT LINE INTERFACE | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | DESCRIPTION | |---------------------------------------------------------|----------------------------------------------|----------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TTIP0 TTIP1 TTIP2 TTIP3 TTIP4 TTIP5 TTIP6 TTIP7 | D3<br>F3<br>H4<br>K4<br>L3<br>N3<br>R5<br>T3 | C3<br>E3<br>G3<br>H3<br>J3<br>L3<br>M3<br>P3 | 0 | Transmit Positive Analog Output (TTIPn): TTIP is the positive differential output to the line interface. This output pin, along with the corresponding TRING output pin, function as the Transmit DS1/E1 output signal drivers for the XRT86VX38 device. The user is expected to connect this signal and the corresponding TRING output signal to a 1:2 step up transformer for proper operation. This output pin will be tri-stated whenever the user sets the "TxON" input pin or register bit (0xnF02, bit 3) to "0". Note: This pin should have a series line capacitor of 0.68µF for DC blocking purposes. | | TRING0 TRING1 TRING2 TRING3 TRING4 TRING5 TRING6 TRING6 | E3<br>F4<br>H3<br>K3<br>L4<br>N4<br>R4<br>U3 | D3<br>E4<br>G4<br>H4<br>J4<br>L4<br>M4 | 0 | Transmit Negative Analog Output (TRINGn): TRING is the negative differential output to the line interface. This output pin, along with the corresponding TTIP output pin, function as the Transmit DS1/E1 output signal drivers for the XRT86VX38 device. The user is expected to connect this signal and the corresponding TRING output signal to a 1:2 step up transformer for proper operation. Note: This output pin will be tri-stated whenever the user sets the "TxON" input pin or register bit (0xnF02, bit 3) to "0". | ## TRANSMIT LINE INTERFACE | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | DESCRIPTION | |-------------|------------------|-------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TxON | W4 | T4 | _ | Transmitter On This input pin permits the user to either enable or disable the Transmit Output Driver within the Transmit DS1/E1 LIU Block. If the TxON pin is pulled "Low", all 8 Channels are tri-stated. When this pin is pulled 'High', turning on or off the transmitters will be determined by the appropriate channel registers (address 0x0Fn2, bit 3) LOW = Disables the Transmit Output Driver within the Transmit DS1/E1 LIU Block. In this setting, the TTIP and TRING output pins of all 8 channels will be tri-stated. HIGH = Enables the Transmit Output Driver within the Transmit DS1/E1 LIU Block. In this setting, the corresponding TTIP and TRING output pins will be enabled or disabled by programming the appropriate channel register. (address 0x0Fn2, bit 3) NOTE: Whenever the transmitters are turned off, the TTIP and TRING output pins will be tri-stated. | ## TIMING INTERFACE | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | MCLKIN | C8 | E6 | I | - | Master Clock Input: This pin is used to provide the timing reference for the internal master clock of the device. The frequency of this clock is programmable from 1.544MHz to 16.384MHz in register 0x0FE9. | | E1OSCCLK | V5 | R5 | 0 | 8 | Framer E1 Output Clock Reference This output pin is defaulted to 2.048MHz, but can be programmed to 65.536MHz in register 0x011E. | | T10SCCLK | W5 | T5 | 0 | 8 | Framer T1 Output Clock Reference This output pin is defaulted to 1.544MHz, but can be programmed to output 49.408MHz in register 0x011E. | | 8KEXTOSC | T5 | L6 | I | - | External Oscillator Select For normal operation, this pin should not be used, or pulled "Low". This pin is internally pulled "Low" with a $50 \text{k}\Omega$ resistor. | | ANALOG | E5 | B4 | 0 | | Factory Test Mode Pin NOTE: For Internal Use Only | ## JTAG INTERFACE The XRT86VX38 device's JTAG features comply with the IEEE 1149.1 standard. Please refer to the industry specification for additional information on boundary scan operations. | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TCK | C10 | D8 | I | - | Test clock: Boundary Scan Test clock input: The TCLK signal is the clock for the TAP controller, and it generates the boundary scan data register clocking. The data on TMS and TDI is loaded on the positive edge of TCK. Data is observed at TDO on the falling edge of TCK. | | TMS | В7 | A6 | I | - | Test Mode Select: Boundary Scan Test Mode Select input. The TMS signal controls the transitions of the TAP controller in conjunction with the rising edge of the test clock (TCK). Note: This pin is internally pulled 'high' | | TDI | A5 | C8 | I | - | Test Data In: Boundary Scan Test data input The TDI signal is the serial test data input. Note: This pin is internally pulled 'high'. | | TDO | D7 | B6 | 0 | 8 | Test Data Out: Boundary Scan Test data output The TDO signal is the serial test data output. | | TRST | C9 | D7 | I | - | Test Reset Input: The TRST signal (Active Low) asynchronously resets the TAP controller to the Test-Logic-Reset state. Note: This pin is internally pulled 'high' | | aTEST | C7 | C7 | I | - | Factory Test Mode Pin Note: This pin is internally pulled 'low', and should be pulled 'low' for normal operation. | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|--------------------------------------------------------------------------------------------------------------------| | DATA0 | N16 | M14 | I/O | 8 | Bidirectional Microprocessor Data Bus | | DATA1 | P19 | L12 | | | These pins are used to drive and receive data over the bi- | | DATA2 | K16 | K12 | | | directional data bus, whenever the Microprocessor per- | | DATA3 | L18 | J12 | | | forms READ or WRITE operations with the Microprocessor Interface of the XRT86VX38 device. | | DATA4 | J19 | H13 | | | | | DATA5 | H18 | G14 | | | When DMA interface is enabled, these 8-bit bidirectional data bus is also used by the T1/E1 Framer or the external | | DATA6 | H16 | G12 | | | DMA Controller for storing and retrieving information. | | DATA7 | G15 | G13 | | | 3 ** ** ** ** ** ** ** ** ** ** ** ** ** | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | REQO | T19 | N16 | 0 | 8 | DMA Cycle Request Output—DMA Controller 0 (Write): These output pins are used to indicate that DMA transfers (Write) are requested by the T1/E1 Framer. On the transmit side (i.e., To transmit data from external DMA controller to HDLC buffers within the XRT86VX38), DMA transfers are only requested when the transmit buffer status bits indicate that there is space for a complete message or cell. The DMA Write cycle starts by T1/E1 Framer asserting the DMA Request (REQ0) 'low', then the external DMA controller should drive the DMA Acknowledge (ACK0) 'low' to indicate that it is ready to start the transfer. The external DMA controller should place new data on the Microprocessor data bus each time the Write Signal is Strobed low if the WR is configured as a Write Strobe. If WR is configured as a direction signal, then the external DMA controller would place new data on the Microprocessor data bus each time the Read Signal (RD) is Strobed low. The Framer asserts this output pin (toggles it "Low") when at least one of the Transmit HDLC buffers are empty and can receive one more HDLC message. The Framer negates this output pin (toggles it "High") when the HDLC buffer can no longer receive another HDLC message. | | REQ1 | R16 | R16 | 0 | 8 | DMA Cycle Request Output—DMA Controller 1 (Read): These output pins are used to indicate that DMA transfers (Read) are requested by the T1/E1 Framer. On the receive side (i.e., To transmit data from HDLC buffers within the XRT86VX38 to external DMA Controller), DMA transfers are only requested when the receive buffer contains a complete message or cell. The DMA Read cycle starts by T1/E1 Framer asserting the DMA Request (REQ1) 'low', then the external DMA controller should drive the DMA Acknowledge (ACK1) 'low' to indicate that it is ready to receive the data. The T1/E1 Framer should place new data on the Microprocessor data bus each time the Read Signal is Strobed low if the RD is configured as a Read Strobe. If RD is configured as a direction signal, then the T1/E1 Framer would place new data on the Microprocessor data bus each time the Write Signal (WR) is Strobed low. The Framer asserts this output pin (toggles it "Low") when one of the Receive HDLC buffer contains a complete HDLC message that needs to be read by the μC/μP. The Framer negates this output pin (toggles it "High") when the Receive HDLC buffers are depleted. | # OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |----------------------------|-------------------|-------------------|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ĪNT | J18 | H15 | 0 | 8 | Interrupt Request Output: This active-low output signal will be asserted when the XRT86VX38 device is requesting interrupt service from the Microprocessor. This output pin should typically be connected to the "Interrupt Request" input of the Microprocessor. The Framer will assert this active "Low" output (toggles it "Low"), to the local µP, anytime it requires interrupt service. | | PCLK | P18 | M16 | I | | Microprocessor Clock Input: This clock input signal is only used if the Microprocessor Interface has been configured to operate in the Synchronous Modes (e.g., Power PC 403 Mode). If the Microprocessor Interface is configured to operate in this mode, then it will use this clock signal to do the following. 1. To sample the CS, WR/R/W, A[14:0], D[7:0], RD/DS and DBEN input pins, and 2. To update the state of the D[7:0] and the RDY/DTACK output signals. Notes: 1. This pin is inactive if the user has configured the Microprocessor Interface to operate in either the Intel-Asynchronous or the Motorola-Asynchronous Modes. In this case, the user should tie this pin to GND. When DMA interface is enabled, the PCLK input pin is also used by the T1/E1 Framer to latch in or latch out receive or output data respectively. | | PTYPE0<br>PTYPE1<br>PTYPE2 | P17<br>N18<br>K19 | M13<br>M12<br>H12 | I | - | Microprocessor Type Input: These input pins permit the user to specify which type of Microprocessor/Microcontroller to be interfaced to the XRT86VX38 device. The following table presents the three different microprocessor types that the XRT86VX38 supports. Value | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RDY/DTACK | M16 | L16 | 0 | 12 | Ready/Data Transfer Acknowledge Output: | | | | | | | The exact behavior of this pin depends upon the type of Microprocessor/Microcontroller the XRT86VX38 has been configured to operate in, as defined by the PTYPE[2:0] pins. | | | | | | | Intel Asynchronous Mode - RDY - Ready Output | | | | | | | Tis output pin will function as the "active-low" READY output. | | | | | | | During a READ or WRITE cycle, the Microprocessor Interface block will toggle this output pin to the logic low level, ONLY when the Microprocessor Interface is ready to complete or terminate the current READ or WRITE cycle. Once the Microprocessor has determined that this input pin has toggled to the logic "low" level, then it is now safe for it to move on and execute the next READ or WRITE cycle. | | | | | | | If (during a READ or WRITE cycle) the Microprocessor Interface block is holding this output pin at a logic "high" level, then the Microprocessor is expected to extend this READ or WRITE cycle, until it detects this output pin being toggled to the logic low level. | | | | | | | Motorola Asynchronous Mode - DTACK - Data Transfer Acknowledge Output | | | | | | | Tis output pin will function as the "active-low" DTACK output. | | | | | | | During a READ or WRITE cycle, the Microprocessor Interface block will toggle this output pin to the logic low level, ONLY when the Microprocessor Interface is ready to complete or terminate the current READ or WRITE cycle. Once the Microprocessor has determined that this input pin has toggled to the logic "low" level, then it is now safe for it to move on and execute the next READ or WRITE cycle. If (during a READ or WRITE cycle) the Microprocessor Interface block is holding this output pin at a logic "high" level, then the Microprocessor is expected to extend this READ or WRITE cycle, until it detects this output pin being toggled to the logic low level. | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------------------------------------------------------------------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------|------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RDY/DTACK | M16 | L16 | 0 | 12 | Con't) Power PC 403 Mode - RDY Ready Output: This output pin will function as the "active-high" READY output. During a READ or WRITE cycle, the Microprocessor Interface block will toggle this output pin to the logic high level, ONLY when the Microprocessor Interface is ready to complete or terminate the current READ or WRITE cycle. Once the Microprocessor has sampled this signal being at the logic "high" level upon the rising edge of PCLK, then it is now safe for it to move on and execute the next READ or WRITE cycle. If (during a READ or WRITE cycle) the Microprocessor Interface block is holding this output pin at a logic "low" level, then the Microprocessor is expected to extend this READ or WRITE cycle, until it samples this output pin being at the logic low level. Note: The Microprocessor Interface will update the state of this output pin upon the rising edge of PCLK. | | ADDR0 ADDR1 ADDR2 ADDR3 ADDR4 ADDR5 ADDR6 ADDR7 ADDR8 ADDR9 ADDR10 ADDR11 ADDR12 ADDR13 ADDR13 ADDR14 | N19 M17 M18 M15 L16 M19 L17 L19 K15 J16 K18 J15 H15 H17 | L13<br>L14<br>K15<br>L11<br>K13<br>K16<br>K14<br>J15<br>J14<br>J13<br>H14<br>H16<br>G16<br>F16 | _ | - | Microprocessor Interface Address Bus Input These pins permit the Microprocessor to identify on-chip registers and Buffer/Memory locations within the XRT86VX38 device whenever it performs READ and WRITE operations with the XRT86VX38 device. Note: These pins are internally pulled "Low" with a 50kΩ resistor, except ADDR[8:14]. | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ALE / AS | K17 | J16 | | - | Address Latch Enable Input Address Strobe The exact behavior of this pin depends upon the type of Microprocessor/Microcontroller the XRT86VX38 has been configured to operate in, as defined by the PTYPE[2:0] pins. Intel-Asynchronous Mode - ALE This active-high input pin is used to latch the address (present at the Microprocessor Interface Address Bus pins (A[14:0]) into the XRT86VX38 Microprocessor Interface block and to indicate the start of a READ or WRITE cycle. Pulling this input pin "high" enables the input bus drivers for the Address Bus input pins (A[14:0]). The contents of the Address Bus will be latched into the XRT86VX38 Microprocessor Interface circuitry, upon the falling edge of this input signal. Motorola-Asynchronous (68K) Mode - AS This active-low input pin is used to latch the data residing on the Address Bus, A[14:0] into the Microprocessor Interface circuitry of the XRT86VX38 device. Pulling this input pin "low" enables the input bus drivers for the Address Bus input pins. The contents of the Address Bus will be latched into the Microprocessor Interface circuitry, upon the falling edge of this signal. Power PC 403 Mode - No Function -Tie to GND: This input pin has no role nor function and should be tied to GND. | | ĊŚ | G19 | F14 | I | - | Microprocessor Interface—Chip Select Input: The user must assert this active low signal in order to select the Microprocessor Interface for READ and WRITE operations between the Microprocessor and the XRT86VX38 on-chip registers and buffer/memory locations. | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RD/DS/WE | N17 | L15 | I | - | Microprocessor Interface—Read Strobe Input: | | | | | | | The exact behavior of this pin depends upon the type of Microprocessor/Microcontroller the Framer has been configured to operate in, as defined by the PTYPE[2:0] pins. Intel-Asynchronous Mode - RD - READ Strobe Input: | | | | | | | This input pin will function as the RD (Active Low Read Strobe) input signal from the Microprocessor. Once this active-low signal is asserted, then the XRT86VX38 device will place the contents of the addressed register (or buffer location) on the | | | | | | | Microprocessor Interface Bi-directional data bus (D[7:0]). When this signal is negated, then the Data Bus will be tri- | | | | | | | stated. Motorola-Asynchronous (68K) Mode - DS - Data Strobe: | | | | | | | This input pin will function as the DS (Data Strobe) input signal. | | | | | | | Power PC 403 Mode - WE - Write Enable Input: | | | | | | | This input pin will function as the $\overline{\text{WE}}$ (Write Enable) input pin. | | | | | | | Anytime the Microprocessor Interface samples this active-low input signal (along with CS and WR/R/W) also being asserted (at a logic low level) upon the rising edge of | | | | | | | PCLK, then the Microprocessor Interface will (upon the very same rising edge of PCLK) latch the | | | | | | | contents on the Bi-Directional Data Bus (D[7:0]) into the | | | | | | | "target" on-chip register or buffer location within the XRT86VX38 device. | | WR / R/W | G17 | F13 | I | - | Microprocessor Interface—Write Strobe Input | | | | | | | The exact behavior of this pin depends upon the type of Microprocessor/Microcontroller the XRT86VX38 has been configured to operate in, as defined by the PTYPE[2:0] pins. | | | | | | | Intel-Asynchronous Mode - WR - Write Strobe Input: | | | | | | | This input pin functions as the WR (Active Low WRITE Strobe) input signal from the Microprocessor. Once this active-low signal is asserted, then the input buffers (associated with the Bi-Directional Data Bus pin, D[7:0]) will be enabled. | | | | | | | The Microprocessor Interface will latch the contents on the Bi-Directional Data Bus (into the "target" register or address location, within the XRT86VX38) upon the rising edge of this input pin. | | | | | | | Motorola-Asynchronous Mode - R/W - Read/Write Operation Identification Input Pin: | | | | | | | This pin is functionally equivalent to the "R/W" input pin. In the Motorola Mode, a "READ" operation occurs if this pin is held at a logic "1", coincident to a falling edge of the RD/DS (Data Strobe) input pin. Similarly a WRITE operation occurs if this pin is at a logic "0", coincident to a falling edge of the RD/DS (Data Strobe) input pin. | | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WR / R/W | G17 | F13 | _ | | Power PC 403 Mode - R/W - Read/Write Operation Identification Input: This input pin will function as the "Read/Write Operation Identification Input" pin. Anytime the Microprocessor Interface samples this input signal at a logic "High" (while also sampling the CS input pin "Low") upon the rising edge of PCLK, then the Microprocessor Interface will (upon the very same rising edge of PCLK) latch the contents of the Address Bus (A[14:0]) into the Microprocessor Interface circuitry, in preparation for this forthcoming READ operation. At some point (later in this READ operation) the Microprocessor will also assert the DBEN/OE input pin, and the Microprocessor Interface will then place the contents of the "target" register (or address location within the XRT86VX38 device) upon the Bi-Directional Data Bus pins (D[7:0]), where it can be read by the Microprocessor. Anytime the Microprocessor Interface samples this input signal at a logic "Low" (while also sampling the CS input pin a logic "Low") upon the rising edge of PCLK, then the Microprocessor Interface will (upon the very same rising edge of PCLK) latch the contents of the Address Bus (A[14:0]) into the Microprocessor Interface circuitry, in preparation for the forthcoming WRITE operation. At some point (later in this WRITE operation) the Microprocessor will also assert the RD/DS/WE input pin, and the Microprocessor Interface will then latch the contents of the Bi-Directional Data Bus (D[7:0]) into the contents of the "target" register or buffer location (within the XRT86VX38). | ## MICROPROCESSOR INTERFACE | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | OUTPUT<br>DRIVE (MA) | DESCRIPTION | |-------------|------------------|-------------------|------|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ACK1 | T18 | M15 | | | <ul> <li>DMA Cycle Acknowledge Input—DMA Controller 0 (Write): The external DMA Controller will assert this input pin "Low" when the following two conditions are met: 1. After the DMA Controller, within the Framer has asserted (toggled "Low"), the Req_0 output signal.</li> <li>2. When the external DMA Controller is ready to transfer data from external memory to the selected Transmit HDLC buffer.</li> <li>At this point, the DMA transfer between the external memory and the selected Transmit HDLC buffer may begin.</li> <li>After completion of the DMA cycle, the external DMA Controller within the Framer has negated the Req_0 output pin. The external DMA Controller must do this in order to acknowledge the end of the DMA cycle.</li> <li>DMA Cycle Acknowledge Input—DMA Controller 1 (Read):</li> <li>The external DMA Controller asserts this input pin "Low" when the following two conditions are met:</li> <li>1. After the DMA Controller, within the Framer has asserted (toggled "Low"), the Req_1 output signal.</li> <li>2. When the external DMA Controller is ready to transfer data from the selected Receive HDLC buffer to external memory.</li> <li>At this point, the DMA transfer between the selected Receive HDLC buffer and the external memory may begin.</li> <li>After completion of the DMA cycle, the external DMA Controller within the Framer has negated the Req_1 output pin. The external DMA Controller will negate this input pin after the DMA Controller within the Framer has negated the Req_1 output pin. The external DMA Controller will do this in order to acknowledge the end of the DMA cycle.</li> <li>NOTE: This pin is internally pulled "High" with a 50kΩ resistor.</li> </ul> | | RESET | V4 | R4 | I | - | Hardware Reset Input Reset is an active low input. If this pin is pulled "Low" for more than 10µS, the device will be reset. When this occurs, all output will be 'tri-stated', and all internal registers will be reset to their default values. | # **POWER SUPPLY PINS (3.3V)** | Signal Name | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | DESCRIPTION | |-------------|------------------|-------------------|------|-------------------------------------------------| | VDD | A1 | A16 | PWR | Framer Block Power Supply (I/O) | | | A12 | E8 | | | | | A19 | E11 | | | | | В6 | G15 | | | | | В9 | M6 | | | | | E16 | M9 | | | | | F5 | N14 | | | | | J17 | T16 | | | | | P16 | | | | | | R11 | | | | | | R13 | | | | | | R15 | | | | | | R18 | | | | | | T7 | | | | | | U4 | | | | | | V1 | | | | | | W11 | | | | | | W15 | | | | | RVDD | C2 | B2 | PWR | Receiver Analog Power Supply for LIU Section | | | E2 | D2 | | | | | G1 | F2 | | | | | J2 | H2 | | | | | L2 | K2 | | | | | N2 | M2 | | | | | P4 | P2 | | | | | U2 | T1 | | | | TVDD | D4 | D4 | PWR | Transmitter Analog Power Supply for LIU Section | | | G4 | F4 | | | | | J4 | F5 | | | | | K5 | H5 | | | | | M4 | K4 | | | | | N5 | K5 | | | | | R3 | M5 | | | | | T4 | N4 | | | # **POWER SUPPLY PINS (1.8V)** | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | DESCRIPTION | |-------------|------------------|-------------------|------|--------------------------------------| | VDD18 | D13 | F8 | PWR | Framer Block Power Supply | | | E6 | F9 | | | | | E8 | F10 | | | | | E9 | G6 | | | | | E11 | H6 | | | | | E12 | H11 | | | | | E13 | J6 | | | | | E15 | J11 | | | | | F15 | K6 | | | | | G5 | K11 | | | | | G7 | L7 | | | | | G9 | L8 | | | | | G11 | L9 | | | | | G13 | L10 | | | | | J5 | | | | | | J7 | | | | | | J13 | | | | | | L7 | | | | | | L13 | | | | | | L15 | | | | | | M5 | | | | | | N7 | | | | | | N9 | | | | | | N11 | | | | | | N13 | | | | | | P15 | | | | | | R9 | | | | | | R10 | | | | | | R12 | | | | | | R14 | | | | | | Т6 | | | | | DVDD18 | B4 | C6 | PWR | Digital Power Supply for LIU Section | | AVDD18 | D6 | C5 | PWR | Analog Power Supply for LIU Section | | VDDPLL18 | A2 | А3 | PWR | Analog Power Supply for PLL | | | B2 | A4 | | | | | В3 | В3 | | | | | C4 | D5 | | | # **GROUND PINS** | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | DESCRIPTION | |-------------|------------------|-------------------|------|-------------------------------------------| | VSS | A3, A6 | E7 | GND | Framer Block Ground | | ٧٥٥ | A15, C5 | E9 | OND | Trainer Block Ground | | | E7, F2 | F6 | | | | | G8, G10 | F7 | | | | | G12, H5 | G7 | | | | | H7, H8 | G8 | | | | | H9, H10 | G9 | | | | | H11, H12 | G10 | | | | | H13, J8 | H7 | | | | | J9, J10 | H8 | | | | | J11, J12 | H9 | | | | | K7, K8 | H10 | | | | | K9, K10 | J7 | | | | | K11, K12 | J8 | | | | | K13, L8 | J9 | | | | | L9, L10 | J10 | | | | | L11, L12 | K7 | | | | | M7, M8 | K8 | | | | | M9, M10 | K9 | | | | | M11, M12 | K10 | | | | | M13, N8 | | | | | | N10, N12 | | | | | | N15, P2 | | | | | | R6, U12 | | | | | | W1, W19 | | | | | | | | | | | DGND | A4 | D6 | GND | Digital Ground for LIU Section | | AGND | C6 | B5 | GND | Analog Ground for LIU Section | | RGND | D2 | C2 | GND | Receiver Analog Ground for LIU Section | | | G2 | E2 | | | | | H2 | G2 | | | | | K2 | J2 | | | | | M2 | L2 | | | | | R2 | N2 | | | | | T2 | R2 | | | | | V3 | R3 | | | | TGND | E4 | E5 | GND | Transmitter Analog Ground for LIU Section | | | G3 | F3 | | | | | J3 | G5 | | | | | L5 | J5 | | | | | M3 | K3 | | | | | P3 | L5 | | | | | P5 | N3 | | | | | V2 | N5 | | | ## **GROUND PINS** | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | DESCRIPTION | |-------------|------------------|-------------------|------|-----------------------| | GNDPLL | B1 | A1 | GND | Analog Ground for PLL | | | C3 | A2 | | | | | D5 | C4 | | | ### **NO CONNECT PINS** | SIGNAL NAME | 329 PKG<br>BALL# | 256 PKG<br>BALL # | Түре | DESCRIPTION | |-------------|------------------|-------------------|------|---------------| | NC | F6 | | NC | No Connection | | | F7 | | | | | | F8 | | | | | | F9 | | | | | | F10 | | | | | | F11 | | | | | | F12 | | | | | | F13 | | | | | | F14 | | | | | | G6 | | | | | | G14 | | | | | | H6 | | | | | | H14 | | | | | | J6 | | | | | | J14 | | | | | | K6 | | | | | | K14 | | | | | | L6 | | | | | | L14 | | | | | | M6 | | | | | | M14 | | | | | | N6 | | | | | | N14 | | | | | | P6 | | | | | | P7 | | | | | | P8 | | | | | | P9 | | | | | | P10 | | | | | | P11 | | | | | | P12 | | | | | | P13 | | | | | | P14 | | | | # OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION ## **ELECTRICAL CHARACTERISTICS** #### **Absolute Maximums** | Power Supply | Power Rating fpBGA Package 2.4 | |-----------------------------------------|----------------------------------------------------| | VDD <sub>IO</sub> 0.5V to +3.465V | | | VDD <sub>CORE</sub> 0.5V to +1.890V | | | Storage Temperature65°C to 150°C | Input Logic Signal Voltage (Any Pin)0.5V to + 5.5V | | Operating Temperature Range40°C to 85°C | ESD Protection (HBM)>2000V | | Supply Voltage GND-0.5V to +VDD + 0.5V | Input Current (Any Pin) ± 100mA | ### DC ELECTRICAL CHARACTERISTICS | Test Cond | est Conditions: TA = 25°C, VDD <sub>IO</sub> = $3.3V \pm 5\%$ , VDD <sub>CORE</sub> = $1.8V \pm 5\%$ unless otherwise specified | | | | | | | | |-----------------|---------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|--------------------------|--|--| | SYMBOL | PARAMETER | MIN. | TYP. | Max. | Units | Conditions | | | | I <sub>LL</sub> | Data Bus Tri-State Bus Leakage Current | -10 | | +10 | μΑ | | | | | V <sub>IL</sub> | Input Low voltage | | | 0.8 | V | | | | | V <sub>IH</sub> | Input High Voltage | 2.0 | | VDD | V | | | | | V <sub>OL</sub> | Output Low Voltage | 0.0 | | 0.4 | V | I <sub>OL</sub> = -1.6mA | | | | VOH | Output High Voltage | 2.4 | | VDD | V | I <sub>OH</sub> = 40μA | | | | I <sub>oc</sub> | Open Drain Output Leakage Current | | | | μΑ | | | | | I <sub>IH</sub> | Input High Voltage Current | -10 | | 10 | μΑ | V <sub>IH</sub> = VDD | | | | I <sub>IL</sub> | Input Low Voltage Current | -10 | | 10 | μA | V <sub>IL</sub> = GND | | | #### **XRT86VX38 POWER CONSUMPTION** | est Conditions: TA = 25°C, VDD <sub>IO</sub> = 3.3V $\pm$ 5% , VDD <sub>CORE</sub> = 1.8V $\pm$ 5%, Internal termination, unless otherwine pecified | | | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------|--------------|------|-------|----------------------------------|--|--| | MODE | IMPEDANCE | Min. | TYP. | Max. | Units | Conditions | | | | T1 | 100Ω | | 2.02<br>1.54 | | W | All ones Pattern<br>PRBS Pattern | | | | E1 | 75Ω | | 1.95<br>1.57 | | W | All ones Pattern<br>PRBS Pattern | | | | E1 | 120Ω | | 1.77<br>1.44 | | W | All ones Pattern<br>PRBS Pattern | | | **Note:** There are NO power sequence requirements on this device. The $VDD_{IO}$ or $VDD_{CORE}$ are independent and do not have any special timing restrictions. ## AC ELECTRICAL CHARACTERISTICS TRANSMIT FRAMER (BASE RATE/NON-MUX) | Test Cond | est Conditions: TA = $25^{\circ}$ C, VDD = $3.3V \pm 5\%$ unless otherwise specified | | | | | | | | |----------------|--------------------------------------------------------------------------------------|------|------|------|-------|------------|--|--| | SYMBOL | PARAMETER | MIN. | TYP. | Max. | Units | Conditions | | | | $t_1$ | TxSERCLK to TxMSYNC delay | | | 234 | nS | | | | | $t_2$ | TxSERCLK to TxSYNC delay | | | 230 | nS | | | | | $t_3$ | TxSERCLK to TxSER data delay | | | 230 | nS | | | | | t <sub>4</sub> | Rising Edge of TxSERCLK to Rising Edge of TxCH-CLK | | | 13 | nS | | | | | t <sub>5</sub> | TxSERCLK to TxSIG delay | | | 230 | nS | | | | FIGURE 2. FRAMER SYSTEM TRANSMIT TIMING DIAGRAM (BASE RATE/NON-MUX) ## AC ELECTRICAL CHARACTERISTICS RECEIVE FRAMER (BASE RATE/NON-MUX) | SYMBOL | PARAMETER | MIN. | TYP. | Max. | UNITS | CONDITIONS | |-----------------|---------------------------------------------------------------------|----------|------|------|----------|------------| | XSERCL | K as an Output | <u> </u> | | ı | <u>'</u> | | | t <sub>8</sub> | Rising Edge of RxSERCLK to Rising Edge of RxCASYNC | | | 4 | nS | | | t <sub>9</sub> | Rising Edge of RxSERCLK to Rising Edge of RxCRCSYNC | | | 4 | nS | | | t <sub>10</sub> | Rising Edge of RxSERCLK to Rising Edge of RxSYNC (RxSYNC as Output) | | | 4 | nS | | | t <sub>11</sub> | Rising Edge of RxSERCLK to Rising Edge of RxSER | | | 6 | nS | | # AC ELECTRICAL CHARACTERISTICS RECEIVE FRAMER (BASE RATE/NON-MUX) | SYMBOL | PARAMETER | MIN. | TYP. | Max. | Units | CONDITIONS | |-----------------|---------------------------------------------------------------------|------|------|------|-------|------------| | t <sub>13</sub> | Rising Edge of RxSERCLK to Rising Edge of RxCASYNC | | | 8 | nS | | | t <sub>14</sub> | Rising Edge of RxSERCLK to Rising Edge of RxCRCSYNC | | | 8 | nS | | | t <sub>15</sub> | Rising Edge of RxSERCLK to Rising Edge of RxSYNC (RxSYNC as Output) | | | 10 | nS | | | t <sub>15</sub> | Rising Edge of RxSERCLK to Rising Edge of RxSYNC (RxSYNC as Input) | | | 230 | nS | | | t <sub>16</sub> | Rising Edge of RxSERCLK to Rising Edge of RxSER | | | 10 | nS | | FIGURE 3. FRAMER SYSTEM RECEIVE TIMING DIAGRAM (RXSERCLK AS AN OUTPUT) FIGURE 4. FRAMER SYSTEM RECEIVE TIMING DIAGRAM (RXSERCLK AS AN INPUT) ## AC ELECTRICAL CHARACTERISTICS TRANSMIT FRAMER (HMVIP/H100 MODE) | Test Cond | Test Conditions: TA = $25^{\circ}$ C, VDD = $3.3V \pm 5\%$ unless otherwise specified | | | | | | | | | |----------------|---------------------------------------------------------------------------------------|------|------|------|-------|------------|--|--|--| | SYMBOL | PARAMETER | MIN. | TYP. | Max. | Units | Conditions | | | | | $t_1$ | TxSYNC Setup Time - HMVIP Mode | 7 | | | nS | | | | | | $t_2$ | TxSYNC Hold Time - HMVIP Mode | 4 | | | nS | | | | | | $t_3$ | TxSYNC Setup Time - H100 Mode | 7 | | | nS | | | | | | t <sub>4</sub> | TxSYNC Hold Time - H100 Mode | 4 | | | nS | | | | | | t <sub>5</sub> | TxSER Setup Time - HMVIP and H100 Mode | 6 | | | nS | | | | | | t <sub>6</sub> | TxSER Hold Time - HMVIP and H100 Mode | 3 | | | nS | | | | | | t <sub>7</sub> | TxSIG Setup Time - HMVIP and H100 Mode | 6 | | | nS | | | | | | t <sub>8</sub> | TxSIG Hold Time - HMVIP and H100 Mode | 3 | | | nS | | | | | FIGURE 5. FRAMER SYSTEM TRANSMIT TIMING DIAGRAM (HMVIP AND H100 MODE) **NOTE:** Setup and Hold time is not valid from TxInClk to TxSERCLK as TxInClk is used as the timing source for the back plane interface and TxSERCLK is used as the timing source on the line side. ## AC ELECTRICAL CHARACTERISTICS RECEIVE FRAMER (HMVIP/H100 MODE) | Test Cond | Test Conditions: TA = $25^{\circ}$ C, VDD = $3.3V \pm 5\%$ unless otherwise specified | | | | | | | | | |----------------|---------------------------------------------------------------------------------------|------|------|------|-------|------------|--|--|--| | SYMBOL | PARAMETER | MIN. | TYP. | Max. | Units | Conditions | | | | | $t_1$ | RxSYNC Setup Time - HMVIP Mode | 4 | | | nS | | | | | | $t_2$ | RxSYNC Hold Time - HMVIP Mode | 3 | | | nS | | | | | | t <sub>3</sub> | RxSYNC Setup Time - H100 Mode | 5 | | | nS | | | | | | t <sub>4</sub> | RxSYNC Hold Time - H100 Mode | 3 | | | nS | | | | | | t <sub>5</sub> | Rising Edge of RxSERCLK to Rising Edge of RxSER delay | | | 11 | nS | | | | | Note: Both RxSERCLK and RxSYNC are inputs FIGURE 6. FRAMER SYSTEM RECEIVE TIMING DIAGRAM (HMVIP/H100 MODE) TABLE 4: E1 RECEIVER ELECTRICAL CHARACTERISTICS | PARAMETER | MIN. | TYP. | Max. | Unit | TEST CONDITIONS | |--------------------------------------------------------------------------------|--------------|-----------|------|----------------|----------------------------------------------------------------------------------------------| | Receiver loss of signal: | | | | | Cable attenuation @1024kHz | | Number of consecutive zeros before RLOS is set | | 32 | | | | | Input signal level at RLOS | 15 | 20 | | dB | ITU-G.775, ETSI 300 233 | | RLOS De-asserted | 12.5 | | | % ones | | | Receiver Sensitivity<br>(Short Haul with cable loss) | 11 | | | dB | With nominal pulse amplitude of 3.0V for 120 $\Omega$ and 2.37V for 75 $\Omega$ application. | | Receiver Sensitivity (Long Haul with cable loss) | 0 | | 43 | dB | With nominal pulse amplitude of 3.0V for 120 $\Omega$ and 2.37V for 75 $\Omega$ application. | | Input Impedance | | 15 | | kΩ | | | Input Jitter Tolerance:<br>1 Hz<br>10kHz-100kHz | 37<br>0.3 | | | Ulpp<br>Ulpp | ITU G.823 | | Recovered Clock Jitter<br>Transfer Corner Frequency<br>Peaking Amplitude | - | 20 | 0.5 | kHz<br>dB | ITU G.736 | | Jitter Attenuator Corner Frequency (-3dB curve) (JABW=0) (JABW=1) | - | 10<br>1.5 | - | Hz<br>Hz | ITU G.736 | | <b>Return Loss:</b><br>51kHz - 102kHz<br>102kHz - 2048kHz<br>2048kHz - 3072kHz | 12<br>8<br>8 | - | - | dB<br>dB<br>dB | ITU-G.703 | #### TABLE 5: T1 RECEIVER ELECTRICAL CHARACTERISTICS | PARAMETER | MIN. | TYP. | Max. | Unit | TEST CONDITIONS | |---------------------------------------------------------------------------|-------------|----------------|-------------|----------------|-------------------------------------------------------------------| | Receiver loss of signal: | | | | | | | Number of consecutive zeros before RLOS is set | | 175 | | | | | Input signal level at RLOS | 15 | 20 | - | dB | Cable attenuation @772kHz | | RLOS Clear | 12.5 | - | - | % ones | ITU-G.775, ETSI 300 233 | | Receiver Sensitivity (Short Haul with cable loss) | 12 | - | | dB | With nominal pulse amplitude of 3.0V for $100\Omega$ termination | | Receiver Sensitivity<br>(Long Haul with cable loss)<br>Normal<br>Extended | 0<br>0 | - | 36<br>45 | dB<br>dB | With nominal pulse amplitude of 3.0V for 100 $\Omega$ termination | | Input Impedance | | 15 | - | kΩ | | | Jitter Tolerance:<br>1Hz<br>10kHz - 100kHz | 138<br>0.4 | - | - | Ulpp | AT&T Pub 62411 | | Recovered Clock Jitter<br>Transfer Corner Frequency<br>Peaking Amplitude | - | 10 | -<br>0.1 | KHz<br>dB | TR-TSY-000499 | | Jitter Attenuator Corner Frequency (-3dB curve) | - | 6 | | Hz | AT&T Pub 62411 | | Return Loss:<br>51kHz - 102kHz<br>102kHz - 2048kHz<br>2048kHz - 3072kHz | -<br>-<br>- | 14<br>20<br>16 | -<br>-<br>- | dB<br>dB<br>dB | | ### TABLE 6: E1 TRANSMITTER ELECTRICAL CHARACTERISTICS | PARAMETER | MIN. | TYP. | Max. | Unit | TEST CONDITIONS | |------------------------------|------|------|------|------|-----------------| | AMI Output Pulse Amplitude: | | | | | 1:2 transformer | | 75Ω Application | 2.13 | 2.37 | 2.60 | V | | | 120 $\Omega$ Application | 2.70 | 3.00 | 3.30 | V | | | Output Pulse Width | 224 | 244 | 264 | ns | | | Output Pulse Width Ratio | 0.95 | - | 1.05 | - | ITU-G.703 | | Output Pulse Amplitude Ratio | 0.95 | - | 1.05 | - | ITU-G.703 | ## TABLE 6: E1 TRANSMITTER ELECTRICAL CHARACTERISTICS OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION | PARAMETER | MIN. | TYP. | Max. | Unit | TEST CONDITIONS | |----------------------------------------|------|-------|------|------|--------------------------------------------------------| | Jitter Added by the Transmitter Output | - | 0.025 | 0.05 | Ulpp | Broad Band with jitter free TCLK applied to the input. | | Output Return Loss: | | | | | | | 51kHz -102kHz | 15 | - | - | dB | ETSI 300 166 | | 102kHz-2048kHz | 9 | - | - | dB | | | 2048kHz-3072kHz | 8 | - | - | dB | | TABLE 7: E1 TRANSMIT RETURN LOSS REQUIREMENT | FREQUENCY | RETURN LOSS<br>ETS 300166 | |--------------|---------------------------| | 51-102kHz | 6dB | | 102-2048kHz | 8dB | | 2048-3072kHz | 8dB | TABLE 8: T1 TRANSMITTER ELECTRICAL CHARACTERISTICS | PARAMETER | MIN. | TYP. | Max. | Unit | TEST CONDITIONS | |----------------------------------------|------|-------|--------------|------|--------------------------------------------------------| | AMI Output Pulse Amplitude: | 2.4 | 3.0 | 3.60 | V | 1:2 transformer measured at DSX-1. | | Output Pulse Width | 338 | 350 | 362 | ns | ANSI T1.102 | | Output Pulse Width Imbalance | - | - | 20 | - | ANSI T1.102 | | Output Pulse Amplitude Imbalance | - | - | <u>+</u> 200 | mV | ANSI T1.102 | | Jitter Added by the Transmitter Output | - | 0.025 | 0.05 | Ulpp | Broad Band with jitter free TCLK applied to the input. | | Output Return Loss: | | | | | | | 51kHz -102kHz | - | 17 | - | dB | | | 102kHz-2048kHz | - | 12 | - | dB | | | 2048kHz-3072kHz | - | 10 | - | dB | | FIGURE 7. ITU G.703 PULSE TEMPLATE TABLE 9: TRANSMIT PULSE MASK SPECIFICATION | Test Load Impedance | 75Ω Resistive (Coax) | 120 $\Omega$ Resistive (twisted Pair) | |-------------------------------------------------|----------------------|---------------------------------------| | Nominal Peak Voltage of a Mark | 2.37V | 3.0V | | Peak voltage of a Space (no Mark) | 0 <u>+</u> 0.237V | 0 <u>+</u> 0.3V | | Nominal Pulse width | 244ns | 244ns | | Ratio of Positive and Negative Pulses Imbalance | 0.95 to 1.05 | 0.95 to 1.05 | T T 30 30 T T 30 30 T T 30 30 $-\boldsymbol{V}_1$ -V T1818900-92 Shaded area in which T Average period of signal should be synchronizing signal monotonic FIGURE 8. ITU G.703 SECTION 13 SYNCHRONOUS INTERFACE PULSE TEMPLATE TABLE 10: E1 SYNCHRONOUS INTERFACE TRANSMIT PULSE MASK SPECIFICATION | Test Load Impedance | 75Ω Resistive (Coax) | 120 $\Omega$ Resistive (twisted Pair) | |--------------------------------|----------------------|---------------------------------------| | Maximum Peak Voltage of a Mark | 1.5V | 1.9V | | Minimum Peak Voltage of a Mark | 0.75V | 1.0V | | Nominal Pulse width | 244ns | 244ns | FIGURE 9. DSX-1 PULSE TEMPLATE (NORMALIZED AMPLITUDE) TABLE 11: DSX1 INTERFACE ISOLATED PULSE MASK AND CORNER POINTS | | MINIMUM CURVE | MAXIMUM CURVE | | | | | |-----------|----------------------|---------------|----------------------|--|--|--| | TIME (UI) | NORMALIZED AMPLITUDE | TIME (UI) | NORMALIZED AMPLITUDE | | | | | -0.77 | 05V | -0.77 | .05V | | | | | -0.23 | 05V | -0.39 | .05V | | | | | -0.23 | 0.5V | -0.27 | .8V | | | | | -0.15 | 0.95V | -0.27 | 1.15V | | | | | 0.0 | 0.95V | -0.12 | 1.15V | | | | | 0.15 | 0.9V | 0.0 | 1.05V | | | | | 0.23 | 0.5V | 0.27 | 1.05V | | | | | 0.23 | -0.45V | 0.35 | -0.07V | | | | | 0.46 | -0.45V | 0.93 | 0.05V | | | | | 0.66 | -0.2V | 1.16 | 0.05V | | | | | 0.93 | -0.05V | | | | | | | 1.16 | -0.05V | | | | | | ## TABLE 12: AC ELECTRICAL CHARACTERISTICS | $VDD_{IO} = 3.3V \pm 5\%$ , $VDD_{CORE} = 1.8V \pm 5\%$ , TA=25°C, UNLESS OTHERWISE SPECIFIED | | | | | | | | | | | |-----------------------------------------------------------------------------------------------|--|----|-----|----|-----|--|--|--|--|--| | PARAMETER SYMBOL MIN. TYP. MAX. UNITS | | | | | | | | | | | | MCLKIN Clock Duty Cycle | | 40 | - | 60 | % | | | | | | | MCLKIN Clock Tolerance | | - | ±50 | - | ppm | | | | | | ### MICROPROCESSOR INTERFACE I/O TIMING #### INTEL INTERFACE TIMING - ASYNCHRONOUS The signals used for the Intel microprocessor interface are: Address Latch Enable (ALE), Read Enable (RD), Write Enable (WR), Chip Select (CS), Address and Data bits. The microprocessor interface uses minimum external glue logic and is compatible with the timings of the 8051 or 80188 family of microprocessors. The ALE signal can be tied 'HIGH' if this signal is not available, and the corresponding timing interface is shown in Figure 11 and Table 14. Figure 10. Intel $\mu P$ Interface Timing During Programmed I/O Read and Write Operations When ALE Is Not Tied 'HIGH' TABLE 13: INTEL MICROPROCESSOR INTERFACE TIMING SPECIFICATIONS | SYMBOL | PARAMETER | Min | Max | Units | |----------------|------------------------------------------------------|-----|-----|-------| | t <sub>0</sub> | Valid Address to CS Falling Edge and ALE Rising Edge | 0 | - | ns | | t <sub>1</sub> | ALE Falling Edge to RD Assert | 5 | - | ns | | t <sub>2</sub> | RD Assert to RDY Assert | - | 320 | ns | | NA | RD Pulse Width (t <sub>2</sub> ) | 320 | - | ns | | t <sub>3</sub> | ALE Falling Edge to WR Assert | 5 | - | ns | | t <sub>4</sub> | WR Assert to RDY Assert | - | 320 | ns | | NA | WR Pulse Width (t <sub>4</sub> ) | 320 | - | ns | | t <sub>5</sub> | ALE Pulse Width(t <sub>5</sub> ) | 10 | | ns | Figure 11. Intel $\mu P$ Interface Timing During Programmed I/O Read and Write Operations When ALE Is Tied 'HIGH' TABLE 14: INTEL MICROPROCESSOR INTERFACE TIMING SPECIFICATIONS | SYMBOL | YMBOL PARAMETER | | Max | Units | |----------------|----------------------------------|-----|-----|-------| | t <sub>0</sub> | Valid Address to CS Falling Edge | 0 | - | ns | | t <sub>1</sub> | CS Falling Edge to RD Assert | 0 | - | ns | | t <sub>2</sub> | RD Assert to RDY Assert | - | 320 | ns | | NA | RD Pulse Width (t <sub>2</sub> ) | 320 | - | ns | | t <sub>3</sub> | CS Falling Edge to WR Assert | 0 | - | ns | | t <sub>4</sub> | WR Assert to RDY Assert | - | 320 | ns | | NA | WR Pulse Width (t <sub>4</sub> ) | 320 | - | ns | #### MOTOROLA ASYCHRONOUS INTERFACE TIMING The signals used in the Motorola microprocessor interface mode are: Address Strobe (AS), Data Strobe ( $\overline{DS}$ ), Read/Write Enable (R/W), Chip Select ( $\overline{CS}$ ), Address and Data bits. The interface is compatible with the timing of a Motorola 68000 microprocessor family. The interface timing is shown in Figure 12. The I/O specifications are shown in Table 15. FIGURE 12. MOTOROLA ASYCHRONOUS MODE INTERFACE SIGNALS DURING PROGRAMMED I/O READ AND WRITE OPERATIONS TABLE 15: MOTOROLA ASYCHRONOUS MODE MICROPROCESSOR INTERFACE TIMING SPECIFICATIONS | SYMBOL | PARAMETER | Min | Max | Units | |----------------|-------------------------------------------------|-----|-----|-------| | t <sub>0</sub> | Valid Address to CS Falling Edge | 0 | - | ns | | t <sub>1</sub> | CS Falling Edge to DS (Pin RD_DS) Assert | 0 | - | ns | | t <sub>2</sub> | DS Assert to DTACK Assert | - | 320 | ns | | NA | DS Pulse Width (t <sub>2</sub> ) | 320 | - | ns | | t <sub>3</sub> | CS Falling Edge to AS (Pin ALE_AS) Falling Edge | 0 | - | ns | #### POWER PC 403 SYCHRONOUS INTERFACE TIMING The signals used in the Power PC 403 Synchronus microprocessor interface mode are: Address Strobe (AS), Microprocessor Clock (uPCLK), Data Strobe (DS), Read/Write Enable (R/W), Chip Select (CS), Address and Data bits. The interface timing is shown in Figure 13. The I/O specifications are shown in Table 16. FIGURE 13. POWER PC 403 INTERFACE SIGNALS DURING PROGRAMMED I/O READ AND WRITE OPERATIONS TABLE 16: POWER PC 403 MICROPROCESSOR INTERFACE TIMING SPECIFICATIONS | SYMBOL | PARAMETER | Min | Max | Units | |-----------------|------------------------------------|-----|-----|-------| | t <sub>0</sub> | Valid Address to CS Falling Edge | 0 | - | ns | | t <sub>1</sub> | CS Falling Edge to WE Assert | 0 | - | ns | | t <sub>2</sub> | WE Assert to TA Assert | - | 320 | ns | | NA | WE Pulse Width (t <sub>2</sub> ) | 320 | - | ns | | t <sub>3</sub> | CS Falling Edge to TS Falling Edge | 0 | - | | | t <sub>dc</sub> | μPCLK Duty Cycle | 40 | 60 | % | | t <sub>cp</sub> | μPCLK Clock Period | 20 | - | ns | VARE DESCRIPTION REV. 1.0.3 #### ORDERING INFORMATION | PRODUCT NUMBER | PACKAGE | OPERATING TEMPERATURE RANGE | |----------------|--------------------------------|-----------------------------| | XRT86VX38IB329 | 329 Fine Pitch Ball Grid Array | -40°C to +85°C | | XRT86VX38IB256 | 256 Fine Pitch Ball Grid Array | -40°C to +85°C | #### PACKAGE DIMENSIONS FOR 329 FINE PITCH BALL GRID ARRAY #### PACKAGE DIMENSIONS FOR 256 FINE PITCH BALL GRID ARRAY #### **NOTICE** EXAR Corporation reserves the right to make changes to the products contained in this publication in order to improve design, performance or reliability. EXAR Corporation assumes no responsibility for the use of any circuits described herein, conveys no license under any patent or other right, and makes no representation that the circuits are free of patent infringement. Charts and schedules contained here in are only for illustration purposes and may vary depending upon a user's specific application. While the information in this publication has been carefully checked; no responsibility, however, is assumed for inaccuracies. EXAR Corporation does not recommend the use of any of its products in life support applications where the failure or malfunction of the product can reasonably be expected to cause failure of the life support system or to significantly affect its safety or effectiveness. Products are not authorized for use in such applications unless EXAR Corporation receives, in writing, assurances to its satisfaction that: (a) the risk of injury or damage has been minimized; (b) the user assumes all such risks; (c) potential liability of EXAR Corporation is adequately protected under the circumstances. Copyright 2013 EXAR Corporation Datasheet October 2013. Reproduction, in part or whole, without the prior written consent of EXAR Corporation is prohibited. # OCTAL T1/E1/J1 FRAMER/LIU COMBO - HARDWARE DESCRIPTION ## **REVISION HISTORY** | REVISION # | DATE | DESCRIPTION | | |------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--| | 1.0.0 | May. 01, 2009 | Initial release of Hardware Description | | | 1.0.1 | June 15, 2009 | Update packaging name to fpBGA, add BITS functionality to general description, updated features and applications and updates to eletrical tables | | | 1.0.2 | January 29, 2010 | Added timing diagrams, microprocessor timing, and general edits. | | | 1.0.3 | October 24, 2013 | Updated Exar logo, correction to MCLKIN pin description. ECN 1348-03 | |