# Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface #### **General Description** The MAX5723/MAX5724/MAX5725 8-channel, low-power, 8-/10-/12-bit, voltage-output digital-to-analog converters (DACs) include output buffers and an internal 3ppm/°C reference that is selectable to be 2.048V, 2.500V, or 4.096V. The MAX5723/MAX5724/MAX5725 accept a wide supply voltage range of 2.7V to 5.5V with extremely low power (6mW) consumption to accommodate most low-voltage applications. A precision external reference input allows rail-to-rail operation and presents a $100 \mathrm{k}\Omega$ (typ) load to an external reference. The MAX5723/MAX5724/MAX5725 have a fast 50MHz, 4-wire SPI/QSPITM/MICROWIRE/DSP-compatible serial interface that operates at clock rates up to 50MHz. The DAC output is buffered and has a low supply current of less than 250µA per channel and a low offset error of $\pm 0.5$ mV (typ). On power-up, the MAX5723/MAX5724/MAX5725 reset the DAC outputs to zero or midscale based on the status of M/ $\overline{Z}$ logic input, providing flexibility for a variety of control applications. The internal reference is initially powered down to allow use of an external reference. The MAX5723/MAX5724/MAX5725 allow simultaneous output updates using software LOAD commands or the hardware load DAC logic input ( $\overline{LDAC}$ ). The MAX5723/MAX5724/MAX5725 feature a program-mable watchdog function which can be enabled to monitor the I/O interface for activity and integrity. A clear logic input (CLR) allows the contents of the CODE and the DAC registers to be cleared asynchronously and simultaneously sets the DAC outputs to the programmable default value. The MAX5723/MAX5724/MAX5725 are available in a 20-pin TSSOP and an ultra-small, 20-bump WLP package and are specified over the -40°C to +125°C temperature range. ### **Applications** Programmable Voltage and Current Sources Gain and Offset Adjustment Automatic Tuning and Optical Control Power Amplifier Control and Biasing Process Control and Servo Loops Portable Instrumentation QSPI is a trademark of Motorola, Inc. $\mu MAX$ is a registered trademark of Maxim Integrated Products, Inc. #### **Benefits and Features** - Eight High-Accuracy DAC Channels - 12-Bit Accuracy Without Adjustment - ±1 LSB INL Buffered Voltage Output - Guaranteed Monotonic Over All Operating Conditions - Independent Mode Settings for Each DAC - Three Precision Selectable Internal References - 2.048V, 2.500V, or 4.096V - Internal Output Buffer - · Rail-to-Rail Operation with External Reference - 4.5µs Settling Time - Outputs Directly Drive 2kΩ Loads - Small 6.5mm x 4.4mm 20-Pin TSSOP or Ultra-Small 2.5mm x 2.3mm 20-Bump WLP Package - Wide 2.7V to 5.5V Supply Range - Separate 1.8V to 5.5V V<sub>DDIO</sub> Power-Supply Input - Fast 50MHz 4-Wire SPI/QSPI/MICROWIRE/DSP-Compatible Serial Interface - Programmable Interface Watchdog Timer - Pin-Selectable Power-On-Reset to Zero-Scale or Midscale DAC Output - LDAC and CLR for Asynchronous DAC Control - Three Selectable Power-Down Output Impedances - 1kΩ, 100kΩ, or High Impedance ### **Functional Diagram** Ordering Information appears at end of data sheet. # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface ### **Absolute Maximum Ratings** | V <sub>DD</sub> , V <sub>DDIO</sub> to GND0.3V to +6V | Maximum Continuous Current into Any Pin ±50mA | |---------------------------------------------------------------------------------------------------------|------------------------------------------------------| | OUT_, REF to GND | Operating Temperature40°C to +125°C | | $(V_{DD} + 0.3V)$ and +6V | Storage Temperature65°C to +150°C | | SCLK, CSB, $\overline{IRQ}$ , $M/\overline{Z}$ , $\overline{LDAC}$ , $\overline{CLR}$ to GND0.3V to +6V | Lead Temperature (TSSOP only) (soldering, 10s)+300°C | | DIN, DOUT to GND0.3V to the lower of | Soldering Temperature (reflow) +260°C | | $(V_{DDIO} + 0.3V)$ and +6V | | | Continuous Power Dissipation (T <sub>A</sub> = +70°C) | | | TSSOP (derate at 13.6mW/°C above 70°C)1084mW WLP (derate at 21.3mW/°C above 70°C)1700mW | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### **Package Thermal Characteristics (Note 1)** | TSSOP | WLP | |-------------------------------------------------------------------|--------------------------------------------------------| | Junction-to-Ambient Thermal Resistance (θ <sub>JA</sub> )73.8°C/W | Junction-to-Ambient Thermal Resistance $(\theta_{JA})$ | | Junction-to-Case Thermal Resistance (θ <sub>JC</sub> )20°C/W | (Note 2)47°C/W | - **Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>. - Note 2: Visit www.maximintegrated.com/app-notes/index.mvp/id/1891 for information about the thermal performance of WLP packaging. #### **Electrical Characteristics** $(V_{DD} = 2.7V \text{ to } 5.5V, V_{DDIO} = 1.8V \text{ to } 5.5V, V_{GND} = 0V, C_L = 200pF, R_L = 2k\Omega, T_A = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ unless otherwise noted.})$ (Note 3) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------|--------|----------------------------------|-------|-------|-------|-----------------| | DC PERFORMANCE (Note 4) | | | | | | | | | | MAX5723 | 8 | | | | | Resolution and Monotonicity | N | MAX5724 | 10 | | | Bits | | | | MAX5725 | 12 | | | | | | | MAX5723 | -0.25 | ±0.05 | +0.25 | | | Integral Nonlinearity (Note 5) | INL | MAX5724 | -0.5 | ±0.2 | +0.5 | LSB | | | | MAX5725 | -1 | ±0.5 | +1 | | | | | MAX5723 | -0.25 | ±0.05 | +0.25 | | | Differential Nonlinearity (Note 5) | DNL | MAX5724 | -0.5 | ±0.1 | +0.5 | LSB | | | | MAX5725 | -1 | ±0.2 | +1 | ] | | Offset Error (Note 6) | OE | | -5 | ±0.5 | +5 | mV | | Offset Error Drift | | | | ±10 | | μV/°C | | Gain Error (Note 6) | GE | | -1.0 | ±0.1 | +1.0 | %FS | | Gain Temperature Coefficient | | With respect to V <sub>REF</sub> | | ±3.0 | | ppm of<br>FS/°C | # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface ### **Electrical Characteristics (continued)** $(V_{DD} = 2.7V \text{ to } 5.5V, V_{DDIO} = 1.8V \text{ to } 5.5V, V_{GND} = 0V, C_L = 200pF, R_L = 2k\Omega, T_A = -40^{\circ}C \text{ to } +125^{\circ}C, \text{ unless otherwise noted.})$ (Note 3) | PARAMETER | SYMBOL | C | ONDITIONS | MIN | TYP | MAX | UNITS | |-------------------------------------|--------|-----------------------------|--------------------------------------------------|------|------|-----------------------|-------------| | Zero-Scale Error | | | | 0 | | +10 | mV | | Full-Scale Error | | With respect to \ | / <sub>REF</sub> | -0.5 | | +0.5 | %FS | | DAC OUTPUT CHARACTERIST | TICS | | | | | | | | | | No load | | 0 | | $V_{DD}$ | | | Output Voltage Range (Note 7) | | $2k\Omega$ load to GNE | ) | 0 | | V <sub>DD</sub> - 0.2 | V | | | | $2k\Omega$ load to $V_{DD}$ | | 0.2 | | V <sub>DD</sub> | | | Lord Domination | | V V 10 | $V_{DD} = 3V \pm 10\%,$<br>$II_{OUT}I \le 5mA$ | | 300 | | )// · · · · | | Load Regulation | | $V_{OUT} = V_{FS}/2$ | $V_{DD} = 5V \pm 10\%$ ,<br>$II_{OUT}I \le 10mA$ | | 300 | | - μV/mA | | DC Output Impedance | | V V /0 | $V_{DD} = 3V \pm 10\%,$ $II_{OUT}I \le 5mA$ | | 0.3 | | | | DC Output Impedance | | $V_{OUT} = V_{FS}/2$ | $V_{DD} = 5V \pm 10\%$ ,<br>$II_{OUT}I \le 10mA$ | | 0.3 | | Ω | | Maximum Capacitive Load<br>Handling | CL | | | | 500 | | pF | | Resistive Load Handling | RL | | | 2 | | | kΩ | | Short Circuit Output Current | | \/ E E\/ | Sourcing (output shorted to GND) | | 30 | | m A | | Short-Circuit Output Current | | V <sub>DD</sub> = 5.5V | Sinking (output shorted to $V_{DD}$ ) | | 50 | | - mA | | DC Power-Supply Rejection | | $V_{DD} = 3V \pm 10\%$ | or 5V ±10% | | 100 | | μV/V | | DYNAMIC PERFORMANCE | | | | | | | | | Voltage-Output Slew Rate | SR | Positive and neg | ative | | 1.0 | | V/µs | | | | 1/4 scale to 3/4 sca | ale, to ≤ 1 LSB, MAX5723 | | 2.2 | | | | Voltage-Output Settling Time | | 1/4 scale to 3/4 sca | ale, to ≤ 1 LSB, MAX5724 | | 2.6 | | μs | | | | 1/4 scale to 3/4 sca | ale, to ≤ 1 LSB, MAX5725 | | 4.5 | | | | DAC Glitch Impulse | | Major code trans | sition (code x7FF to x800) | | 7 | | nV*s | | Channel-to-Channel | | Internal referenc | e | | 3.3 | | p\/*- | | Feedthrough (Note 8) | | External reference | ce | | 4.07 | | nV*s | | Digital Feedthrough | | Midscale code, a | all digital inputs from 0V to | | 0.2 | | nV*s | | Power-Up Time | | Startup calibration | on time (Note 9) | | 200 | | μs | | Tower-op Time | | From power-dow | /n | | 50 | | μs | # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface ### **Electrical Characteristics (continued)** $(V_{DD}=2.7V\ to\ 5.5V,\ V_{DDIO}=1.8V\ to\ 5.5V,\ V_{GND}=0V,\ C_L=200pF,\ R_L=2k\Omega,\ T_A=-40^{\circ}C\ to\ +125^{\circ}C,\ unless\ otherwise\ noted.)$ (Note 3) | PARAMETER | SYMBOL | CON | IDITIONS | MIN | TYP | MAX | UNITS | |------------------------------|--------|---------------------------|----------------------|-----|-----|-----|-----------------------| | | | F. tamal aufamana | f = 1kHz | | 90 | | | | | | External reference | f = 10kHz | | 82 | | 1 | | | | 2.048V internal | f = 1kHz | | 112 | | 1 | | Output Voltage-Noise Density | | reference | f = 10kHz | | 102 | | ] ,,, , | | (DAC Output at Midscale) | | 2.5V internal | f = 1kHz | | 125 | | nV/√Hz | | | | reference | f = 10kHz | | 110 | | 1 | | | | 4.096V internal | f = 1kHz | | 160 | | 1 | | | | reference | f = 10kHz | | 145 | | 1 | | | | | f = 0.1Hz to 10Hz | | 12 | | | | | | External reference | f = 0.1Hz to $10kHz$ | | 76 | | 1 | | | | | f = 0.1Hz to 300kHz | | 385 | | 1 | | | | 0.040141 | f = 0.1Hz to 10Hz | | 14 | | 1 | | | | 2.048V internal reference | f = 0.1Hz to 10kHz | | 91 | | 1 | | Integrated Output Noise | | reference | f = 0.1Hz to 300kHz | | 450 | | ] ,, | | (DAC Output at Midscale) | | | f = 0.1Hz to 10Hz | | 15 | | μV <sub>P-P</sub> | | | | 2.5V internal | f = 0.1Hz to $10kHz$ | | 99 | | 1 | | | | reference | f = 0.1Hz to 300kHz | | 470 | | 1 | | | | | f = 0.1Hz to 10Hz | | 16 | | 1 | | | | 4.096V internal | f = 0.1Hz to 10kHz | | 124 | | 1 | | | | reference | f = 0.1Hz to 300kHz | | 490 | | 1 | | | | <b>5</b> | f = 1kHz | | 114 | | | | | | External reference | f = 10kHz | | 99 | | 1 | | | | 2.048V internal | f = 1kHz | | 175 | | 1 | | Output Voltage-Noise Density | | reference | f = 10kHz | | 153 | | ] ,,, <del>,,,,</del> | | (DAC Output at Full Scale) | | 2.5V internal | f = 1kHz | | 200 | | nV/√Hz | | | | reference | f = 10kHz | | 174 | | 1 | | | | 4.096V internal | f = 1kHz | | 295 | | 1 | | | | reference | f = 10kHz | | 255 | | 1 | | | | | f = 0.1Hz to 10Hz | | 13 | | | | | | External reference | f = 0.1Hz to 10kHz | | 94 | | 1 | | | | | f = 0.1Hz to 300kHz | | 540 | | 1 | | | | 0.040444 | f = 0.1Hz to 10Hz | | 19 | | 1 | | | | 2.048V internal | f = 0.1Hz to 10kHz | | 143 | | 1 | | Integrated Output Noise | | reference | f = 0.1Hz to 300kHz | | 685 | | ] | | (DAC Output at Full Scale) | | 0.51/1 | f = 0.1Hz to 10Hz | | 21 | | μV <sub>P-P</sub> | | | | 2.5V internal | f = 0.1Hz to 10kHz | | 159 | | ] | | | | reference | f = 0.1Hz to 300kHz | | 705 | | 1 | | | | 4.000141 | f = 0.1Hz to 10Hz | | 26 | | 1 | | | | 4.096V internal reference | f = 0.1Hz to $10kHz$ | | 213 | | 1 | | | | reference | f = 0.1Hz to 300kHz | | 750 | | 1 | # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface ### **Electrical Characteristics (continued)** $(V_{DD}=2.7V\ to\ 5.5V,\ V_{DDIO}=1.8V\ to\ 5.5V,\ V_{GND}=0V,\ C_L=200pF,\ R_L=2k\Omega,\ T_A=-40^{\circ}C\ to\ +125^{\circ}C,\ unless\ otherwise\ noted.)$ (Note 3) | PARAMETER | SYMBOL | CONI | DITIONS | MIN | TYP | MAX | UNITS | |------------------------------------|-------------------|----------------------------------------------------------|------------------------------------|-------|-------|-----------------|---------| | REFERENCE INPUT | • | | | | | | • | | Reference Input Range | V <sub>REF</sub> | | | 1.24 | | V <sub>DD</sub> | V | | Reference Input Current | I <sub>REF</sub> | $V_{REF} = V_{DD} = 5.5V$ | | | 55 | 74 | μΑ | | Reference Input Impedance | R <sub>REF</sub> | | | 75 | 100 | | kΩ | | REFERENCE OUTPUT | | | | -1 | | | | | | | $V_{REF} = 2.048V, T_A =$ | : +25°C | 2.043 | 2.048 | 2.053 | | | Reference Output Voltage | V <sub>REF</sub> | $V_{REF} = 2.5V, T_A = +$ | 25°C | 2.494 | 2.500 | 2.506 | V | | | | $V_{REF} = 4.096V, T_{A} =$ | : +25°C | 4.086 | 4.096 | 4.106 | | | Reference Temperature | | MAX5725A | | | ±3 | ±10 | ppm/°C | | Coefficient (Note 10) | | MAX5723/MAX5724 | /MAX5725B | | ±10 | ±25 | ррпі, с | | Reference Drive Capacity | | External load | | | 25 | | kΩ | | Reference Capacitive Load Handling | | | | | 200 | | pF | | Reference Load Regulation | | I <sub>SOURCE</sub> = 0 to 500 <sub>k</sub> | AL | | 2 | | mV/mA | | Reference Line Regulation | | | | | 0.05 | | mV/V | | POWER REQUIREMENTS | | . <del>I</del> | | | | | | | 0 - 1 - 1/-11 | ., | V <sub>REF</sub> = 4.096V | | 4.5 | | 5.5 | | | Supply Voltage | V <sub>DD</sub> | All other options | | 2.7 | | 5.5 | - V | | I/O Supply Voltage | V <sub>DDIO</sub> | | | 1.8 | | 5.5 | V | | | | | V <sub>REF</sub> = 2.048V | | 1.6 | 2 | | | | | Internal reference | V <sub>REF</sub> = 2.5V | | 1.7 | 2.1 | 1 | | Supply Current (Note 11) | I <sub>DD</sub> | | V <sub>REF</sub> = 4.096V | | 2.0 | 2.5 | mA | | | | | V <sub>REF</sub> = 3V | | 1.6 | 2.0 | | | | | External reference | V <sub>REF</sub> = 5V | | 1.9 | 2.5 | | | | | All DACs off, interna | 1 | | 140 | | | | Power-Down Mode Supply | I <sub>PD</sub> | All DACs off, interna<br>T <sub>A</sub> = -40°C to +85°C | | | 0.7 | 2 | μA | | Current | | All DACs off, interna<br>T <sub>A</sub> = +125°C | I reference OFF, | | 2 | 4 | | | Digital Supply Current | I <sub>DDIO</sub> | Static logic inputs, a | Il outputs unloaded | | | 1 | μΑ | | DIGITAL INPUT CHARACTER | ISTICS (SCLK | , DIN, CSB, LDAC, C | LR, M/Z) | | | | | | Input Leakage Current | I <sub>IN</sub> | 7 | all inputs except $M/\overline{Z}$ | | ±0.1 | ±1 | μA | | | | $V_{IN} = 0V \text{ or } V_{DD}, \text{ for } V_{DD}$ | M/Z (Note 11) | | | | | | | <del>-</del> | | | - | | | - | # Ultra-Small, Octal-Channel, 8-/10-/12-Bit **Buffered Output DACs with Internal** Reference and SPI Interface ### **Electrical Characteristics (continued)** (V<sub>DD</sub> = 2.7V to 5.5V, V<sub>DDIO</sub> = 1.8V to 5.5V, V<sub>GND</sub> = 0V, C<sub>L</sub> = 200pF, R<sub>L</sub> = 2k $\Omega$ , T<sub>A</sub> = -40°C to +125°C, unless otherwise noted.) (Note 3) | PARAMETER | SYMBOL | CON | NDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------|------------------|--------------------------------------------|---------------------------------|----------------------------|--------|----------------------------|-------| | | | (All inputs except | 2.2V < V <sub>DDIO</sub> < 5.5V | 0.7 x<br>V <sub>DDIO</sub> | | | V | | Input High Voltage | V <sub>IH</sub> | $M/\overline{Z}$ ) | 1.8V < V <sub>DDIO</sub> < 2.2V | 0.8 x<br>V <sub>DDIO</sub> | | | ., | | | | 2.7V < V <sub>DD</sub> < 5.5V | (for $M/\overline{Z}$ ) | 0.7 x<br>V <sub>DD</sub> | | | V | | | | (All inputs except | 2.2V < V <sub>DDIO</sub> < 5.5V | | | 0.3 x<br>V <sub>DDIO</sub> | V | | Input Low Voltage | V <sub>IL</sub> | $M/\overline{Z}$ ) | 1.8V < V <sub>DDIO</sub> < 2.2V | | | 0.2 x<br>V <sub>DDIO</sub> | V | | | | 2.7V < V <sub>DD</sub> < 5.5V | (for $M/\overline{Z}$ ) | | | 0.3 x<br>V <sub>DD</sub> | V | | Input Capacitance (Note 10) | C <sub>IN</sub> | | | | | 10 | рF | | Hysteresis Voltage | V <sub>H</sub> | | | | 0.15 | | V | | DIGITAL OUTPUT (IRQ) | | | | | | | | | Output Low Voltage | V <sub>OL</sub> | I <sub>SINK</sub> = 3mA | | | | 0.2 | V | | Output Inactive Leakage | loff | | | | ±0.1 | ±1 | μΑ | | Output Inactive Capacitance (Note 10) | C <sub>OFF</sub> | | | | | 10 | pF | | DIGITAL OUTPUT (DOUT) | | | | ' | | | | | Output High Voltage | V <sub>OH</sub> | V <sub>DDIO</sub> > 2.5V, I <sub>SOL</sub> | JRCE = 3mA | V <sub>DDIO</sub> - 0.2 | | | V | | Output Flight Voltage | VOH | V <sub>DDIO</sub> > 1.8V, I <sub>SOL</sub> | JRCE = 2mA | V <sub>DDIO</sub><br>- 0.2 | | | V | | Output Low Voltage | V <sub>OL</sub> | $V_{DDIO} > 2.5V$ , $I_{SIN}$ | $\zeta = 3mA$ | | | 0.2 | V | | Output Low Voltage | VOL | $V_{DDIO} > 1.8V, I_{SIN}$ | < = 2mA | | | 0.2 | V | | Output Short-Circuit Current | I <sub>OSS</sub> | I <sub>SINK</sub> , I <sub>SOURCE</sub> | | | ±100 | | mA | | Output Three-State Leakage | l <sub>OZ</sub> | | | | ±0.1 | ±1 | μΑ | | Output Three-State<br>Capacitance | C <sub>OZ</sub> | | | | 10 | | pF | | WATCHDOG TIMER CHARACT | ERISTICS | • | | | | | | | Watchdog Timer Period | twdosc | $V_{DD} = 3V, T_A = +2$ | 5°C | 0.95 | 1 | 1.05 | ms | | Watchdog Timer Period Supply<br>Drift | | V <sub>DD</sub> = 2.7V to 5.5V | , T <sub>A</sub> = +25°C | | 0.6 | | %/V | | Watchdog Timer Period<br>Temperature Drift | | V <sub>DD</sub> = 3V | | | 0.0375 | | %/°C | Maxim Integrated | 6 www.maximintegrated.com # Ultra-Small, Octal-Channel, 8-/10-/12-Bit **Buffered Output DACs with Internal** Reference and SPI Interface ### **Electrical Characteristics (continued)** (V<sub>DD</sub> = 2.7V to 5.5V, V<sub>DDIO</sub> = 1.8V to 5.5V, V<sub>GND</sub> = 0V, C<sub>L</sub> = 200pF, R<sub>L</sub> = 2k $\Omega$ , T<sub>A</sub> = -40°C to +125°C, unless otherwise noted.) (Note 3) | PARAMETER | SYMBOL | COND | ITIONS | MIN | TYP | MAX | UNITS | |----------------------------------|-------------------|-----------------------------------------------|----------------------------------|-----|-----|------|--------| | SPI TIMING CHARACTERISTIC | S | | | | | | | | | | | Write mode | 0 | | 50 | | | | | 2.7V < V <sub>DDIO</sub> < 5.5V | Read mode,<br>strobing on 1 SCLK | 0 | | 25 | | | COLK Francisco | 4 | | Read mode,<br>strobing on ½ SCLK | 0 | | 12.5 | NAL I- | | SCLK Frequency | fsclk | | Write mode | 0 | | 33 | - MHz | | | | 1.8V < V <sub>DDIO</sub> < 2.7V | Read mode,<br>strobing on 1 SCLK | 0 | | 20 | | | | | | Read mode, strobing on ½ SCLK | 0 | | 10 | | | SCLK Period | + | 2.7V < V <sub>DDIO</sub> < 5.5V | , write mode | 20 | | | no | | SCLN Period | t <sub>SCLK</sub> | 1.8V < V <sub>DDIO</sub> < 2.7V | , write mode | 30 | | | ns | | SCLK Pulse Width High | t <sub>CH</sub> | | | 8 | | | ns | | SCLK Pulse Width Low | t <sub>CL</sub> | | | 8 | | | ns | | CSB Fall to SCLK Fall Setup Time | tooos | To first SCLK falling | $2.7V < V_{DDIO} < 5.5V$ | 8 | | | ns | | COBT all to OCENT all Setup Time | t <sub>CSS0</sub> | edge | $1.8V < V_{\text{DDIO}} < 2.7V$ | 12 | | | 115 | | CSB Fall to SCLK Fall Hold Time | t <sub>CSH0</sub> | Applies to inactive SC preceding the first SC | | 0 | | | ns | | CSB Rise to SCLK Fall Hold Time | t <sub>CSH1</sub> | Applies to the 24th SC | CLK falling edge | 0 | | | ns | | CSB Rise to SCLK Fall | tCSA | Applies to the 24th SC aborted sequence | CLK falling edge, | 12 | | | ns | | SCLK Fall to CSB Fall | t <sub>CSF</sub> | Applies to 24th SCL | K falling edge | 100 | | | ns | | CSB Pulse Width High | t <sub>CSPW</sub> | | | 20 | | | ns | | DIN to SCLK Fall Setup Time | t <sub>DS</sub> | | | 5 | | | ns | | DIN to SCLK Fall Hold Time | t <sub>DH</sub> | | | 4.5 | | | ns | | CLR Pulse Width Low | t <sub>CLPW</sub> | | | 20 | | | ns | | CLR Rise to CSB Fall | t <sub>CSC</sub> | Required for commar | nd to be executed | 20 | | | ns | | LDAC Pulse Width Low | t <sub>LDPW</sub> | | | 20 | | | ns | | LDAC Fall to SCLK Fall Hold | t <sub>LDH</sub> | Applies to 24th SCLK | falling edge | 20 | | | ns | | SCLK Fall to DOLLT Transition | t | DPHA = 0, | 2.7V < V <sub>DDIO</sub> < 5.5V | | | 35 | | | SCLK Fall to DOUT Transition | t <sub>DOT</sub> | $C_{LOAD} = 20pF$ | 1.8V < V <sub>DDIO</sub> < 2.7V | | | 40 | ns | | SCLK Rise to DOUT Transition | tnor | DPHA = 1, | 2.7V < V <sub>DDIO</sub> < 5.5V | | | 35 | ns | | SOLK HISE to DOOT HARSHOTT | tDOT | $C_{LOAD} = 20pF$ | 1.8V < V <sub>DDIO</sub> < 2.7V | | | 40 | 115 | Maxim Integrated | 7 www.maximintegrated.com ### **Electrical Characteristics (continued)** $(V_{DD}=2.7V \text{ to } 5.5V, V_{DDIO}=1.8V \text{ to } 5.5V, V_{GND}=0V, C_L=200 pF, R_L=2k\Omega, T_A=-40^{\circ}C \text{ to } +125^{\circ}C, \text{ unless otherwise noted.})$ (Note 3) | PARAMETER | SYMBOL | CON | IDITIONS | MIN | TYP | MAX | UNITS | |------------------------|------------------|--------------------------------|---------------------------------|-----|-----|-----|-------| | SCLK Fall to DOUT Hold | t <sub>DOH</sub> | DPHA = 0, C <sub>LOAD</sub> | = 0pF | 2 | | | ns | | SCLK Rise to DOUT Hold | tDOH | DPHA = 1, C <sub>LOAD</sub> | = 0pF | 2 | | | ns | | CSB Fall to DOUT Fall | t <sub>DOE</sub> | Enable time, C <sub>LOAI</sub> | ) = 20pF | | | 20 | ns | | CSB Rise to DOUT Hi-Z | | Disable time | 2.7V < V <sub>DDIO</sub> < 5.5V | | | 20 | no | | CSB Rise to DOUT HI-Z | t <sub>DOZ</sub> | Disable time | 1.8V < V <sub>DDIO</sub> < 2.7V | | | 40 | ns | - **Note 3:** Electrical specifications are production tested at $T_A = +25$ °C. Specifications over the entire operating temperature range are guaranteed by design and characterization. Typical specifications are at $T_A = +25$ °C. - **Note 4:** DC performance is tested without load, $V_{REF} = V_{DD}$ . - Note 5: Linearity is tested with unloaded outputs to within 20mV of GND and VDD. - **Note 6:** Gain and offset calculated from measurements made with $V_{REF} = V_{DD}$ at codes 30 and 4065 for MAX5725, codes 8 and 1016 for MAX5724, and codes 2 and 254 for MAX5723. - Note 7: Subject to zero- and full-scale error limits and V<sub>RFF</sub> settings. - Note 8: Measured with all other DAC outputs at midscale with one channel transitioning 0 to full scale. - Note 9: On power-up, the device initiates an internal 200μs (typ) calibration sequence. All commands issued during this time will be ignored. - Note 10: Guaranteed by design. - Note 11: All channels active at $V_{FS}$ , unloaded. Static logic inputs with $V_{IL} = V_{GND}$ and $V_{IH} = V_{DDIO}$ for all inputs. Figure 1. SPI Serial Interface Timing Diagram www.maximintegrated.com ### **Typical Operating Characteristics** (MAX5725, 12-bit performance, $T_A = +25$ °C, unless otherwise noted.) ### **Typical Operating Characteristics (continued)** (MAX5725, 12-bit performance, $T_A = +25^{\circ}C$ , unless otherwise noted.) # OFFSET AND ZERO-SCALE ERROR vs. TEMPERATURE # FULL-SCALE ERROR AND GAIN ERROR vs. TEMPERATURE #### SUPPLY CURRENT vs. SUPPLY VOLTAGE # FULL-SCALE ERROR AND GAIN ERROR vs. SUPPLY VOLTAGE #### **SUPPLY CURRENT vs. TEMPERATURE** # POWER-DOWN MODE SUPPLY CURRENT vs. Supply voltage ### **Typical Operating Characteristics (continued)** (MAX5725, 12-bit performance, $T_A = +25^{\circ}C$ , unless otherwise noted.) # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface ### **Typical Operating Characteristics (continued)** (MAX5725, 12-bit performance, $T_A = +25$ °C, unless otherwise noted.) # $\begin{array}{l} \text{CHANNEL-TO-CHANNEL FEEDTHROUGH} \\ \text{(VDD} = \text{VREF} = 5\text{V}, \quad \text{TA} = +25^{\circ}\text{C}, \\ \text{RL} = 2k\Omega, \quad \text{CL} = 200\text{pF}) \end{array}$ #### POWER-ON RESET TO OV # CHANNEL-TO-CHANNEL FEEDTHROUGH (VDD = 5V, VREF = 4.096V, $T_A$ = +25°C, NO LOAD) # $\begin{array}{l} \text{CHANNEL-TO-CHANNEL FEEDTHROUGH} \\ \text{(VDD} = 5\text{V}, \text{VREF} = 4.096\text{V} \text{ (INTERNAL)}, \\ \text{TA} = +25^{\circ}\text{C}, \text{ RL} = 2k\Omega, \text{ CL} = 200\text{pF}) \end{array}$ ### **Typical Operating Characteristics (continued)** (MAX5725, 12-bit performance, $T_A = +25$ °C, unless otherwise noted.) ### **DIGITAL FEEDTHROUGH** (V<sub>DD</sub> = V<sub>REF</sub> = 5V, $R_L$ = 10k $\Omega$ ) #### 10 $V_{DD} = V_{REF}$ 8 **OUTPUT LOAD REGULATION** #### **OUTPUT CURRENT LIMITING** #### **HEADROOM AT RAILS** vs. OUTPUT CURRENT ( $V_{DD} = V_{REF}$ ) #### **NOISE-VOLTAGE DENSITY vs. FREQUENCY** (DAC AT MIDSCALE) Maxim Integrated | 13 www.maximintegrated.com # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface ### **Typical Operating Characteristics (continued)** (MAX5725, 12-bit performance, $T_A = +25^{\circ}C$ , unless otherwise noted.) # 0.1Hz TO 10Hz OUTPUT NOISE, EXTERNAL REFERENCE (VDD = 5V, VREF = 4.5V) # 0.1Hz TO 10Hz OUTPUT NOISE, INTERNAL # 0.1Hz TO 10Hz OUTPUT NOISE, INTERNAL REFERENCE ( $V_{DD}=5V,\,V_{REF}=2.5V$ ) # 0.1Hz TO 10Hz OUTPUT NOISE, INTERNAL REFERENCE ( $V_{DD} = 5V$ , $V_{REF} = 4.096V$ ) ### **Typical Operating Characteristics (continued)** (MAX5725, 12-bit performance, $T_A = +25$ °C, unless otherwise noted.) #### SUPPLY CURRENT vs. SUPPLY VOLTAGE #### REFERENCE LOAD REGULATION #### **WATCHDOG TIMER PERIOD HISTOGRAM** # WATCHDOG TIMER FREQUENCY vs. TEMPERATURE # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface # **Pin Configurations** # **Pin Description** | | PIN | | TUNIOTION | |-------|-----|-------------------|-----------------------------------------------------------------------------------------------------------------------------------| | TSSOP | WLP | NAME | FUNCTION | | 1 | D3 | REF | Reference Voltage Input/Output | | 2 | D2 | DAC0 | DAC Channel 0 Voltage Output | | 3 | D1 | OUT1 | DAC Channel 1 Voltage Output | | 4 | C1 | OUT2 | DAC Channel 2 Voltage Output | | 5 | C2 | OUT3 | DAC Channel 3 Voltage Output | | 6 | B2 | OUT4 | DAC Channel 4 Voltage Output | | 7 | B1 | OUT5 | DAC Channel 5 Voltage Output | | 8 | A1 | OUT6 | DAC Channel 6 Voltage Output | | 9 | A2 | OUT7 | DAC Channel 7 Voltage Output | | 10 | B3 | V <sub>DD</sub> | Analog Supply Voltage | | 11 | A3 | V <sub>DDIO</sub> | Digital Supply Voltage | | 12 | A4 | DOUT | SPI Serial Data Output | | 13 | A5 | DIN | SPI Serial Data Input | | 14 | B5 | SCLK | SPI Serial Clock Input | | 15 | B4 | CSB | SPI Chip-Select Input | | 16 | C5 | ĪRQ | Active-Low Open Drain Interrupt Output. IRQ low indicates watchdog timeout. | | 17 | C4 | CLR | Active-Low Asynchronous DAC Clear Input | | 18 | D5 | LDAC | Active-Low Asynchronous DAC Load Input | | 19 | D4 | GND | Ground | | 20 | C3 | $M/\overline{Z}$ | DAC Output Reset Selection. Connect $M/\overline{Z}$ to GND for zero-scale and connect $M/\overline{Z}$ to $V_{DD}$ for midscale. | #### **Detailed Description** The MAX5723/MAX5724/MAX5725 are 8-channel, lowpower, 8-/10-/12-bit buffered voltage-output DACs. The 2.7V to 5.5V wide supply voltage range and low-power consumption accommodates most low-power and lowvoltage applications. The devices present a $100k\Omega$ load to the external reference. The internal output buffers allow rail-to-rail operation. An internal voltage reference is available with software-selectable options of 2.048V. 2.500V, or 4.096V. The devices feature a fast 4-wire SPI/QSPI/MICROWIRE/DSP-compatible serial interface to save board space and reduce the complexity in isolated applications interface. The MAX5723/MAX5724/ MAX5725 include a serial-in/parallel-out shift register, internal CODE and DAC registers, a power-on-reset (POR) circuit to initialize the DAC outputs to zero scale $(M/\overline{Z} = 0)$ or midscale $(M/\overline{Z} = 1)$ , and control logic. CLR is available to asynchronously clear the DAC outputs to a user-programmable default value, independent of the serial interface. LDAC is available to simultaneously update selected DACs on one or more devices. The MAX5723/MAX5724/MAX5725 also feature user-configurable interface watchdog, with status indicated by the IRQ output. #### **DAC Outputs (OUT\_)** The MAX5723/MAX5724/MAX5725 include internal buffers on all DAC outputs, which provide improved load regulation for the DAC outputs. The output buffers slew at 1V/µs (typ) and drive resistive loads are as low as $2k\Omega$ in parallel with as much as 500pF of capacitance. The analog supply voltage (VDD) determines the maximum output voltage range of the devices since it powers the output buffers. Under no-load conditions, the output buffers drive from GND to VDD, subject to offset and gain errors. With a $2k\Omega$ load to GND, the output buffers drive from GND to within 200mV of VDD. With a $2k\Omega$ load to VDD, the output buffers drive from VDD to within 200mV of GND. The DAC ideal output voltage is defined by: $$V_{OUT} = V_{REF} \times \frac{D}{2^N}$$ where D = code loaded into the DAC register, $V_{REF} = \text{reference voltage}$ , N = resolution. # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface #### **Internal Register Structure** The user interface is separated from the DAC logic to minimize digital feedthrough. Within the serial interface is an input shift register, the contents of which can be routed to control registers, individual, or multiple DACs as determined by the user command. Within each DAC channel there is a CODE register followed by a DAC latch register (see the <u>Detailed Functional Diagram</u>). The contents of the CODE register hold pending DAC output settings which can later be loaded into the DAC registers. The CODE register can be updated using both CODE and CODE\_LOAD user commands. The contents of the DAC register hold the current DAC output settings. The DAC register can be updated directly from the serial interface using the CODE\_LOAD commands or can upload the current contents of the CODE register using LOAD commands or the LDAC logic input. The contents of both CODE and DAC registers are maintained during power-down states, so that when the DACs are powered on, they return to their previously stored output settings. Any CODE or LOAD commands issued during power-down states continue to update the register contents. Once the device is powered up, each DAC channel can be independently programmed with a desired RETURN value using the RETURN command. This becomes the value the CODE and DAC registers will use in the event of any watchdog, clear or gate activity, as selected by the DEFAULT command. Hardware $\overline{\text{CLR}}$ operations and SW\_CLEAR commands return the contents of all CODE and DAC registers to their user-selected defaults. SW\_RESET commands will reset CODE and DAC register contents to their M/ $\overline{Z}$ selected initial codes. A SW\_GATE state can be used to momentarily hold selected DAC outputs in their DEFAULT positions. The contents of CODE and DAC registers can be manipulated by watchdog timer activity, enabling a variety of safety features. #### **Internal Reference** The MAX5723/MAX5724/MAX5725 include an internal precision voltage reference that is software selectable to be 2.048V, 2.500V, or 4.096V. When an internal reference is selected, that voltage is available on the REF output for other external circuitry (see the $\underline{Typical\ Operating\ Circuits}$ ) and can drive loads down to $25k\Omega$ . #### **External Reference** The external reference input has a typical input impedance of $100 k\Omega$ and accepts an input voltage from +1.24V to $V_{DD}.$ Apply an external voltage between REF and GND to use an external reference. The MAX5723/MAX5724/MAX5725 power up and reset to external reference mode. Visit $\underline{www.maximintegrated.com/products/references}$ for a list of available external voltage-reference devices. ### M/Z Input The MAX5723/MAX5724/MAX5725 feature a pin-selectable DAC reset state using the M/Z input. Upon a power-on reset, all CODE and DAC data registers are reset to zero scale (M/Z = GND) or midscale (M/Z = V<sub>DD</sub>). M/Z is referenced to V<sub>DD</sub> (not V<sub>DDIO</sub>). In addition, M/Z must be valid at the time the device is powered up—connect M/Z directly to V<sub>DD</sub> or GND. ### Load DAC (LDAC) Input The MAX5723/MAX5724/MAX5725 feature an active-low asynchronous $\overline{\text{LDAC}}$ logic input that allows DAC outputs to update simultaneously. Connect $\overline{\text{LDAC}}$ to $V_{DDIO}$ or keep $\overline{\text{LDAC}}$ high during normal operation when the device is controlled only through the serial interface. Drive $\overline{\text{LDAC}}$ low to update the DAC outputs with data from the CODE registers. Holding $\overline{\text{LDAC}}$ low causes the DAC registers to become transparent and CODE data is passed through to the DAC registers immediately updating the DAC outputs. A software CONFIG command can be used to configure the $\overline{\text{LDAC}}$ operation of each DAC independently. ### Clear (CLR) Input The MAX5723/MAX5724/MAX5725 feature an asynchronous active-low $\overline{\text{CLR}}$ logic input that simultaneously sets all selected DAC outputs to their programmable DEFAULT states. Driving $\overline{\text{CLR}}$ low clears the contents of both the CODE and DAC registers and also ignores any on-going SPI command which modifies registers associated with a DAC configured to accept clear operations. To allow a new SPI command, drive $\overline{\text{CLR}}$ high, satisfying the tCSC timing requirement. A software CONFIG com- # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface mand can be used to configure the clear operation of each DAC independently. #### **Watchdog Feature** The MAX5723/MAX5724/MAX5725 feature an interface watchdog timer with programmable timeout duration. This monitors the I/O interface for activity and integrity. If the watchdog is enabled, the host processor must write a valid command to the device within the timeout period to prevent a timeout. If the watchdog is allowed to timeout, selected DAC outputs are returned to the programmable DEFAULT state, protecting the system against control faults. By default, all watchdog features are disabled; users wishing to activate any watchdog feature must configure the device accordingly. Individual DAC channels can be configured using the CONFIG command to accept the watchdog alarm and to gate, clear, or hold their outputs in response to an alarm. A watchdog refresh event and watchdog behavior upon timeout is defined by a programmable safety level using the WDOG\_CONFIG command. ### **IRQ** Output The MAX5723/MAX5724/MAX5725 feature an active-low open-drain interrupt output indicating to the host when a watchdog timeout has occurred. ### Interface Power Supply (V<sub>DDIO</sub>) The MAX5723/MAX5724/MAX5725 feature a separate supply input ( $V_{DDIO}$ ) for the digital interface (1.8V to 5.5V). Connect $V_{DDIO}$ to the I/O supply of the host processor. #### **SPI Serial Interface** The MAX5723/MAX5724/MAX5725 4-wire serial interface is compatible with MICROWIRE, SPI, QSPI, and DSPs. The interface provides three inputs, SCLK, CSB, and DIN. The chip-select input (CSB, active-low) frames the data loaded through the serial data input (DIN). Following a CSB input high-to-low transition, the data is shifted in synchronously and latched into the input register on each falling edge of the serial clock input (SCLK). Each serial operation word is 24-bits long. The DAC data is left justified as shown in Table 1. The serial **Table 1. Format DAC Data Bit Positions** | PART | B15 | B14 | B13 | B12 | B11 | B10 | В9 | B8 | B7 | В6 | <b>B</b> 5 | B4 | В3 | B2 | B1 | В0 | |---------|-----|-----|-----|-----|-----|-----|----|----|----|----|------------|----|----|----|----|----| | MAX5723 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Χ | | MAX5724 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Χ | Χ | Χ | Χ | Χ | Χ | | MAX5725 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | Х | Χ | Х | X | # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface input register transfers its contents to the destination registers after loading 24 bits of data on the 24th SCLK falling edge. To initiate a new SPI operation, drive CSB high and then low to begin the next operation sequence, being sure to meet all relevant timing requirements. During CSB high periods, SCLK is ignored, allowing communication to other devices on the same bus. SPI operations consisting of more than 24 SCLK cycles are executed on the 24th SCLK falling edge, using the first three bytes of data available. SPI operations consisting of less than 24 SCLK cycles will not be executed. The content of the SPI operation consists of a command byte followed by a two-byte data word. The DOUT phase for all SPI\_READ commands is determined by the readback command used, allowing the selection of the SCLK DOUT update edge best suited to the digital I/O implementation, maximizing data transfer speed and/or timing margin. Guaranteed non-zero DOUT hold times allow the microprocessor to strobe DOUT on the same edge as the MAX5723/MAX5724/MAX5725 updates for fastest SPI read mode transfers. For example, if DPHA = 0 is used, the MAX5723/MAX5724/MAX5725 update DOUT in response to SCLK falling edges 8-23, while a microprocessor ( $\mu$ P) with low data hold time requirements can strobe in the DOUT data on SCLK falling edges 9-24. The device supports readback speeds of up to 25MHz for a microprocessor with 5ns data input setup requirements and allowing 35ns for tDOT at VDDIO > 2.7V. Variable DOUT phase also supports microprocessors with longer data input hold time requirements. For example, if DPHA = 1 is used, the MAX5723/MAX5724/MAX5725 updates DOUT in response to SCLK rising edges 9-24 while the microprocessor can strobe in the DOUT data on SCLK falling edges 9-24. The device supports readback speeds up to 12.5MHz for a $\mu$ P with 5ns data input setup requirements and allowing 35ns for tDOT (assuming 50% duty cycle SCLK). For improved readback speed while monitoring device status, the SPI\_READ\_STATUS command repeats the device status information for multiple bits, allowing polling of the device at maximum interface speeds (up to 50MHz when the readback strobe is placed away from DOUT transition edges). This transfer speed cannot be achieved for other forms of readback using the SPI\_READ\_DATA command, where more DOUT bus transitions occur. Figure 2. Typical SPI Application Circuit Figure 1 shows the timing diagram for the complete 4-wire serial interface transmission. The DAC code settings (D) for the MAX5723/MAX5724/MAX5725 are accepted in an offset binary format (see <u>Table 1</u>). Otherwise, the expected data format for each command is listed in <u>Table 2</u>. See <u>Figure 2</u> for an example of a typical SPI circuit application. #### **SPI User-Command Register Map** This section lists the user-accessible commands and registers for the MAX5723/MAX5724/MAX5725. <u>Table 2</u> provides detailed information about the Command Registers. Table 2. SPI Commands Summary | <br>B23 | B23 B22 B21 | | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | B3 | B8 | B7 | B6 | B5 | <b>B</b> 4 | B3 | B2 | <b>8</b> | 8 | DESCRIPTION | |---------|-------------|----------------------------|--------------|------|--------------|-------------------------------------------------------------|-------------------------------------|--------------|---------|-------|--------------|-------------------------|--------|------|------|---------------------------------------------------|----------------------------------------|---------------|------------|-----------|---------------------------------------|----------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NC A | ND SC | CONFIGURATION AND SOFTWARE | | COMM | COMMANDS | | | | | | | | | | | | | | | | | | 1 | | | 0 | 0 | 0 | - | × | × | × | × | | ¥<br> - | MEOU" | T SELE | TIMEOUT SELECTION[11:4] | N[11:4 | = | | SEI | TIMEOUT<br>SELECTION[3:0] | DUT<br>ON[331 | 0] | MD_MASK | Safety Level 00: Low 01: Med 10: High | ax ax | × | Updates watchdog<br>settings and safety levels | | 0 | 0 | - | 0 | 0 | # # # B B B | REF Mode<br>00 = EXT<br>01 = 2.5V<br>10 = 2.0V<br>11 = 4.1V | Aode<br>EXT<br>2.5V<br>2.0V<br>4.1V | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × × | Sets the reference operating mode. REF Power (B18): 0 = Internal reference is only powered if at least one DAC is powered 1 = Internal reference is always powered | | <br>0 | 0 | - | - | 0 | 0 | 0 | 0 | - | 0 | 0 | - | 0 | 1 | 1 | 0 | 0 | 0 | - | - | 0 | 0 | 0 | 0 | Removes any existing<br>GATE condition | | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | - | 1 | 0 | 0 | 0 | 0 | Initiates a GATE condition | | 0 | 0 | - | - | 0 | 0 | - | 0 | Ψ- | 0 | 0 | - | 0 | - | - | 0 | 0 | 0 | - | - | 0 | 0 | 0 | 0 | Refreshes the watchdog timer | | 0 | 0 | - | - | 0 | 0 | - | - | - | 0 | 0 | - | 0 | 1 | + | 0 | 0 | 0 | - | - | 0 | 0 | 0 | 0 | Reset the watchdog time out alarm status and refreshes the watchdog timer | | 0 | 0 | - | <del>-</del> | 0 | - | 0 | 0 | <del>-</del> | 0 | 0 | <del>-</del> | 0 | - | - | 0 | 0 | 0 | - | - | 0 | 0 | 0 | 0 | Executes a software clear (all CODE and DAC registers cleared to their DEFAULT values) | | 0 | 0 | <del>-</del> | - | 0 | <del>-</del> | 0 | - | - | 0 | 0 | - | 0 | - | - | 0 | 0 | 0 | - | - | 0 | 0 | 0 | 0 0 0 1 | Executes a software reset (all CODE, DAC, and control registers returned to their power-on reset values) | | 0 | - | 0 | - | 0 | 0 | 0 | 0 | DAC7 | DVC6 | DVC2 | DVC4 | DAC3 | DAC2 | PAC1 | DVC0 | WDOG<br>Config.<br>00: DIS<br>01: GATE<br>10: CLR | OG<br>fig.<br>DIS<br>ATE<br>XLR<br>OLD | GATE_ENB | FDAC_ENB | CLEAR_ENB | × | × | × | Configures selected DAC Watchdog, GATE, LOAD, and CLEAR operations. DACs selected with a 1 in the corresponding DACn bit are updated, DACs with a 0 in the corresponding DACn bit are not impacted) | # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface Table 2. SPI Commands Summary (continued) | COMMAND | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | B9 | B8 | B7 E | B6 B5 | B4 | B3 | B2 | 20 | B0 | DESCRIPTION | |--------------------|-----|-----|--------------|--------------|-----|--------|---------------|-----|------|------|------|---------------------------|-------------------------------|----------|------|------|-------------------------------------------------------|------------------------------------------------------------------|-------------|----|----|----|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | POWER | 0 | - | 0 | 0 | 0 | 0 | 0 | 0 | DAC7 | DAC6 | DAC5 | DVC4 | DAC3 | DAC2 | DAC1 | DAC0 | Power Mode 00 = Normal 01 = PD 1kΩ 10 = PD 100kΩ Hi-Z | × | × | × | × | × | × | Sets the Power Mode of the selected DACs (DACs selected with a 1 in the corresponding DACn bit are updated, DACs with a 0 in the corresponding DACn bit are not impacted) | | DEFAULT | 0 | - | - | 0 | 0 | 0 | 0 | 0 | DAC7 | DAC6 | DAC5 | DAC4 | DAC3 | DAC2 | DAC1 | DAC0 | Default<br>000<br>001:<br>010:<br>011:<br>100: R | Default Values: 000: MZ 001: ZERO 010: MID 011: FULL 100: RETURN | +- | | | | | Sets the DEFAULT code settings for selected DACs. Note, DACs in RETURN mode programmable RETURN codes. (DACs selected with a 1 in the corresponding DACn bit are updated, DACs with a 0 in the corresponding DACn bit are not impacted) | | DAC COMMANDS | SQ | | | | | | | | | | | 1 | | | | | | | | | | | | | | RETURNn | 0 | - | - | - | | JAC Se | DAC Selection | _ | | | RETL | URN REGIST<br>DATA[11:4] | RETURN REGISTER<br>DATA[11:4] | ER | | | RETUF<br>D, | RETURN REGISTER<br>DATA[3:0] | ISTER<br>I] | × | × | × | × | Writes data to the selected RETURN register(s) | | CODEn | - | 0 | 0 | 0 | | JAC Se | DAC Selection | | | | 100 | DE REGISTI<br>DATA[11:4] | CODE REGISTER<br>DATA[11:4] | <u>~</u> | | | CODI | CODE REGISTER<br>DATA[3:0] | STER<br>J | × | × | × | × | Writes data to the selected CODE register(s) | | LOADn | - | 0 | 0 | <del>-</del> | | JAC Se | DAC Selection | | × | × | × | × | × | × | × | × | × | ×<br>× | × | × | × | × | × | Transfers data from the selected CODE registers to the selected DAC register(s) | | CODEn_<br>LOAD_ALL | - | 0 | <del>-</del> | 0 | J | JAC Se | DAC Selection | - | | | 100 | DDE REGISTI<br>DATA[11:4] | CODE REGISTER<br>DATA[11:4] | Œ | | | CODI | CODE REGISTER<br>DATA[3:0] | ster<br>J | × | × | × | × | Simultaneously writes data to the selected CODE register(s) while updating all DAC registers | | CODEn_<br>LOADn | - | 0 | - | - | u | JAC Sé | DAC Selection | _ | | | 100 | DE REGISTE | CODE REGISTER<br>DATA[11:4] | Œ | | | CODI | CODE REGISTER<br>DATA[3:0] | ster<br>J | × | × | × | × | Simultaneously writes<br>data to the selected<br>CODE register(s) while<br>updating selected DAC<br>register(s) | | CODE_ALL | - | - | 0 | 0 | 0 | 0 | 0 | 0 | | | 100 | DE REGISTE | CODE REGISTER<br>DATA[11:4] | ا ي | | | COD | CODE REGISTER<br>DATA[3:0] | STER<br> ] | × | × | × | × | Writes data to all CODE registers | Table 2. SPI Commands Summary (continued) | COMMAND | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | B3 | 88 | B7 | B6 | B5 | B4 | B3 | B2 | -B | 8 | DESCRIPTION | |---------------------------------------------------------------------------------------------------------|-------|--------------|-------|-------|---------|-------------------|---------------|--------|---------------|------------------------------|-----------------------------------------------------------------|-------------------------------|----------------|--------|--------|----------|------|------------------------------------|------------------------------|----|----|----|----|-----|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | LOAD_ALL | - | 1 | 0 | 0 | 0 | 0 | 0 | 1 | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | Updates all DAC latches<br>with current CODE<br>register data | | CODE_ALL<br>LOAD_ALL | - | <del>-</del> | 0 | 0 | 0 | 0 | - | 0 | | | 8 - | CODE REGISTER<br>DATA[11:4] | GISTE | H H | | | 00 | DE REGIS <sup>-</sup><br>DATA[3:0] | CODE REGISTER<br>DATA[3:0] | # | × | × | × | × | Simultaneously writes data to the all CODE registers while updating all DAC registers | | RETURN_ALL | - | - | 0 | 0 | 0 | 0 | - | - | | | RETI | RETURN REGISTER<br>DATA[11:4] | EGIST<br>11:4] | ER | | | RETI | JRN REGIS<br>DATA[3:0] | RETURN REGISTER<br>DATA[3:0] | 띮 | × | × | × | × | Writes data to all<br>RETURN registers | | SPL_DATA_<br>REQUEST | 1 | <del>-</del> | 0 | - | | AC S <sub>k</sub> | DAC Selection | | O<br><u>Z</u> | DAT,<br>00<br>01<br>10<br>11 | DATA SEL [1:0]<br>00 = DAC<br>01 = CODE<br>10 = RET<br>11 = WDT | (1:0)<br>C.C.<br>D.E.<br>T.T. | × | × | × | × | × | × | × | × | × | × | × | × × | Setup data request for readback. INC indicates if the DAC selection is incremented to the next DAC after each SPI_READ_DATA operation DATA SEL[1:0] indicates the data content to be read back | | SPI_READ | - | - | - | 0 | 0 | 0 | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | DPHA = 0 Readback<br>status | | STATUS | 1 | 1 | 1 | 0 | 0 | 1 | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | DPHA = 1 Readback<br>status | | SPI_READ | 1 | 1 | 1 | 0 | 1 | 0 | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | DPHA = 0 Readback<br>requested data | | DATA | 1 | - | 1 | 0 | 1 | 1 | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | DPHA = 1 Readback<br>requested data | | NO OPERATION COMMANDS | ON CC | MMA | NDS | | | | | | | | | | | | | | | | | | - | | } | | | | | - | - | 0 | 0 | 0 | - | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | These commands will | | No Operation | - | - | 0 | 0 | - | 0 | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | nave no effect on the device, but will refresh the watchdon timer if | | | 1 | 1 | 0 | 0 | 1 | 1 | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × | × * | safety level is set to low. | | Reserved Commands: Any commands not specifically listed above are reserved for Maxim internal use only. | manc | ds: Ar | mo du | ımand | s not s | pecific | cally lis | ted ak | ove a | re rese | erved f | or May | xim int | emal t | no esr | <u>.</u> | | | | | | | | | | ### **RETURNn Command** The RETURN command (B[23:20] = 0111) sets the programmable default RETURN value. This value is used for all future watchdog, clear, and gate operations when RET is selected for the DAC using the DEFAULT command. Issuing this command with DAC\_ADDRESS set to all DACs will program the value for all RETURN registers and is equivalent to RETURN\_ALL. **Note:** This command is inaccessible when a watchdog timeout has occurred if the watchdog timer is configured for safety level = high or max. #### **CODEn Command** The CODEn command (B[23:20] = 1000) updates the CODE register contents for the selected DAC(s). Changes to the CODE register content based on this command will not affect DAC outputs directly unless the LDAC input is in a low state or the DAC latch has been configured as transparent using the CONFIG command. Issuing this command with DAC\_ADDRESS set to all DACs will program the value for all CODE registers and is equivalent to CODE\_ALL. #### **LOADn Command** The LOADn command (B[23:20] = 1001) updates the DAC register content for the selected DAC(s) by uploading the current contents of the selected CODE register(s) into the selected DAC register(s). Channels for which CODE content has not been modified since the last LOAD or LDAC operation will not be updated to reduce digital crosstalk. Issuing this command with DAC\_ADDRESS set to all DACs will update the contents of all DAC registers and is equivalent to LOAD\_ALL. #### CODEn\_LOADn Command The CODEn\_LOADn command (B[23:20] = 1011) updates the CODE register contents for the selected DAC(s) as well as the DAC register content of the selected DAC(s). Channels for which CODE content has not been modified since the last LOAD or LDAC operation will not be updated to reduce digital crosstalk. Issuing this command with DAC\_ADDRESS set to all DACs is equivalent to the CODE\_ALL\_LOAD\_ALL (B[23:16] = 1100\_0010) command. #### CODEn\_LOAD\_ALL Command The CODEn\_LOAD\_ALL command (B[23:20] = 1010) updates the CODE register contents for the selected DAC(s) as well as the DAC register content of all DACs. Channels for which CODE content has not been modified since the last LOAD or $\overline{\text{LDAC}}$ operation will not be updated to reduce digital crosstalk. Issuing this command with # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface Table 3. DAC Selection | B19 | B18 | B17 | B16 | DAC SELECTED | |-----|-----|-----|-----|--------------| | 0 | 0 | 0 | 0 | DAC0 | | 0 | 0 | 0 | 1 | DAC1 | | 0 | 0 | 1 | 0 | DAC2 | | 0 | 0 | 1 | 1 | DAC3 | | 0 | 1 | 0 | 0 | DAC4 | | 0 | 1 | 0 | 1 | DAC5 | | 0 | 1 | 1 | 0 | DAC6 | | 0 | 1 | 1 | 1 | DAC7 | | 1 | X | Χ | Χ | ALL DACs | DAC\_ADDRESS set to all DACs will update the CODE and DAC register contents of all DACs and is equivalent to CODE\_ALL\_LOAD\_ALL. Note this command by definition will modify at least one CODE register; to avoid this use the LOAD command with DAC\_ADDRESS set to all DACs or the LOAD\_ALL command. #### **CODE ALL Command** The CODE\_ALL command (B[23:16] = 1100\_0000) updates the CODE register contents for all DACs. #### LOAD\_ALL Command The LOAD\_ALL command (B[23:16] = 1100\_0001) updates the DAC register content for all DACs by uploading the current contents of the CODE registers to the DAC registers. #### **CODE ALL LOAD ALL Command** The CODE\_ALL\_LOAD\_ALL command (B[23:16] = 1100\_0010) updates the CODE register contents for all DACs as well as the DAC register content of all DACs. #### **RETURN\_ALL Command** The RETURN\_ALL command (B[23:16] = $1100_{-0011}$ ) updates the RETURN register contents for all DACs. #### **NO\_OP Commands Command** All unused commands in the space (B[23:16] = $1100\_01XX$ or $1100\_1XXX$ ) have no effect on the device, but will refresh the watchdog timer (if active) with the safety level set to low. # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface #### **WDOG Command** The WDOG command (B[23:20] = 0001) updates the watchdog timeout settings and safety levels for the device. Timeout thresholds are selected in 1ms increments (1ms to 4095ms are available). The WD\_MASK bit can be used to mask the $\overline{IRQ}$ operation in response to the watchdog status, if WD\_MASK = 1, watchdog alarms will not assert $\overline{IRQ}$ . The watchdog alarm status (WD bit) can be polled using the available SPI status readback commands regardless of WD\_MASK settings. A write to this register will not reset a previously triggered watchdog alarm (use the WD\_RESET command for this purpose). The watchdog timer refresh and timeout behavior is defined by the programmable safety level below. Available safety levels (WL[1:0]): **Low (00):** Watchdog timer will refresh with the execution of any valid user mode command or no-op. Any successful slave address acknowledge qualifies to restart the watchdog timer (run to the ninth SCL edge), regardless of the command which follows. Issuing hardware $\overline{\text{CLR}}$ or $\overline{\text{LDAC}}$ falling edge will also refresh the watchdog timer. A triggered watchdog alarm does not prevent writes to any register. \overline{LDAC} and \overline{CLR} inputs still function after a watchdog timeout event. **Medium (01):** A WD\_REFRESH command must be executed in order to refresh the watchdog timer. Other commands as well as $\overline{\text{LDAC}}$ or $\overline{\text{CLR}}$ activity do not refresh the watchdog timer. A triggered watchdog alarm does not prevent writes to any register. $\overline{\text{LDAC}}$ and $\overline{\text{CLR}}$ inputs still function after a watchdog timeout event. **High (10):** A WD\_REFRESH command must be executed to refresh the watchdog timer. Other commands as well as $\overline{\text{LDAC}}$ or $\overline{\text{CLR}}$ activity do not refresh the watchdog timer. A triggered watchdog alarm prevents execution of all POWER, REF, CONFIG, DEFAULT, and RETURN commands. $\overline{\text{LDAC}}$ and $\overline{\text{CLR}}$ inputs still function after a watchdog timeout event. Max (11): A WD\_REFRESH command must be executed to refresh the watchdog timer. Other commands, as well as \$\overline{LDAC}\$ or \$\overline{CLR}\$ activity, do not refresh the watchdog timer. A triggered watchdog alarm prevents execution of all POWER, REF, CONFIG, DEFAULT, and RETURN commands. \$\overline{LDAC}\$ and \$\overline{CLR}\$ are gated and do not function after a watchdog timeout event. **Table 4. WDOG Command Format** | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | В9 | B8 | B7 | В6 | В5 | В4 | B3 | B2 | B1 | В0 | |-----|------|------|---------|-------|---------------|------|-----|-----|-----|-----|--------|------------|-----|------------|----|-----|--------|-------|-------|---------|------------------------|----------------------|------------| | 0 | 0 | 0 | 1 | Х | Х | Х | Х | C11 | C10 | C9 | C8 | <b>C</b> 7 | C6 | <b>C</b> 5 | C4 | СЗ | C2 | C1 | C0 | WDM | WL1 | WL0 | Х | | WD | OG C | omma | and | | Don't | Care | | | | Tim | eout S | Select | ion | | | Tim | eout ( | Selec | tion | WD_MASK | Sat<br>Lev<br>00:<br>0 | 1:<br>ed<br>0:<br>gh | Don't Care | | | | De | fault ' | Value | $\rightarrow$ | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Χ | | | | Co | omma | nd By | /te | | | | | Da | ata Hi | gh By | te | | | | | D | ata L | ow By | te | | | #### **Table 5. Watchdog Safety Level Protection** | WATCHDOG<br>SAFETY<br>LEVEL | ANY COMMAND<br>REFRESHES<br>WDT | CLR/LDAC<br>REFRESHES<br>WDT | SW_RESET PLUS WD_RFRS REFRESHES WDT | ALL REGISTERS<br>ACCESSIBLE AFTER<br>WDT TIMEOUT* | CLR/LDAC AFFECT<br>DAC REGISTERS<br>AFTER WDT TIMEOUT* | |-----------------------------|---------------------------------|------------------------------|-------------------------------------|---------------------------------------------------|--------------------------------------------------------| | 00 (Low) | X | X | X | X | X | | 01 (Med) | | _ | X | X | X | | 10 (High) | _ | _ | X | _ | X | | 11 (Max) | _ | _ | X | _ | _ | <sup>\*</sup>Unless otherwise affected by Watchdog HOLD or CLR configurations as set by the CONFIG command. See the CONFIG register definition for details. #### **REF Command** The REF command (B[23:20] = 0010) updates the global reference setting used for all DAC channels. If an internal reference mode is selected, bit RF2 (B18) defines the reference power mode. If RF2 is set to zero (default), the reference will be powered down any time all DAC channels are powered down (i.e. the device is in STANDBY mode). If RF2 is set to one, the reference will remain powered even if all DAC channels are powered down, allowing continued operation of external circuitry (note in this mode the low current shutdown state is not available). This command is inaccessible when a watchdog timeout has occurred and the watchdog timer is configured with a safety level of high or max. #### SW\_GATE\_CLR Command The SW\_GATE\_CLR command (B[23:0] = 0011\_0000\_ 1001\_0110\_0011\_0000) will remove any existing GATE condition initiated by a previous SW\_GATE\_SET comand. #### **SW\_GATE\_SET** Command The SW\_GATE\_SET command (B[23:0] = 0011\_0001\_1001\_0110\_0011\_0000) will initiate a GATE condition. Any DACs configured with GTB = 0 (see the <u>CONFIG Command</u> section) will have their outputs held at the selected DEFAULT value until the GATE condition is later removed by a subsequent SW\_GATE\_CLR command. While in gate mode, the CODE and DAC registers con # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface tinue to function normally and are not reset (unless reset by a watchdog timeout). ### WD\_REFRESH Command The WD\_REFRESH command (B[23:0] = 0011\_0010\_1001\_0110\_0011\_0000) will refresh the watchdog timer. This is the only command which will refresh the watchdog timer if the device is configured with a safety level of medium, high, or max. Use this command to prevent the watchdog timer from timing out. #### **WD RESET Command** A WD\_RESET command (B[23:0] = 0011\_0011\_1001\_0110\_0011\_0000) will reset the watchdog interrupt (timeout) status and refresh the watchdog timer. Use this command to reset the $\overline{IRQ}$ timeout condition after the watchdog timer has timed out. Any DACs impacted by an existing timeout condition will return to normal operation. #### **SW\_CLEAR Command** A software clear command (B[23:0] = 0011\_0100\_001\_0110\_0011\_0000) will clear the contents of the CODE and DAC registers to the DEFAULT state for all channels configured with CLB = 0 (see CONFIG command). #### **SW\_RESET Command** A software reset command (B[23:0] = 0011\_0101\_1001\_0110\_0011\_0000) will reset all CODE, DAC, and configuration registers to their defaults (including POWER, DEFAULT, CONFIG, WDOG, and REF registers), simulating a power-on reset. **Table 6. REF Command Format** | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | В9 | B8 | B7 | В6 | B5 | B4 | В3 | B2 | B1 | В0 | |-----|-------|--------|-------|----------|-------------------------------------|-------------------|--------------------------------------|-----|-----|-----|--------|-------|-----|----|----|----|----|----|-------|------|----|----|----| | 0 | 0 | 1 | 0 | 0 | RF2 | RF1 | RF0 | X | X | X | X | X | X | Х | X | X | X | X | X | X | X | X | X | | R | EF Co | omma | nd | Reserved | 0 = DAC Controlled<br>1 = Always ON | 00:<br>01:<br>10: | Mode:<br>EXT<br>2.5V<br>2.0V<br>4.0V | | | | Don't | Care | | | | | | [ | Don't | Care | | | | | | Defa | ult Va | lue → | | 0 | 0 | 0 | Χ | Χ | Χ | Χ | Х | Χ | Х | Χ | Χ | Χ | Χ | Х | Χ | Х | Χ | Χ | | | | | Comr | mand | Byte | | | | | Da | ata Hi | gh By | te | | | | | Da | ta Lo | w By | te | | | # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface #### **POWER Command** The POWER command (B[23:20] = 0100) updates the power mode settings of the selected DACs. DACs that are not selected do not update their power settings in response to the command. The new power setting is determined by bits PD[1:0] (B[7:6]) while the affected DAC(s) are selected using B[15:8]). If all DACs are powered down and the RF2 bit is not set, the device enters a STANDBY mode (all analog circuitry is disabled). This command is inaccessible when a watchdog timeout has occurred and the watchdog timer is configured with a safety level of high or max. Available power modes (PD[1:0]): Normal (00): DAC channel is active (default). PD 1k $\Omega$ (01): Power down with 1k $\Omega$ termination to GND. PD 100k $\Omega$ (10): Power down with 100k $\Omega$ termination to GND. PD Hi-Z (11): Power down with high-impedance output. **Table 7. POWER Command Format** | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | В9 | В8 | B7 | В6 | B5 | B4 | В3 | B2 | В1 | B0 | |-----|-------|-------|----------|---------|---------------|-------|-----|-----|-----|--------|--------|--------|--------|----|----|-------------------------|-----|-----|-------|--------|-------|----|----| | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | PD1 | PD0 | Х | Х | Х | Х | X | Х | | PO | WER ( | Comma | and | | Rese | erved | | | 1 | Multip | ole DA | .C Sel | ectior | ı | | 00<br>Nor<br>01 =<br>10 | de: | | [ | Don't | Care | | | | | | De | efault \ | Value - | $\rightarrow$ | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | Χ | Х | Χ | Χ | Χ | Χ | | | | С | omma | nd By | te | | | | | D | ata Hi | gh By | ⁄te | | | | • | Dat | a Lov | v Byte | <br>e | | | #### **CONFIG Command** The CONFIG command (B[23:16] = 0101) updates the watchdog, gate, load, and clear mode settings of the selected DACs. DACs which are not selected do not update their settings in response to the command. The new mode settings to be written are determined by bits B[7:3] while the affected DAC(s) are selected by B[15:8]. This command is inaccessible when a watchdog timeout has occurred and the watchdog timer is configured with a safety level of high or max. #### **Watchdog Configuration:** WDOG Config settings are written by WC[1:0] (B[7:6]): DISABLE (WC = 00): Watchdog timeout does not affect the operation of the selected DAC. GATE (WC = 01): DAC code is gated to DEFAULT value in response to watchdog timeouts. Unless otherwise prohibited by the watchdog safety level, $\overline{\text{LDAC}}$ , $\overline{\text{CLR}}$ , and write operations to the CODE and DAC registers are accepted but will not be reflected on the DAC output until the watchdog timeout status is reset. CLR (WC = 10): CODE and DAC register contents are cleared to DEFAULT value in response to watchdog timeouts. All writes to CODE and DAC registers are ignored and LDAC or CLR input activity has no effect until the watchdog timeout status is reset, regardless of watchdog safety level. HOLD (WC = 11): DAC code is held at its previously programmed value in response to watchdog timeout. All writes to DAC and CODE registers are ignored and LDAC or CLR input activity has no effect until the watchdog timeout status is reset, regardless of watchdog safety level. **Note:** For the watchdog to timeout and have an impact, the function must first be enabled and configured using the WDOG command. # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface #### **Gate Configuration:** The DAC GATE setting is written by GTB (B5); GATE operation is as follows: GTB = 0: Enables software gating function (default), DAC outputs are gated to their DEFAULT settings as long as the device remains in GATE mode (set by SW\_GATE\_SET and removed by SW\_GATE\_CLR). GTB = 1: Disable software gating function, DAC outputs are not impacted by GATE mode. #### **Load Configuration:** The LDAC\_ENB setting is written by LDB (B4); LDAC\_ENB operation is as follows: LDB = 0: DAC latch is operational, enabling $\overline{\text{LDAC}}$ and LOAD functions (default). LDB = 1: DAC latch is transparent, the CODE register content controls the DAC output directly. #### **Clear Configuration:** CLEAR\_ENB setting is written by CLB (B3); CLEAR\_ENB operation is as follows: CLB = 0: Clear input and command functions impact the DAC (default), clearing CODE and DAC registers to their DEFAULT value. CLB = 1: Clear input and command functions have no effect on the DAC. **Table 8. CONFIG Command Format** | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | В9 | B8 | B7 | B6 | B5 | B4 | В3 | B2 | B1 | В0 | |-----|--------|------|---------|-------|---------------|-------|-----|-----|-----|--------|--------|--------|--------|----|----|---------------------------|--------------------------------------------------|----------|----------|-----------|----|--------|-----| | 0 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | WC1 | WC0 | GTB | LDB | CLB | X | X | X | | CON | IFIG ( | Comm | nand | | Rese | erved | | | 1 | Multip | ile DA | .C Sel | ectior | 1 | | Cor<br>0<br>DISA<br>01: 0 | OG<br>nfig:<br>0:<br>ABLE<br>AATE<br>CLR<br>HOLD | GATE_ENB | LDAC_ENB | CLEAR_ENB | Do | n't Ca | are | | | | De | fault ' | Value | $\rightarrow$ | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | Χ | Х | Х | | | | Со | mma | nd By | /te | | | | | Da | ata Hi | gh By | rte . | | | | | D | ata Lov | w Byte | | | | # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface #### **DEFAULT Command** The DEFAULT command (B[23:20] = 0110) selects the default value for selected DACs. DACs which are not selected do not update their default settings in response to the command. These default values are used for all future watchdog, clear, and gate operations. The new default setting is determined by bits DF[2:0] (B[7:5]) while the affected DAC(s) are selected using B[15:8]. This command is inaccessible when a watchdog timeout has occurred and the watchdog timer is configured with a safety level of high or max. Note the selected default values do not apply to resets initiated by SW\_RESET commands or supply cycling, both of which return all DACs to the values determined by the $M/\overline{Z}$ input and reset this register to $M/\overline{Z}$ mode. Available default values (DF[2:0]): $M/\overline{Z}$ (000): DAC channel defaults to value as selected by the $M/\overline{Z}$ input (default). ZERO (001): DAC channel defaults to zero scale. MID (010): DAC channel defaults to midscale. FULL (011): DAC channel defaults to full scale. RETURN (100): DAC channel defaults to the value programmed by the RETURN command. No Effect (101, 110, 111): DAC channel default behavior is unchanged. **Table 9. DEFAULT Command Format** | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | В9 | B8 | B7 | B6 | B5 | B4 | В3 | B2 | B1 | B0 | |------|--------|------|---------|-------|---------------|-------|-----|-----|-----|--------|--------|-------|--------|----|----|------------------------|------------------------------------------------------------------|---------------------------|--------|-------|---------|-----|----| | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | DF2 | DF1 | DF0 | X | X | X | X | X | | DEF# | \ULT ' | Comn | nand | | Rese | erved | | | | Multip | ole DA | C Sel | ection | | | 00<br>00<br>01<br>100: | ult Va<br>00: M/<br>1: ZEF<br>10: MI<br>1: FUI<br>RETU<br>: No E | Z<br>RO<br>D<br>LL<br>JRN | | Dc | on't Ca | are | | | | | De | fault \ | /alue | $\rightarrow$ | | | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | Χ | Χ | Χ | Χ | Х | | | | Со | mma | nd By | /te | | | | | D | ata Hi | gh By | te | | | | | Da | ata Lo | w Byt | e | | | # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface #### SPI\_DATA\_REQUEST Command The SPI\_DATA\_REQUEST command (B[23:20] = 1101) sets up the data request for future SPI\_READ\_DATA operations. SPI\_READ\_DATA is used to fetch the current settings of the internal CODE, DAC, or RETURN registers for each channel or the watchdog configuration (WDOG) settings or the device. The DAC address provided tells the part which channel location data is to be read back by the next SPI\_READ\_DATA command (see <u>Table 3</u>). Setting the DAC address greater than the number of available DACS will read back channel 0 content. The INC bit tells the device how the next readback will update the DAC address pointer: 0 = Fix the address pointer (all further readbacks continue at the current address). 1 = Increment the address pointer (further readbacks continue at the next address, with rollover, default). The SEL[1:0] bits tells the part what type of data is requested: DAC (00): DAC register data (current DAC latch data, not subject to gating status, default). CODE (01): CODE register data. RET (10): RETURN register data. WDT (11): WDOG register data (DAC selection does not apply). #### **Table 10. SPI DATA REQUEST Command Format** | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | В9 | В8 | В7 | В6 | <b>B</b> 5 | В4 | ВЗ | B2 | B1 | В0 | |------|----------|-------|---------------|-------|-------|---------|-----|-----------|---------------|-------|--------|-------|---------|-----|----|----|----|------------|--------|-------|----|----|----| | 1 | 1 | 0 | 1 | DA | C SEL | ECTI | ON | INC | SEL | [1:0] | X | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Х | Х | Χ | Χ | Χ | | SPI_ | DATA_ | _REQI | JEST | D | AC Se | electic | on | Increment | Sele<br>00: I | | | Do | ın't Ca | ıre | | | | | Don't | Care | | | | | D | efault \ | √alue | $\rightarrow$ | 0 | 0 | 0 | 0 | 1 | 0 | 0 | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Х | Х | Χ | Χ | Χ | | | | Сс | omma | nd By | rte | | | | | Da | ata Hi | gh By | te | | | | | D | ata Lo | ow By | te | | | #### SPI\_READ\_STATUS Command The SPI\_READ\_STATUS command (B[23:18] = 111000 for DPHA = 0, B[23:18] = 111001 for DPHA = 1) reads back the watchdog timer and CLR pin status (intentionally repeated to allow maximum interface speeds) through DOUT. DIN[18] selects the DOUT Phase (DPHA) to be used (see the SPI Serial Interface Timing Diagram in Figure 1 for details). WD\_STAT indicates a watchdog timeout condition. It reads 0 during normal operation, 1 during a timeout. WD\_STAT is not masked by the WD\_MASK bit in the WDOG\_CONFIG command. CLR\_STAT indicates the line level of the CLR pin. '0' indicates the CLR input is or was asserted (grounded) during the current SPI operation. '1' indicates the CLR input is not currently asserted (VDDIO level). #### Table 11. SPI READ STATUS Command Format | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | В9 | B8 | В7 | В6 | B5 | В4 | В3 | B2 | В1 | В0 | |-----|-------|------|------|-------|------|--------|-----|-----|-----|--------|--------|--------|-------|------|----|----|-----|-------|--------|-------|------|-------|----| | 1 | 1 | 1 | 0 | 0 | 0 | Х | Χ | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | Х | Х | Χ | Х | Х | Χ | Х | X | | | SPI_I | READ | _STA | TUS ( | DPHA | · = 0) | | | DOL | JT = V | VD_S | ΓΑΤ (F | Repea | ted) | | | DOU | T = C | LR_S | TAT ( | Repe | ated) | | | 1 | 1 | 1 | 0 | 0 | 1 | Χ | Χ | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | | | SPI_I | READ | _STA | TUS ( | DPHA | . = 1) | | | DOL | JT = V | VD_S | TAT (F | Repea | ted) | | | DOU | T = C | LR_S | TAT ( | Repe | ated) | | | | | С | omma | nd By | /te | | | | | Da | ata Hi | gh By | te | | | | | D | ata Lo | w By | te | | | # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface ### SPI\_READ\_DATA Command The SPI\_READ\_DATA command (B[23:18] = 111010 for DPHA = 0, B[23:18] = 111011 for DPHA = 1) reads back the data requested using the SPI\_DATA\_REQUEST command through DOUT. DIN[18] selects the DOUT phase (DPHA) to be used (see Figure 1 for details, and the SPI Timing Characteristics in the *Electrical Characteristics* for a complete listing of readback speed capabilities based on the DPHA selection). The SPI\_READ\_DATA command provides register and address data as defined by the SPI\_DATA\_REQUEST configuration SEL bits. SPI\_READ\_DATA also increments the channel address pointer if configured to do so by the SPI\_DATA\_REQUEST INC bit, the address readback is the address corresponding to the data returned. Table 12. SPI\_READ\_DATA Command Format | B23 | B22 | B21 | B20 | B19 | B18 | B17 | B16 | B15 | B14 | B13 | B12 | B11 | B10 | В9 | В8 | В7 | В6 | В5 | В4 | ВЗ | В2 | В1 | В0 | |-----|------|------|-------|--------|--------|-------|-----|-----|-----|------|--------|-------|--------|----|----|-----|--------|-------|--------|-------|------|-------|----| | 1 | 1 | 1 | 0 | 1 | 0 | Х | Χ | Х | Χ | Х | Χ | Х | Х | Χ | Χ | Χ | Χ | Х | Χ | Х | Χ | Χ | Х | | SPI | _REA | D_DA | TA (C | PHA | = 0, S | SEL = | 00) | | | DOL | JT = [ | DAC[1 | 1:4] | | | DOI | JT = | DAC[ | 3:0] | Al | DDRE | SS[3: | 0] | | SPI | _REA | D_DA | TA (E | PHA | = 0, S | SEL = | 01) | | | DOU | T = C | ODE[ | 11:4] | | | DOL | IT = C | ODE | [3:0] | Al | DDRE | :SS[3 | 0] | | SPI | _REA | D_DA | TA (E | PHA | = 0, S | SEL = | 10) | | | DOUT | = RE | TURN | [11:4] | | | DO | UT = | RET[ | 3:0] | Al | DDRE | :SS[3 | 0] | | SPI | _REA | D_DA | TA (E | PHA | = 0, S | SEL = | 11) | | | DOU | Γ = W | DOG[ | 15:8] | | | | D | OUT : | = WD | OG[7: | 1] | | 0 | | 1 | 1 | 1 | 0 | 1 | 1 | Х | Χ | Χ | Χ | Χ | Χ | Х | Х | Χ | Χ | Χ | Χ | Х | Χ | Χ | Χ | Χ | X | | SPI | _REA | D_DA | TA (E | PHA | = 1, S | SEL = | 00) | | | DOL | JT = C | DAC[1 | 1:4] | | | DOI | JT = | DAC[ | 3:0] | Al | DDRE | SS[3: | 0] | | SPI | _REA | D_DA | TA (C | PHA | = 1, S | SEL = | 01) | | | DOU | T = C | ODE[ | 11:4] | | | DOL | T = C | CODE | [3:0] | Al | DDRE | SS[3: | [0 | | SPI | _REA | D_DA | TA (E | PHA | = 1, S | SEL = | 10) | | | OOUT | = RE | TURN | [11:4] | | | DO | UT = | RET[ | 3:0] | Al | DDRE | SS[3: | [0 | | SPI | _REA | D_DA | TA (E | PHA | = 1, S | SEL = | 11) | | | DOU | Γ = W | DOG[ | 15:8] | | | | D | OUT : | = WD | OG[7: | 1] | | 0 | | | | Co | omma | ınd By | /te | | | | | Da | ata Hi | gh By | te | | | | | D | ata Lo | ow By | te | | | ### **Applications Information** #### Power-On Reset (POR) When power is applied to $V_{DD}$ and $V_{DDIO}$ , the DAC output is set to zero scale. To optimize DAC linearity, wait until the supplies have settled and the internal setup and calibration sequence completes (200 $\mu$ s, typ). #### Power Supplies and Bypassing Considerations Bypass $V_{DD}$ and $V_{DDIO}$ with high-quality ceramic capacitors to a low-impedance ground as close as possible to the device. Minimize lead lengths to reduce lead inductance. Connect the GND to the analog ground plane. #### **Layout Considerations** Digital and AC transient signals on GND can create noise at the output. Connect GND to form the star ground for the DAC system. Refer remote DAC loads to this system ground for the best possible performance. Use proper grounding techniques, such as a multilayer board with a low-inductance ground plane, or star connect all ground return paths back to the MAX5723/MAX5724/MAX5725 GND. Carefully layout the traces between channels to reduce AC cross-coupling. Do not use wire-wrapped boards and sockets. Use shielding to minimize noise immunity. Do not run analog and digital signals parallel to one another, especially clock signals. Avoid routing digital lines underneath the MAX5723/MAX5724/MAX5725 package. #### **Definitions** #### Integral Nonlinearity (INL) INL is the deviation of the measured transfer function from a straight line drawn between two codes once offset and gain errors have been nullified. #### **Differential Nonlinearity (DNL)** DNL is the difference between an actual step height and the ideal value of 1 LSB. If the magnitude of the DNL $\leq$ 1 LSB, the DAC guarantees no missing codes and is monotonic. If the magnitude of the DNL $\geq$ 1 LSB, the DAC output may still be monotonic. # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface #### **Offset Error** Offset error indicates how well the actual transfer function matches the ideal transfer function. The offset error is calculated from two measurements near zero code and near maximum code. #### **Gain Error** Gain error is the difference between the ideal and the actual full-scale output voltage on the transfer curve, after nullifying the offset error. This error alters the slope of the transfer function and corresponds to the same percentage error in each step. #### **Zero-Scale Error** Zero-scale error is the difference between the DAC output voltage when set to code zero and ground. This includes offset and other die level nonidealities. #### **Full-Scale Error** Full-scale error is the difference between the DAC output voltage when set to full scale and the reference voltage. This includes offset, gain error, and other die level nonidealities. #### **Settling Time** The settling time is the amount of time required from the start of a transition, until the DAC output settles to the new output value within the converter's specified accuracy. #### **Digital Feedthrough** Digital feedthrough is the amount of noise that appears on the DAC output when the DAC digital control lines are toggled. #### **Digital-to-Analog Glitch Impulse** A major carry transition occurs at the midscale point where the MSB changes from low to high and all other bits change from high to low, or where the MSB changes from high to low and all other bits change from low to high. The duration of the magnitude of the switching glitch during a major carry transition is referred to as the digital-to-analog glitch impulse. Although all bits change, larger steps may lead to larger glitch energy. The digital-to-analog power-up glitch is the duration of the magnitude of the switching glitch that occurs as the device exits power-down mode. # **Detailed Functional Diagram** # **Typical Operating Circuits** # Ultra-Small, Octal-Channel, 8-/10-/12-Bit Buffered Output DACs with Internal Reference and SPI Interface ### **Ordering Information** | PART | TEMP RANGE | PIN-PACKAGE | RESOLUTION (BIT) | |--------------|-----------------|-------------|------------------| | MAX5723AUP+ | -40°C to +125°C | 20 TSSOP | 8 | | MAX5724AUP+ | -40°C to +125°C | 20 TSSOP | 10 | | MAX5725AAUP+ | -40°C to +125°C | 20 TSSOP | 12 | | MAX5725AWP+T | -40°C to +125°C | 20 WLP | 12 | | MAX5725BAUP+ | -40°C to +125°C | 20 TSSOP | 12 | **Note:** All devices are specified over the -40°C to +125°C temperature range. ### **Chip Information** PROCESS: BiCMOS ### **Package Information** For the latest package outline information and land patterns (footprints), go to <a href="https://www.maximintegrated.com/package">www.maximintegrated.com/package</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. | PACKAGE<br>TYPE | PACKAGE<br>CODE | OUTLINE<br>NO. | LAND<br>PATTERN NO. | |-----------------|-----------------|----------------|--------------------------------| | 20 TSSOP | U20+1 | <u>21-0066</u> | <u>90-0116</u> | | 20 WLP | W202C2+1 | <u>21-0059</u> | Refer to Application Note 1891 | <sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package. T = Tape and reel. # Ultra-Small, Octal-Channel, 8-/10-/12-Bit **Buffered Output DACs with Internal** Reference and SPI Interface ### **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------| | 0 | 3/12 | Initial release | _ | | 1 | 11/12 | Revised the Ordering Information, Electrical Characteristics, Typical Operating Characteristics, Pin Configuration, Pin Description, Figure 1, and the DAC Outputs (OUT_), CODEn_LOADn Command, and Offset Error sections | 3, 5, 8, 10–13,<br>15–18, 23, 31,<br>34 | | 2 | 2/13 | Released the MAX5723/MAX5724/MAX5725B, and updated the <i>Electrical Characteristics</i> global and Note 3 | 2–8, 34 | Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.