# Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **General Description** The MAX16550A/MAX16550B are protection ICs with an integrated low-resistance MOSFET and lossless current-sense circuitry featuring SMBus/PMBus™ control and reporting. The ICs are designed to provide the optimum solution for distribution, control, monitoring and protection of the system's 12V power supply. An internal LDO provides the supply voltage for the protection IC. If no fault is detected, the ICs initiate the startup and have been designed to provide controlled, monotonic startup. Programmable soft-start ramp and delay is implemented to limit the in-rush current during startup. The ICs monitor the current and voltage of the 12V system power rail and provide multiple levels of protection with fast turn-off if a fault is detected. Maxim's patented, lossless current sense provides high accuracy current sensing over load and temperature, improving overall system-energy efficiency, and reducing dissipation. If, at any time, the output voltage falls below the programmable output undervoltage-lockout threshold, the PWRGD signal is asserted low. If at any time the input voltage falls below the programmable input undervoltage-lockout threshold, the PWRGD signal is asserted low. See the *Basic Application Circuit* utilizing the MAX16550A/ MAX16550B ICs. ## **Systems and Applications** Servers, Networking, Storage, Communication Equipment and AC/DC Power Supplies - Integrated Protection IC on 12V - · Circuit Breaker/E-Fuse, Hot Swap Ordering Information appears at end of data sheet. #### **Benefits and Features** - Three Options: - MAX16550A: 30A Protection with 8A Startup MAX16550B: 30A Protection with 16A Startup - High-Density (4mm x 4.5mm for 30A): Less than 25% of the Board Area of Conventional Solutions - · Monolithic Integration of Power, Control, and Monitoring - Integrated Power MOSFET with 1.9mΩ Total Resistance in 12V Power Path (R<sub>DS(ON)</sub> Including Package) - Integrated Lossless, Precise Current Sensing - Integrated LDO Provides V<sub>DD</sub> Supply (1.8V Bias Suppy) - Enables Advanced System Power Management— PMBus/SMBus Telemetry with Extensive Status Monitoring and Reporting - Load Current Indicator (ILOAD) Pin Provides Analog Output Current Reporting with High Accuracy - Programmable Soft-Start for Inrush Current Limiting - Increases Power-Supply Reliability with IC Self-Protection Features - · Very Fast Fault Detection and Isolation - V<sub>IN</sub> to V<sub>OLIT</sub> Short Protection During Startup - Overtemperature Protection - Three Levels of Overcurrent Protection - Programmable Moderate OCP - Programmable Severe OCP Provides Isolation < 5µs.</li> - Fail-Safe Safe OCP Provides Isolation < 250ns. ### **Additional Features** - Programmable Soft-Start and Delay - Programmable Input Undervoltage-Lockout Threshold (UVLO) - Programmable Power-Good Threshold - PWRGD Pin for Output UVLO/Input UVLO Reporting - FAULT Pin for Fault Reporting PMBus is a trademark of SMIF, Inc. Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Basic Application Circuit** # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Absolute Maximum Ratings (Note 1)** | Supply Voltage (V <sub>IN</sub> ) DC | 0.3V to +16V | ILOAD | 0.3V to +2.5V | |-----------------------------------------|----------------|----------------------------------------|----------------| | Supply Voltage (V <sub>IN</sub> ) 150µs | 22V | Output Voltage (VOUT) DC | 0.3V to +16V | | Bias Supply Voltage (V <sub>DD</sub> ) | 0.3V to +2.5V | BST (Relative to V <sub>OUT</sub> ) | 0.3V to +2.5V | | PWRGD, FAULT | 0.3V to +5.5V | SS | 0.3V to +16V | | EN/UVLO, R <sub>OCP</sub> | 0.3V to +2.5V | Junction Temperature (T <sub>J</sub> ) | 150°C | | SMBUS_CLK, SMBUS_DATA, | | Storage Temperature Range | 65°C to +165°C | | SMBUS_ALERT | 6V | Peak Reflow Temperature | 260°C | | SMBUS ID | -0.3V to +2.5V | | | Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only; functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ## **Operating Ratings** | Supply Voltage (V <sub>IN</sub> ) | 10.8V to 13.2V | Junction Temperature (T <sub>J</sub> ) | 0°C to +125°C | |----------------------------------------|----------------|----------------------------------------|---------------| | Bias Supply Voltage (V <sub>DD</sub> ) | 1.76V to 1.94V | | | ## **Package Information** | PACKAGE TYPE: 18 FCQFN | | | | | |-------------------------------------|----------------|--|--|--| | Package Code | P184A4F+1 | | | | | Outline Number | <u>21-1080</u> | | | | | Land Pattern Number | 90-0529 | | | | | THERMAL RESISTANCE | | | | | | Junction to Case (θ <sub>JC</sub> ) | 0.31°C/W | | | | For the latest package outline information and land patterns (footprints), go to <a href="www.maximintegrated.com/packages">www.maximintegrated.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status. #### **Electrical Characteristics** $(V_{IN} = 12V \pm 10\%$ , unless otherwise noted. $T_J = 0$ to +125°C, unless otherwise noted. Specifications are 100% production tested at $T_A = +32$ °C. Limits over operating temperature range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |------------------------------------|-----------------|-----------------------------------------|------|------|------|-------| | 12V SUPPLY (V <sub>IN</sub> ) | | | | | | | | Supply Voltage Range | VIN | | 10.8 | 12 | 13.2 | V | | | | FET off | 3.0 | | 6.25 | | | Device Supply Current | I <sub>IN</sub> | FET on: I <sub>OUT</sub> = 0 (Note 1) | 3.7 | | 6.75 | mA | | | | FET on: I <sub>OUT</sub> = 30A (Note 1) | | | 10 | | | INTEGRATED 1.8V LINEAR REGULATOR | | | | | | | | LDO Output Voltage Range | | | 1.76 | 1.85 | 1.94 | | | V <sub>DD</sub> Falling | | (Note 1) | 1.55 | 1.6 | 1.7 | V | | V <sub>DD</sub> Rising | V <sub>DD</sub> | (Note 1) | 1.62 | 1.67 | 1.73 | | | Hysteresis | 1 | (Note 1) | 30 | 60 | 80 | mV | | V <sub>DD</sub> UVLO Response Time | 1 | (Note 1) | | 2 | | μs | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Electrical Characteristics (continued)** $(V_{IN} = 12V \pm 10\%$ , unless otherwise noted. $T_J = 0$ to +125°C, unless otherwise noted. Specifications are 100% production tested at $T_A = +32$ °C. Limits over operating temperature range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |-----------------------------------------------------------------------------|------------------------|--------------------------------------------------------------------|------|------------|------|-------| | UNDERVOLTAGE LOCKOUT: 12V SUPPL | Y (V <sub>IN</sub> ) | | | | | | | V <sub>IN</sub> _UVLO Rising Threshold | ., | ALENIANA O | 0.95 | 1 | 1.05 | V | | V <sub>IN</sub> _UVLO Hysteresis | VIN_UVLO | At EN/UVLO pin | | 50 | | mV | | Programmable 12V V <sub>IN</sub> Undervoltage<br>Threshold for Rising Input | VIN_UVLO | Programmable through resistor-divider, measured at V <sub>IN</sub> | 8 | | | V | | Response Time | t <sub>D</sub> | From EN/UVLO = 0V to FET off | | 2 | | μs | | EN_UVLO PIN INTERNAL PARAMETERS | | | | | | | | EN_UVLO Pin Leakage | | EN_UVLO = 1.8V | 5 | 6.7 | 11 | μA | | EN_UVLO Internal Pulldown Resistor | | | 110 | 250 | 450 | kΩ | | BOOST VOLTAGE (V <sub>BST</sub> ) | | | | | | | | V <sub>BST</sub> Charging Time to 1.6V Above V <sub>OUT</sub> | <sup>t</sup> CHARGE | C <sub>BST</sub> = 100nF | | 150 | | μs | | BST Voltage Above V <sub>OUT</sub> | V <sub>BST</sub> | | | 1.8 | | V | | Rising UVLO Threshold Above V <sub>OUT</sub> | | (Note 1) | 0.8 | 1.2 | 1.6 | ., | | Falling UVLO Threshold Above VOUT | BOOST UVLO | (Note 1) | 0.74 | 1.1 | 1.5 | V | | UVLO Hysteresis | | (Note 1) | 60 | 130 | 400 | mV | | Falling Lockout Response Time | t <sub>D</sub> | | | 1.5 | | μs | | INTEGRATED MOSFET CHARACTERIST | ics | | | | | | | On-Resistance | R <sub>DS(ON)</sub> | (Note 1) | | 1.9 | | mΩ | | COMMON OVERCURRENT PROTECTION | N (OCP) | | | | | | | Severe OCP Threshold Scale Factor | 000 050 | Digitally programmable | | 1.3 | | | | Source OCD Throubald Acquires | OCP_CFG | | | 1.7<br>±20 | | | | Severe OCP Threshold Accuracy | | | | ±20 | | % | | Severe OCP Delay | <sup>t</sup> D(SEVERE) | From fault threshold exceeded to FET off (Note 3) | | 5 | | μs | | Gain from ROCP Pin Current | G <sub>OCP</sub> | (Note 1) | | 4 | | A/µA | | Allowed Range for No-Fault Detection | ROCP | | 28 | | 360 | kΩ | | Startup OCP Threshold | loop ozupz::- | MAX16550A (Note 1) | | 8 | | A | | Clarity OOF Threshold | IOCP_STARTUP | MAX16550B (Note 1) | | 16 | | | | Startup OCP Threshold Accuracy | | I <sub>OUT</sub> = 8A (Note 1) | | ±20 | | % | | Safe OCP Threshold | | (Note 1) | | 60 | | А | | Safe OCP Threshold Accuracy | OCP_SAFE | V <sub>IN</sub> = 12V, T = +125°C | | ±20 | | % | | Safe OCP Delay | <sup>t</sup> D_SAFE | From fault threshold exceeded to FET off | | 250 | | ns | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Electrical Characteristics (continued)** $(V_{IN} = 12V \pm 10\%$ , unless otherwise noted. $T_J = 0$ to +125°C, unless otherwise noted. Specifications are 100% production tested at $T_A = +32$ °C. Limits over operating temperature range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------------------------|--------------------------|----------------------| | OVERCURRENT PROTECTION (OCP) (N | AX16550A/MAX1655 | 50B) | | | | | | Gain from ROCP Pin Current | G <sub>OCP</sub> | Gain from ROCP pin current to I <sub>OUT</sub> (Note 1) | | 4 | | A/μA | | Moderate OCP Voltage Threshold | VOCPM | Referred to voltage over ROCP (Note 1) | | 0.8 | | V | | Moderate OCP Voltage Threshold Accuracy | | Referred to I <sub>OUT</sub> using Equation 1 | | ±12 | | % | | Moderate OCP Threshold Range | IOCP(MODERATE) | Analog programmable through ROCP | 15 | | 35 | А | | Allowable ROCP Range for ROCP_Fault Detection at Power-Up | ROCP | | 28 | | 360 | kΩ | | Moderate OCP Timeout | <sup>t</sup> OCPM | I <sub>OUT</sub> > moderate OCP,<br>I <sub>OUT</sub> < severe OCP, programmable<br>default moderate OCP timeout = 100μs<br>(Note 2) | | 12.5<br>100<br>100<br>250 | | μs<br>μs<br>ms<br>ms | | Moderate OCP Fault-Detect Delay Timeout Accuracy | | (Note 2) | | ±10 | | % | | SOFT-START AND C <sub>OUT</sub> | | | | | | | | Soft-Start Discharge Resistance | SS | | | 1 | 2 | kΩ | | Soft-Start Charging Current | Iss | | 20 | | 39 | μA | | Soft-Start Capacitor Value Range | C <sub>SS</sub> | Linear startup ramp | 0 | | 75 | nF | | Soft-Start Time | tss | C <sub>SS</sub> = 0nF, I <sub>OUT</sub> = 0A (Note 2) | | 1 | | ms | | Soft-Start Capacitor Discharge Threshold | | | 0.17 | 0.2 | 0.25 | V | | CSS Discharge Check Duration During<br>Startup | | (Note 2) | | 2.2 | | s | | FET V <sub>GS</sub> UNDERVOLTAGE LOCKOUT | | | | | | • | | V <sub>GS</sub> Rising UVLO Threshold | | | 0.87 | 1.3 | 1.61 | ., | | V <sub>GS</sub> Falling UVLO Threshold | | | 0.74 | 1.17 | 1.50 | V | | V <sub>GS</sub> UVLO Hysteresis | V <sub>GS_UVLO</sub> | | 87 | 100 | 466 | mV | | V <sub>GS</sub> UVLO Masking Time | | During startup (Note 2) | | 100 | | ms | | V <sub>GS</sub> UVLO Deglitching | | (Note 2) | | 10 | | μs | | PASS FET SHORT DETECTION DURING | STARTUP | | | | | | | Duration of V <sub>OUT</sub> Discharge Check | t <sub>DISCHARGE</sub> | (Note 2) | | 2.2 | | s | | Pulldown Resistance on V <sub>OUT</sub> During<br>Self-Check | RDISCHARGE | | 400 | 455 | 560 | Ω | | Threshold for Self-Check Procedure | VOUT_SELF<br>CHECK | SMBus/PMBus programmable, default 9V (Note 1) | 5.8<br>6.8<br>7.7<br>8.8 | 6<br>7<br>8<br>9 | 6.2<br>7.2<br>8.2<br>9.4 | V | | Delay from Self-Check Pass to Start V <sub>OUT</sub> | t <sub>D</sub> | Programmable (Note 2) | | 0<br>10<br>20 | | μs | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Electrical Characteristics (continued)** $(V_{IN} = 12V \pm 10\%$ , unless otherwise noted. $T_J = 0$ to +125°C, unless otherwise noted. Specifications are 100% production tested at $T_A = +32$ °C. Limits over operating temperature range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |--------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------------------------------|------|--------------------|------|-------| | PWRGD PIN | | | | | | | | Max Allowable PWRGD Output High Voltage | V <sub>OH</sub> | External pullup leakage below 1µA | | 5.5 | | V | | PWRGD Output Low Voltage | V <sub>OL</sub> | Sinking 4mA | | | 0.4 | V | | Propagation Delay from V <sub>OUT_UVLO</sub> Detect to PWRGD Pin Asserted Low | t <sub>D</sub> | (Note 2) | | 3.2 | | μs | | Threshold for PWRGD Asserted High | V <sub>TH</sub> (PWRGD) | SMBus/PMBus programmable, default 11V (Note 1) | | 8<br>9<br>10<br>11 | | V | | PWRGD Clear Timing Time Needed to Clear PWRGD after $V_{\hbox{\scriptsize OUT}}$ Has Reached $V_{\hbox{\scriptsize IN}}$ | TH(PWRGD) | (Note 2) | | 5 | | ms | | PWRGD Hysteresis | | (Note 1) | 0.35 | 0.5 | 0.63 | V | | PWRGD Accuracy | | | -5 | | +5 | % | | OVERTEMPERATURE PROTECTION (OT | P) | | | | - | | | Overtemperature-Protection Threshold | T <sub>OTP</sub> | PMBus programmable (Note 1) | | 140 | | °C | | SMBus DATA (SMBUS_DATA) AND CLOCK | K (SMBUS_CLOC | () PINS | | | | | | Leakage Current | | For pullup = 5.5V (Note 1) | | 5.3 | | μA | | Input Low Voltage | V <sub>IL</sub> | | | | 0.8 | V | | Input High Voltage | V <sub>IH</sub> | | 2.1 | | | V | | Output Low Voltage | V <sub>OL</sub> | SMBUS_DATA, sinking 4mA | | | 0.4 | V | | Max Allowable External Pullup Voltage | V <sub>OH</sub> MAX | | | 5.5 | | ٧ | | SMBus ALERT PIN | | | | | - | | | Output Low Voltage | V <sub>OL</sub> | Sinking 4mA | | | 0.4 | ٧ | | Leakage Current | | For pullup = 5.5V (Note 1) | | | 1 | μA | | Max Allowable External Pullup Voltage | V <sub>OH</sub> MAX | | | 5.5 | | ٧ | | FAULT-ISOLATION DELAY | | | | | | | | Fault-Detection Time | t <sub>D</sub> | Fault detection to start of gate pulldown (Note 2) | | 60 | | ns | | Pass FET Turn-Off Time | tF | From start of gate pulldown to pass FET off (Note 2) | | 50 | | ns | | FAULT PIN | | | | | | | | Input High Voltage | V <sub>IH</sub> | (Note 1) | 1 | | | V | | Input Low Voltage | V <sub>IL</sub> | (Note 1) | | | 0.66 | V | | Max Allowable FAULT Output High Voltage | VoH | External pullup, leakage below 1µA | | 5.5 | | V | | FAULT Output Low Voltage | V <sub>OL</sub> | Sinking 4mA | | | 0.4 | V | | Propagation Delay from Fault Detect to FAULT Asserted Low | t <sub>D</sub> | (Note 2) | | 100 | | ns | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Electrical Characteristics (continued)** $(V_{IN} = 12V \pm 10\%$ , unless otherwise noted. $T_J = 0$ to +125°C, unless otherwise noted. Specifications are 100% production tested at $T_A = +32$ °C. Limits over operating temperature range are guaranteed by design and characterization.) | PARAMETER | SYMBOL | CONDITIONS | MIN | TYP | MAX | UNITS | |----------------------------------------------|---------------------------------|--------------------------------------------------------------------|------|------|------|-------| | V <sub>IN</sub> OVERVOLTAGE PROTECTION (OVP) | | | • | | | | | OVP Threshold | V <sub>IN_OVP</sub> | Measured at V <sub>IN</sub> ,<br>MAX16550A only | | 14.5 | | V | | V <sub>IN</sub> Overvoltage Accuracy | V <sub>IN_OVP</sub> | | -5 | | +5 | % | | Deglitching Time | tFILTER_OVP | (Note 2) | | 20 | | μs | | CURRENT REPORTING (ILOAD) PIN | | | | | | | | Linear I <sub>OUT</sub> Reporting Range | | Current-reporting range | 0 | | 30 | Α | | Max Allowable Linear Voltage Range | | | | 1.35 | | V | | Offset Current | | I <sub>OUT</sub> = 0A | | 0.32 | | μA | | Current-Reporting Gain | G <sub>ILOAD</sub> | ILOAD current divided by I <sub>OUT</sub> current (Note 1) | | 5 | | μA/A | | Bandwidth | | No capacitor in parallel with R <sub>LOAD</sub> resistor | 100 | | | kHz | | ANALOG CURRENT-REPORTING ACCU | RACY | | | | | | | Current-Reporting Accuracy | | I <sub>OUT</sub> = 4A | -2.5 | | +2.5 | 0/ | | (Notes 2, 3, 4) | OUT | I <sub>OUT</sub> = 30A | -1.8 | | +1.8 | % | | SMBus/PMBus TELEMETRY | | | | | | | | Disital Comment Day artis a Assurance | READ_IOUT (8Ch), | I <sub>OUT</sub> = 4A | | ±3 | | - % | | Digital Current-Reporting Accuracy | READ_IIN (89h) | I <sub>OUT</sub> = 30A | | ±2 | | % | | | DEAD DIN (OZL) | Digital, $I_{OUT} = 4A$ , $V_{IN} = 12V$ , $R_{LOAD} = 9k\Omega$ | | ±5 | | 0/ | | Digital Power-Reporting Accuracy | READ_PIN (97h) | Digital, $I_{OUT}$ = 30A, $V_{IN}$ = 12V, $R_{LOAD}$ = 9k $\Omega$ | | ±3.5 | | % | | Digital Input-Voltage Reporting Accuracy | READ_VIN (88h) | | | ±1.2 | | % | | Digital Output-Voltage Reporting Accuracy | READ_VOUT (8Bh) | | | ±1.2 | | % | | Digital Temperature-Reporting Accuracy | READ_<br>TEMPERATURE_1<br>(8Dh) | | | ±8 | | °C | | Digital Energy Penerting Accuracy | DEAD EIN (965) | I <sub>OUT</sub> = 4A | | ±5 | | 0/. | | Digital Energy-Reporting Accuracy | READ_EIN (86h) | I <sub>OUT</sub> = 30A | | ±3 | | % | **Note 1:** Denotes specification that applies for typical operating junction temperature $(T_J = +25^{\circ}C)$ . Note 2: Guaranteed by design, not production tested. Note 3: Reporting accuracy presented includes 0.1% external resistor tolerance contribution. **Note 4:** Min/max limits are $\geq 4\sigma$ about the mean. # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Typical Operating Characteristics** # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Typical Operating Characteristics (continued)** # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Typical Operating Characteristics (continued)** # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Typical Operating Characteristics (continued)** ## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Typical Operating Characteristics (continued)** I<sub>OUT</sub> = 18A to 24A; t = 200μs; MODERATE OCP TIMEOUT = 100μs Maxim Integrated | 12 www.maximintegrated.com Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Typical Operating Characteristics (continued)** # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Pin Configuration** ## **Pin Description** | PIN | NAME | FUNCTION | |-----|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | SMBUS_CLK | SMBus Clock Pin. | | 2 | ILOAD | Analog Current Representation of the Load Current. Connect the pin to ground through a properly sized resistor for proper voltage representation. Always keep this pin connected to ground through a resistor. A capacitor parallel to the R <sub>ILOAD</sub> resistor is required; see Table 16 for the recommended value. | | 3 | SS | Soft-Start Pin. A capacitor is connected from SS to GND to program soft-start. The soft-start program capacitor should not exceed 75nF. If a fast load transient (di/dt > $2.5A/ms$ ) resulting in fast and large transient output-voltage deviation is possible in the application, an additional capacitor between SS and $V_{OUT}$ is recommended to keep the pass FET $V_{GS}$ above its UVLO threshold. | | 4 | V <sub>BST</sub> | Charge-Pump Supply for Pass FET Gate Drive. Connect this node to V <sub>OUT</sub> through a 220nF bypass capacitor. This supply is designed to be used by the MAX16550A/ MAX16550B only. No additional load or external components other than a bypass capacitor are allowed on the V <sub>BST</sub> pin. | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Pin Description (continued)** | PIN | NAME | FUNCTION | |-----|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 5-6 | V <sub>OUT</sub> | 12V Output Power Pins (Load Side). | | 7-8 | V <sub>IN</sub> | 12V Input Power Pins (Power Supply Side). | | 9 | GND | IC Ground. Connect this node to GND plane through vias for proper operation. | | 10 | EN/UVLO | 12V Input Voltage and UVLO Pin. Normally connected to the center node of a resistor-divider connected from $V_{\text{IN}}$ to ground. A properly sized capacitor can be placed in parallel to the bottom resistor of the resistor-divider for additional filtering. In addition to 12V UVLO programming, this node can be used to enable/disable the MAX16550A / MAX16550B. | | 11 | SMBUS_ALERT | SMBus Alert, Open-Drain, Active-Low Pin. | | 12 | FAULT | Fault Communication, Bidirectional Pin. It is used to indicate/receive detection of latching fault. See the $\overline{\textit{FAULT}}$ Reporting section for more details. Connect this pin to the system bias supply rail through a $10\text{k}\Omega$ resistor. 5V compliant, active-low pin. | | 13 | PWRGD | Power Good Pin. Used to report $V_{\text{IN}}$ and $V_{\text{OUT}}$ status. See the <i>Power Good (PWRGD) Output</i> section for more details. Connect this pin to system bias supply rail through a $10 \text{k}\Omega$ resistor. This pin is 5V compliant. | | 14 | ROCP | Moderate OCP Threshold Programming Input. Connect this pin to GND using an appropriate programming resistor. See the <i>Moderate OCP Threshold</i> section for additional details. No other components are allowed on this pin. | | 15 | SMBUS_DATA | SMBus Data Pin. | | 16 | SMBUS_ID | SMBus Address Programming and Current Hysteresis Flag Pin. Connect this pin to GND through a properly sized resistor to select desired address setting. | | 17 | N.C. | Not Connected. Connect to GND through a 10kΩ resistor. | | 18 | V <sub>DD</sub> | Internal 1.8V Linear Regulator (LDO) Output. Connect this pin to GND through a 1 $\mu$ F (or higher) capacitor. No additional loads or components other than external properly sized capacitor are allowed on the V <sub>DD</sub> pin. | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Block Diagram** # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Detailed Description** The MAX16550A/MAX16550B integrated power-protection ICs are designed to provide a complete single-chip protection solution for the 12V power bus. They combine power monitoring and control functions with a low on-resistance pass FET device that acts as a disconnect switch to limit maximum power distributed to the load. The ICs implement Maxim's proprietary integrated lossless current sensing techniques to provide a highly accurate and compact protection solution. The ICs integrate PMBus/SMBus interface for digital control and monitoring. Refer to the IC *Block Diagram*. An integrated N-channel power MOSFET is driven by the FET control circuit that includes a boost circuit to provide gate drive. An internal LDO provides V<sub>DD</sub> IC bias supply, eliminating the need for external bias supply, enabling effective use of the device in hot-swap applications. ### Startup The ICs enable the integrated 1.8V $V_{DD}$ LDO once the 12V supply voltage is high enough to guarantee LDO operation. Once $V_{DD}$ is valid, the ICs read the SMBus\_ID programming resistor value to set the PMBus address and initiate. During this period, the gate-drive supply capacitor becomes fully charged. Once these two functions are complete, the ICs can be controlled through the enable input. The enable input (EN/UVLO) has a precise threshold and provides a $V_{\rm IN}$ \_UVLO function, where the enable voltage is derived from $V_{\rm IN}$ through a resistor-divider, with an optional control signal used in conjunction with the divider, as shown in Figure 5. The EN/UVLO pin must not be pulled high externally other than to pull the EN/UVLO pin high through a propely sized resistor-divider from the input supply. Though the enable signal can be pulled low to disable the part, this should only be allowed to occur when the input-voltage supply is within operating range, as specified in the *Electrical Characteristics* table. ### **Startup Safe Operating Area (SOA)** During soft-start, it is important to keep the FET within its safe operating area. The peak current allowed during startup is shown in <a href="Figure 1">Figure 1</a>. In case resistive short is possible in the application, it is required to use startup OCP feature to protect the device. The startup OCP threshold must be lower than safe peak current. <a href="Figure 1">Figure 1</a> assumes pure capacitive or RC load on the output. Figure 1. MAX16550A/MAX16550B Startup SOA # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface #### Self-Check Once V<sub>BST UVLO</sub> has been cleared, the internal V<sub>DD LDO</sub> is fully enabled and the EN/UVLO pin is above the enable threshold, the ICs initiate a timed output discharge as a self-check procedure. By default, the ICs initiate this procedure immediately after V<sub>BST</sub> UVLO has been cleared and the internal V<sub>DD</sub> LDO is fully enabled. Delay to start this procedure can be reprogrammed through PMBus. If the output does not fall below the programmed VOLIT UVLO threshold after a fixed period, the pass FET could potentially be shorted, with the ICs asserting both FAULT and PWRGD pins low. The latched fault condition remains until restart (EN/UVLO or VIN toggling, restarting through the OPERATIONS command). The threshold (VOUT UVLO) for the self-check procedure can be programmed to one of three different values through the PMBus. These values are programmed with the corresponding values for the PWRGD threshold. If the output voltage is below the programmed V<sub>OUT</sub> UVLO, the self-check is considered passed and the ICs proceed with startup. In addition, a soft-start capacitor discharge procedure is performed during every restart. The ICs utilize an integrated resistive element, with resistance approximately $1.2k\Omega,$ to discharge the $C_{SS}$ capacitor. The ICs check if the voltage across the $C_{SS}$ capacitor is below the soft-start threshold shown in the <code>Electrical Characteristics</code> table after a fixed period of time. If the voltage across the $C_{SS}$ capacitor is not below the softstart threshold, the ICs latch the pass FET off and assert the <code>FAULT</code> pin low. The latched fault condition is kept until reset (EN/UVLO or $V_{IN}$ toggling). The ICs check the ROCP value at all times, including startup (after the bias supply is valid). This check ensures proper severe OCP threshold. If the wrong ROCP value is detected, the ICs report the fault by asserting the $\overline{\text{FAULT}}$ signal low. The latched fault condition is kept until restart (EN/UVLO or V<sub>IN</sub> toggling/restarting through the OPERATIONS command). Figure 2. Typical Application Circuit # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface #### Soft-Start Once the self-check procedure is complete, the output-voltage soft-start ramp is initiated. During startup, the $C_{SS}$ capacitor is charged using a constant-current source. Since the integrated FET is configured as a source follower, the output voltage is ramped monotonically at a rate determined by the external soft-start capacitor. ### **VDD UVLO** The ICs implement $V_{DD}$ UVLO fault monitor and protection. $V_{DD}$ is monitored at all times. Startup procedures are not initiated until $V_{DD}$ UVLO is cleared. If $V_{DD}$ falls below $V_{DD}$ UVLO during normal operation, this fault is latched and $V_{IN}$ power cycle/toggle is required to reset this latching fault. ### **Current Hysteresis** The SMBUS\_ID pin is used as a current-hysteresis flag after SMBUS\_ID decoding is completed. If the output current is greater than the MFR\_SPECIFIC\_HYSTH level, the current-hysteresis flag is set to high. If output current is less than the MFR\_SPECIFIC\_HYSTL level, then the current-hysteresis flag is set to low. Figure 3. Startup Timing Diagram ## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface Table 1. Timing Diagram Example Shown in Figure 3 | POINT/<br>PERIOD | DESCRIPTION | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | tO | 12V V <sub>IN</sub> applied. | | t1 | The LDO has enough headroom to start up. V <sub>IN</sub> > 2V (typ). | | t2 | The internal 1.8V LDO is ready and the MAX16550A/MAX16550B logic is fully operational. External bypass capacitors connected to the V <sub>DD</sub> pin are fully charged. 700µs (typ). | | t3, t4 | SMBus ID resistor reading and V <sub>BST</sub> charging.<br>EN/UVLO signal status is ignored from t3 to t4.<br>150µs (typ). | | t4 | EN/UVLO is active. Startup check-up procedures can be started after the EN/UVLO is cleared. | | t4, t5 | User-programmable startup delay (0 to 20µs). | | t5, t6 | Self-check procedure. C <sub>SS</sub> discharge. | | t6, t7 | V <sub>OUT</sub> ramp (1ms–30ms). | | t7 | Power-good (PWRGD) output asserted. 6ms (typ). | | t7+ | PWRGD is high, normal operation starts. | ### **SMBus ID Resistor Out of Range** After $V_{DD}$ UVLO is cleared, the SMBus ID programming resistor is read. If it is out of range, a latching fault is tripped. This fault can be cleared by EN/UVLO or $V_{IN}$ toggling or restarting through the OPERATIONS command. The latter may mean pulling EN/UVLO above the threshold and then low after the fault is detected to reset the fault latch. The value is read again when EN/UVLO goes high for the second time. ### VBOOST, VGS UVLO $V_{BOOST}$ UVLO is checked when EN/UVLO is above the enable threshold and remains active while the device is enabled. If $V_{BOOST}$ UVLO is tripped before the FET is turned on, the latching fault can still be reset by EN/UVLO or $V_{IN}$ toggling or restarting through the OPERATIONS command. The gate-drive ( $V_{GS}$ ) UVLO protection has 10 $\mu$ s internal deglitching filtering, which prevents false tripping due to output-voltage overshoot if a large, fast unloading transient is present. An external capacitance can be placed between the $V_{OUT}$ and $V_{SS}$ pins for filtering. $V_{BOOST}$ and $V_{GS}$ UVLO are latching faults, which result in the pass FET being latched off and $\overline{\text{FAULT}}$ asserted low. $V_{GS}$ UVLO is masked for 100ms during startup to avoid tripping a latching fault. #### VIN UVLO The $V_{\text{IN}}$ UVLO is fed through a resistor-divider to the EN/UVLO pin and therefore provides a programmable threshold on the 12V input rail. The EN/UVLO pin includes hysteresis and if the pin falls below the programmed value during operation, the device turns the integrated FET off and PWRGD is deasserted. The integrated FET is turned on again if the positive threshold is exceeded and performs self-check and soft-start for each cycle. $V_{\text{IN}}$ UVLO warning is also provided through the PMBus. #### **Overcurrent Detection** The MAX16550A/MAX16550B actively monitors load current on the 12V power bus load at all times, including startup. Startup OCP is active during startup until the powergood (PWRGD) flag is set. If, at any time during startup, load current rises above the startup threshold, the integrated pass FET turns off within 10 $\mu$ s and the FAULT pin is asserted low. This is a latching fault. The MAX16550A/MAX16550B provides three levels of overcurrent protection during normal operation (after the startup procedure is complete and the PWRGD flag is set high). The "moderate" OCP threshold is set using an analog external resistor and is therefore programmable over a wide continuous range. This OCP allows a higher current to be sustained for a period less than a programmable timeout period without shutting down the device to allow for short surges that pose no threat to the device and are normal operating conditions. If the load current on the 12V power bus exceeds the moderate OCP threshold for the entire timeout period, but its magnitude is less than a programmable severe overcurrent threshold (Table 11), the integrated pass FET switches off at the end of the timeout period and the FAULT pin is asserted low to indicate a moderate OCP fault condition. Restarting the system requires EN/UVLO or VIN toggling or restarting through the OPERATIONS command. Moderate OCP timeout is user programmable through SMBus, with four different values. The second level of OCP protection is a "severe OCP." Severe OCP threshold is programmed relative to moderate OCP threshold using PMBus. If at any time the load current exceeds the severe OCP threshold, the MAX16550A/MAX16550B turns the integrated pass FET off in less than 5µs, and asserts the FAULT pin low. Severe overcurrent protection is a latching fault. ## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface The MAX16550A/MAX16550B features a third level of protection against severe overload faults, called "safe OCP," with 60A internally fixed threshold. It assures that the integrated pass FET is protected from exceeding its safe operating condition at all times. If at any time the load current on the 12V power bus exceeds the safe OCP threshold, the device turns the pass FET off within 250ns and asserts the FAULT pin low. The severe OCP threshold should be set to a value less than the safe OCP threshold. The MAX16550A/MAX16550B supports on-the-fly moderate OCP threshold changes. The concept is shown in Figure 4. If the resistance seen by the ROCP pin is changed during operation, the MAX16550A/MAX16550B adjusts the moderate OCP threshold to match the value selected by the external resistive network. ### Overvoltage Protection (OVP) The MAX16550A features $V_{\text{IN}}$ overvoltage protection to protect the system from an overvoltage event that could harm the downstream circuitry. T he input voltage is constantly monitored, and if at any time it rises above the overvoltage-protection threshold, the pass FET is latched off, $\overline{\text{FAULT}}$ asserted low, and a fault reported. This is a latching fault. Overvoltage protection is disabled in the MAX16550B. ### **Wrong ROCP Protection** The ICs are protected against out-of-range ROCP values. Protection is enabled at all operating conditions, including startup. Wrong ROCP is considered a severe, latching fault, so if at any time the ROCP value is detected out of the permitted range, the ICs latch the integrated FET off, and assert the $\overline{\text{FAULT}}$ pin low. An EN/UVLO or $V_{\text{IN}}$ toggling or a restart through the OPERATIONS command must be performed to clear the fault and restart the ICs. If ROCP is changed during operation by the system (see $\overline{\text{Figure 4}}$ ), the design must be such that ROCP is within range at all times. #### **Overtemperature Protection (OTP)** The ICs include protection against overtemperature conditions. If the junction temperature exceeds the programmable threshold, the IC latches the integrated FET off and asserts the FAULT output low. To re-enable the IC, the following options are available: - Toggling EN/UVLO or VIN - Restarting through the OPERATIONS command The overtemperature threshold is user programmable through the PMBus. Figure 4. On-The-Fly Analog Programmable Moderate OCP Threshold ## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface **Table 2. Faults Detected and Actions** | PARAMETER | DESCRIPTION | FAULT<br>ASSERTED | LATCHING | |---------------------------|-------------------------------------------------------|-------------------|----------| | V <sub>DD</sub> UVLO | Internal V <sub>DD</sub> LDO UVLO | N/A* | N/A* | | V <sub>BOOST</sub> UVLO | UVLO for V <sub>BOOST</sub> voltage | Yes | Yes | | V <sub>GS</sub> UVLO | UVLO for V <sub>GS</sub> voltage | Yes | Yes | | V <sub>IN</sub> UVLO | EN/UVLO pin below threshold | No | No | | R <sub>OCP</sub> | R <sub>OCP</sub> detected as being out of valid range | Yes | Yes | | R_SMBus_ID | SMBus_ID resistor detected as being out of range | Yes | Yes | | C <sub>SS</sub> Discharge | Soft-start capacitor discharge failed | Yes | Yes | | FET Short | Pass FET short detected during startup self-check | Yes | Yes | | Startup OCP | Startup overcurrent fault detected | Yes | Yes | | Severe OCP | Severe overcurrent fault detected | Yes | Yes | | Safe OCP | Safe overcurrent fault detected | Yes | Yes | | OTP | Overtemperature-fault threshold exceeded | Yes | Yes | | V <sub>IN</sub> OVP | V <sub>IN</sub> overvoltage detected (MAX16550A) | Yes | Yes | Note 1: If V<sub>BST</sub>\_UVLO fault occurs before startup, FAULT is not reported and status registers are not updated. **Note 2:** $V_{\text{IN}}$ \_UVLO clears $\overline{\textit{FAULT}}$ and the latching event. ### **FAULT** Fault Reporting The ICs provide a dedicated pin $(\overline{FAULT})$ for fault reporting. If at any time a latching fault is detected, the $\overline{FAULT}$ pin is immediately latched low. An EN/UVLO or $V_{IN}$ toggling or restart through the OPERATIONS command is required to reset the ICs after a latching-fault detection. ## Fault Input and FAULT Pullup The FAULT pin is a bidirectional open-drain pin that can be used for fault communication from external circuitry to the ICs. To communicate a fault to the ICs, the external circuitry must pull the FAULT pin low. If FAULT is externally pulled low, the ICs treat it as a latching fault; therefore, the pullup voltage source must be considered to ensure the rail is operational and pulled high before the ICs' startup cycle. These are the options for the pullup rail: - MAX16550A/MAX16550B V<sub>DD</sub>: 1.8V internal LDO rail. This rail is limited to 1.8V, so the external system has to be compliant with that rail. - System 3.3V or 5V Rail: FAULT is 5V compliant; therefore, an external higher voltage rail can be used for pullup. This rail has to be stable when the ICs are initiating their startup procedure. If it is not, a potential false-fault communication may occur. #### Power-Good (PWRGD) Output The ICs provide a dedicated pin for power-good reporting (PWRGD). PWRGD is asserted high after startup, when the output node is charged above the programmed PWRGD threshold and the FET is fully enhanced and operating in its resistive region. In all the other conditions, the PWRGD pin is deasserted low. PWRGD is an open-drain pin; thus, an external pullup resistor connected to the pullup supply rail is needed. Different options are available for the pullup rail: - MAX16550A/MAX16550B V<sub>DD</sub>: 1.8V internal LDO rail. This rail is limited to1.8V, so the external system has to be compliant with that rail. - System 3.3V or 5V Rail:. PWRGD is 5V compliant; therefore, an external higher voltage rail can be used for pullup. # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface **Table 3. Requirements for PWRGD Assertion** | PARAMETER | CONDITION | |------------------|--------------------------------------------------------------------------------------------| | V <sub>OUT</sub> | V <sub>OUT</sub> > PWRGD Threshold | | V <sub>IN</sub> | V <sub>IN</sub> > V <sub>IN_UVLO</sub> | | Self-Check | MOSFET (V <sub>IN</sub> to V <sub>OUT</sub> ) short not detected during startup. | | $V_{GS}$ | FET on and in triode region. 5ms delay before PWRGD assertion after this condition is met. | Table 4. PMBus/SMBus Reporting | PARAMETER | CONDITION | | | | | |-----------------------|--------------------------------------------------------|--|--|--|--| | V <sub>IN</sub> | Input voltage (PMBus compliant) | | | | | | Гоит | Output current (PMBus compliant) | | | | | | P <sub>IN</sub> | Input power (PMBus compliant) | | | | | | E <sub>IN</sub> | Input energy (PMBus compliant) | | | | | | Temperature | MAX16550A/MAX16550B chip temperature (PMBus compliant) | | | | | | Peak V <sub>IN</sub> | Peak value of input voltage (direct reading) | | | | | | Peak I <sub>OUT</sub> | Peak value of output current (direct reading) | | | | | | Peak P <sub>IN</sub> | Peak value of input power (direct reading) | | | | | | Peak<br>Temperature | Peak value of IC temperature (direct reading) | | | | | | Peak V <sub>OUT</sub> | Peak value of output voltage (direct reading) | | | | | Table 5. MAX16550A/MAX16550B Programmability | PARAMETER | PROGRAMMABILITY<br>TYPE | COMPONENT | CONDITION | |-------------------------------------------------------------------------------|-------------------------|-------------------------------------------|-----------| | Moderate (MAX16550A/B) OCP Threshold | Analog | ROCP | R_OCP | | Soft-Start Ramp Rate | Analog | C <sub>SS</sub> | SS | | Input UVLO Threshold | Analog | Divider | EN/UVLO | | PMBus Address | Programming Resistor | SMBus_ID Resistor | SMBus_ID | | Power Fault Timeout | Digital | PMBus_Reg D0h[6:5] | SMB_DATA | | Severe OCP Threshold | Digital | PMBus_Reg D0h[7] | SMB_DATA | | Startup Delay | Digital | PMBus_Reg D0h[12:11] | SMB_DATA | | Output PWRGD Threshold (sets V <sub>OUT</sub> UVLO and self-check thresholds) | Digital | PMBus_Reg D0h[9:8] | SMB_DATA | | Self-Check Threshold | Digital | PMBus_Reg D0h[9:8] | SMB_DATA | | Overtemperature Warning and Fault Thresholds | Digital | PMBus_Reg 51h,<br>PMBus_Reg 4Fh | SMB_DATA | | Input Overpower Warning Threshold and Fault Thresholds | Digital | PMBus_Reg 6Bh,<br>PMBus_Reg F5h | SMB_DATA | | Reporting and Warning Averaging Sample Size | Digital | PMBus_Reg DDh[3:0],<br>PMBus_Reg D0h[1:0] | SMB_DATA | | V <sub>IN</sub> Undervoltage Warning and Fault Thresholds | Digital | PMBus_Reg 58h,<br>PMBus_Reg 59h | SMB_DATA | | Overcurrent Warning | Digital | PMBus_Reg 4Ah | SMB_DATA | | V <sub>OUT</sub> Undervoltage Warning Threshold | Digital | PMBus_Reg 43h | SMB_DATA | | ILOAD Voltage Gain | Analog | ILOAD Resistor | ILOAD | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ### **Analog Load Current Signal Output** The ICs include an output pin (ILOAD) that allows the user to monitor the load current through the ICs. The current sourced by the ILOAD pin is proportional to the current through the device with the ratio shown in the *Electrical Characteristics* table. A properly sized resistor between the ILOAD pin and GND should be added. The ICs report zero current on the ILOAD pin during soft-start, and start reporting load current once the pass FET VGS is above its UVLO threshold (i.e., the pass FET is in its resistive region). ### PMBus/SMBus Reporting and Warning The ICs provide PMBus-compliant digital telemetry through the PMBus, as shown in <u>Table 4</u>. The ICs include a digital multiply function that provides a reading for input power and input energy. For average values, the sample size is programmable. Peak values for input/output voltage, output current, input power, and temperature are stored in dedicated manufacturer-specific registers. The ICs also provide warning functions based on programmable warning thresholds, as specified in the PMBus specification. The sample size for warning flags is also programmable. ## Configuration The ICs are configured using both analog programming resistors and also through the PMBus. See $\underline{\text{Table 5}}$ for programmable parameters. #### **Severe OCP Threshold** The severe OCP threshold is externally programmable through a resistor connected to the ROCP pin as shown in Equations 1 and 2 (see the <u>Electrical Characteristics</u> table for $V_{OCPM}$ and $G_{OCP}$ ). ### Equation 1: $$I_{OCP\_SEV} = \frac{V_{OCPM}}{R_{OCP}} \times GOCP \times OCP\_CFG$$ where: I<sub>OCP\_SEV</sub> = Severe overcurrent-protection threshold (A) V<sub>OCPM</sub> = Overcurrent-protection reference voltage shown in the *Electrical Characteristics* table (V) GOCP = Overcurrent protection gain shown in the *Electrical Characteristics* table $(\mu A/A)$ $R_{OCP}$ = Value of overcurrent-protection programming resistor ( $\Omega$ ) OCP\_CFG = Scale factor. Refer to the <u>Electrical</u> Characteristics table for details. #### Equation 2: $$R_{OCP} = \frac{V_{OCPM}}{I_{OCP REF}} \times GOCP \times OCP\_CFG$$ where: IOCP SEV = Severe overcurrent-protection threshold (A) V<sub>OCPM</sub> = Overcurrent-protection reference voltage shown in the *Electrical Characteristics* table (V) GOCP = Overcurrent-protection gain shown in the <u>Electrical</u> Characteristics table (A/A). $R_{OCP}$ = Value of overcurrent-protection programming resistor ( $\Omega$ ) #### Design Example (MAX16550A): To set moderate OCP to 35A nominal, using Equation 2: $$R_{OCP} = \frac{0.8 \text{ V}}{35 \text{ A}} \times (4 \times 10^6)$$ $$= 91.5 \text{ k}\Omega$$ ## Soft-Start Capacitor (Css) During startup, the pass FET device is operated as a source follower. Soft-start capacitor $C_{SS}$ is connected between the MOSFET's gate and ground and is charged from a fixed current source. The external $C_{SS}$ capacitor therefore charges linearly and this produces a linear monotonic ramp for $V_{OUT}$ . The ramp rate is programmable by selecting the appropriate value for $C_{SS}$ . The ramp rate for the voltage across $C_{SS}$ and $V_{OUT}$ is given by Equation 5. #### Equation 5: $$\frac{dV}{dt} = \frac{i_{SS}}{C_{SS}}$$ where: dV/dt = Voltage ramp rate of V<sub>OUT</sub> (V/µs) iss = Soft-start current source (mA) C<sub>SS</sub> = External C<sub>SS</sub> capacitor value (nF) ## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface Assuming $V_{IN}$ = 12V, Equation 5 can be used to derive the soft-start time given by Equation 6. #### **Equation 6:** $$t_{SS} = \frac{12 \, V \times C_{SS}}{i_{SS}}$$ where: $t_{SS}$ = Ramp duration (µs) iss = Soft-start current (mA) C<sub>SS</sub> = External soft-start capacitor value (nF) Assuming the load inrush current is due to the input capacitance only, the load current is given by Equations 7 and 8. #### Equation 7: $$I_{IN} = I_{OUT} = C_{OUT} \times \frac{dV}{dt}$$ where: I<sub>OUT</sub> = Load inrush current(A) $C_{OUT}$ = Load capacitance ( $\mu F$ ) #### Equation 8: $$I_{IN} = I_{OUT} = \frac{C_{OUT} \times I_{SS}}{C_{SS}}$$ where: I<sub>OUT</sub> = Load inrush current(A) $C_{OUT}$ = Load capacitance ( $\mu F$ ) C<sub>SS</sub> = External soft-start capacitor value (nF) iss = Soft-start current (mA) Therefore, the soft-start capacitor can be selected based on the design value of inrush current using Equation 9. #### **Equation 9:** $$C_{SS} = \frac{C_{OUT} \times i_{SS}}{I_{INRUSH}}$$ where: $I_{INRUSH}$ = Desired maximum inrush current due to $C_{IOAD}$ (A) C<sub>OUT</sub> = Load capacitance (mF) C<sub>SS</sub> = External soft-start capacitor value (nF) iss = soft-start current (µA) In order to achieve optimal low-loss operation of the pass FET, the ICs monitor the value of the pass FET V<sub>GS</sub>. The V<sub>GS</sub> UVLO is enabled approximately 100ms (according to the *Electrical Characteristics* table) after startup initiation. This places an upper limit on C<sub>SS</sub> and t<sub>SS</sub>. Note that if load unloading transients with di/dt > 2.5A/ ms large enough to cause output-voltage transients > ~100mV, an additional capacitor between SS and VOUT is recommended to ensure the pass FET V<sub>GS</sub> remains above its UVLO threshold. This capacitor has no noticeable effect on soft-start ramp time as the differential voltage from VOLIT to SS remains approximately constant in soft-start. #### **Design Example:** Assume a maximum design value for inrush current of 10A, and a load capacitance of 2mF. $$C_{SS} = \frac{(2mF) x (30 \mu A)}{10 A}$$ = 6nF minimum (to meet inrush maximum) Use Equation 6 to show that corresponding t<sub>SS</sub> in this example is 2.4ms, which is well below the 100ms limit. ### Input UVLO The input UVLO is set using a resistor-divider circuit, as shown in Figure 5. The enable threshold, V<sub>IN UVLO</sub> is given in the Electrical Characteristics table. The corresponding value for the $V_{IN}$ rail is given by Equation 10. #### Equation 10: $$V_{IN} = \frac{V_{IN}\_UVLO}{\kappa}$$ Figure 5. Programming Resistors for Input UVLO # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface or #### **Equation 11:** $$K = \frac{\left(V_{IN}\_UVLO\right)}{V_{IN}}$$ where: V<sub>IN</sub> = 12V rail input voltage to enable device (V) V<sub>IN UVLO</sub> = EN/UVLO threshold (V) K = Resistor-divider rato, R2/(R1 + R2) #### **Design Example:** To guarantee system startup at 10.8V using Equation 11. $$K = \frac{1.0V}{10.8V}$$ $$= 0.926$$ $$set R2 = 10k\Omega$$ $$R1 = 98k\Omega$$ ### **PMBus Address Programming** The PMBus address is programmed to one of 16 values using the external resistor, as shown in Table 6. ### **ILOAD Reporting** The current-reporting voltage is set using an external resistor connected from ILOAD to ground. The maximum voltage is shown in the *Electrical Characteristics* table. The reporting voltage gain is given by Equation 12. Assuming a maximum signal voltage of 1.35V, Equation 14 can be used to select a value for R<sub>ILOAD</sub> based on a desired full-scale current. #### Equation 12: $$V_{ILOAD} = R_{ILOAD} \times I_{LOAD} \times G_{ILOAD}$$ #### **Equation 13:** $$R_{ILOAD} = \frac{1.35 \,V}{I_{LOAD \ FSD} \times G_{ILOAD}}$$ where: V<sub>ILOAD</sub> = Current-reporting voltage (V) $R_{ILOAD}$ = External current-reporting resistor (k $\Omega$ ) I<sub>I OAD</sub> = Load current I<sub>OUT</sub> = I<sub>IN</sub> (A) I<sub>LOAD FSD</sub> = Desired full-scale of current reporting (A) G<sub>ILOAD</sub> = Current-reporting gain from the <u>Electrical</u> Characteristics table Table 6. PMBus Address Programming Resistor Values | VALUE | R_SMBUS_ID (kΩ) | SMBus ID | |-------|-----------------|----------| | 0 | 1.78 | 40h | | 1 | 2.37 | 41h | | 2 | 3.16 | 42h | | 3 | 4.22 | 43h | | 4 | 5.62 | 44h | | 5 | 7.5 | 45h | | 6 | 9.76 | 46h | | 7 | 13 | 47h | | 8 | 17.4 | 10h | | 9 | 23.2 | 11h | | 10 | 30.9 | 12h | | 11 | 41.2 | 13h | | 12 | 54.9 | 50h | | 13 | 73.2 | 51h | | 14 | 97.6 | 52h | | 15 | 127 | 53h | Note: RSMBus\_ID should be 1% or better. Table 7. Parameters Programmed through PMBus and Default Values | PARAMETER | DEFAULT VALUE | |-------------------------------------------------|-----------------------------| | Overtemperature-Protection Threshold | 140°C | | V <sub>OUT</sub> PWRGD/Self-Check<br>Thresholds | 11V/9V | | Moderate OCP Timeout | 100µs (MAX16550A/B) | | Startup Delay | 0µs | | Severe OCP Threshold | 130% | | Overtemperature Warning Threshold | 220°C (Disabled by Default) | | Pin Warning Threshold | (Disabled by Default) | | Overcurrent Warning | (Disabled by Default) | | V <sub>IN</sub> Undervoltage Warning | (Disabled by Default) | | V <sub>OUT</sub> Undervoltage Warning | (Disabled by Default) | | Current Hysteresis | (Disabled by Default) | ## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface For example, to set the full-scale current reported to 23A: RILOAD = $$\frac{1.35V}{23A \times \left(5 \times 10^{-6}\right)}$$ $$= 11.8K\Omega$$ ### **PMBus Reporting and Warning Settings** The ICs provide single-sample, averaged and peak values for voltage, current, and power reporting, as well as single reading or averaged readings for warnings. The limits for these parameters and warnings should be set through PMBus prior to operation if a value other than the default is required. Averaging for voltage, power, and current uses a "accumulate-and-dump" technique, whereas temperature uses a shifting window/rolling average. Power is calculated for every voltage and current sample (as opposed to using averaged voltage and current), and the result is accumulated in a dedicated register for averaging. Two independently programmable averaging sample sizes are used for reporting and warning/status register use for voltage, current and power: - Reporting: 2<sup>N</sup> samples, with N = 0 to 16 (1 sample to 32K samples) - Sample size is set using Reg\_DDh (CONFIG 2, manufacturer-specific register) - Warning: 2<sup>M</sup> samples, with M = 0 to 3 (1 sample to 8 samples) - Sample size is set using Reg D0h (CONFIG, manufacturer-specific register) The ICs support fault and status reporting except for $V_{BST}$ \_UVLO fault at startup. If the $V_{BST}$ \_UVLO occurs at startup the device latches off, $\overline{FAULT}$ is not reported, and status registers are not updated. ### **Setting PMBus-Programmable Parameters** See <u>Table 7</u> for parameters that are programmed through the PMBus. If a setting other than the default shown below is required, it must be programmed through PMBus. Note that some parameters have an enable bit as well as value bits. ### **SMBus/PMBus Registers** ### STATUS MFR SPECIFIC Register (80h) This is a single-byte register used to read the status of the self-check and fault indicators. #### **ALERT Behavior** Any of the STATUS bits (with some exception) assert the alert line low. Exceptions are: - Bit OFF of STATUS\_BYTE/STATUS\_WORD - Bit POWERGOOD#/MFR\_SPECIFIC of STATUS\_ WORD Alert line can be configured to mask any of the STATUS bits using the SMBALERT\_MASK register. The only ways to release the alert line are: - CLEAR FAULTS command - ARA (refer to the SMBus spec v2.0) # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface Table 8. PMBus/SMBus Registers | ADDRESS<br>(HEX) | PROGRAMMABILITY (Note 1) | TYPE | BYTES | DEFAULT<br>(HEX) | |------------------|--------------------------|----------|-------|-------------------| | 1 | OPERATION | RW | 1 | 80 | | 3 | CLEAR_FAULTS | WO | 0 | 0 | | 19 | CAPABILITY | RO | 1 | В0 | | 1B | SMBALERT_MASK | (Note 2) | 2 | 0000 | | 43 | VOUT_UV_WARN_LIMIT | RW | 2 | 0000 | | 4A | IOUT_OC_WARN_LIMIT | RW | 2 | 03FF | | 4F | OT_FAULT_LIMIT | RW | 2 | 0358 | | 51 | OT_WARN_LIMIT | RW | 2 | 03FF | | 58 | VIN_UV_WARN_LIMIT | RW | 2 | 0000 | | 59 | VIN_UV_FAULT_LIMIT | RW | 2 | 0000 | | 6B | PIN_OP_WARN_LIMIT | RW | 2 | 0000 | | 78 | STATUS_BYTE | RO | 1 | 0 | | 79 | STATUS_WORD | RO | 2 | 0 | | 7A | STATUS_VOUT | RO | 1 | 0 | | 7B | STATUS_IOUT | RO | 1 | 0 | | 7C | STATUS_INPUT | RO | 1 | 0 | | 7D | STATUS_TEMPERATURE | RO | 1 | 0 | | 7E | STATUS_CML | RO | 1 | 0 | | 80 | STATUS_MFR_SPECIFIC | RO | 1 | 0 | | 86 | READ_EIN | RO | 7 | 0 | | 88 | READ_VIN | RO | 2 | 0 | | 89 | READ_IIN | RO | 2 | 0 | | 8B | READ_VOUT | RO | 2 | 0 | | 8C | READ_IOUT | RO | 2 | 0 | | 8D | READ_TEMPERATURE | RO | 2 | 0 | | 97 | READ_PIN | RO | 2 | 0 | | 98 | PMBUS_REVISION | RO | 1 | 2 | | 99 | MFR_ID | BLK | 6 | MAXIM | | 9A | MFR_MODEL | BLK | 6 | 16550A/<br>16551A | | 9B | MFR_REVISION | BLK | 2 | 2 | | D0 | CONFIG | RW | 2 | 0 | | D1 | PEAK_VIN | RO | 2 | 0 | | D2 | PEAK_IOUT | RO | 2 | 0 | | D3 | PEAK_PIN | RO | 2 | 0 | | D4 | PEAK_TEMP | RO | 2 | 0 | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface Table 8. PMBus/SMBus Registers (continued) | ADDRESS<br>(HEX) | PROGRAMMABILITY (Note 1) | TYPE | BYTES | DEFAULT<br>(HEX) | |------------------|--------------------------|------|-------|------------------| | D5 | CLEAR_PEAKS | WO | 0 | 0 | | DD | CONFIG2 | RW | 1 | 0 | | F2 | MFR_SPEC_HYSTL | RW | 2 | 03FF | | F3 | MFR_SPECT_HYSTH | RW | 2 | 03FF | | F4 | MFR_SPEC_HYST_STAT | RO | 1 | 0 | | F5 | PIN_OP_FAULT_LIMIT | RW | 2 | 5540 | | FD | PEAK_VOUT | RO | 2 | 0 | Note 1: Registers shown in bold (1h - 9Dh) comply with PMBus Power Management Protocol Specifications. Refer to the PMBus specification and see Table 15 for more details. Table 9. Register 80h | BIT# | BIT NAME | DESCRIPTION | READING | INDICATION | |------|-------------------|------------------------------------|---------|----------------| | [7] | CELECUEON FALILE | Pass FET and Soft-Start Self-Check | 0 | Pass | | [7] | SELFCHECK_FAULT | Pass FET and Soit-Start Seit-Check | 1 | Fail | | [6] | ROCP_FAULT | ROCP Check | 0 | Pass | | [6] | ROCP_FAULI | ROCF CHECK | 1 | Fail | | [6] | D CMPLICID FALILT | SMBus Programming | 0 | Pass | | [5] | R_SMBUSID_FAULT | Resistor Check | 1 | Fail | | [4] | FOLLOWER_FAULT | Fault Input | 0 | No Fault Input | | [4] | FOLLOWER_FAULT | Fault IIIput | 1 | Fault Input | | [5] | GATE_UVLO_FAULT | V <sub>GS</sub> UVLO Fault | 0 | No Fault | | [3] | GATE_UVLO_FAULT | VGS OVLO Fault | 1 | Fault | | [2] | BST_UVLO_FAULT | V <sub>BOOST</sub> UVLO Fault | 0 | No Fault | | [2] | BS1_0VEO_1A0E1 | VBOOST OVEOT AUIT | 1 | Fault | | [4] | | Not Used | 0 | _ | | [1] | _ | Not Osed | 1 | _ | | [0] | PIN_OP_FAULT | DIN OR FAULT | 0 | Pass | | [0] | FIIN_OP_FAULI | PIN_OP_FAULT | 1 | Fault | Note 2: SMBALERT\_MASK is written to a write\_word command and read with a read from a write\_block\_read\_process\_call with a num\_bytes field of 1. # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface Table 10. MAX16550A/MAX16550B PMBus Register Map | | | | | | | > | | | | | | _ | | | | | | |-----------|---------|-----------|------------------|------------|-------------------|--------------------------------------------------------------|------------------------|---------------------|--------------------|-----------------------|----------------------|------------------------|-----------------------|-----------------------|--------------------------|-----------------------|-------------------------| | | B8 | ı | I | I | I | vout_uv_w<br>am_th[8] | ocp_warn_<br>th[8] | ovt_fault<br>_th[8] | ovt_warn_<br>th[8] | ov_<br>warn_t<br>h[8] | uv_warn_<br>th[8] | vin_uv_<br>fault_th[9] | op_warn_<br>th[8] | I | 0 | I | I | | | 68 | - | I | - | I | vout_uv_w<br>am_th[9] | ocp_warn_<br>th[9] | ovt_fault<br>_th[9] | ovt_warn_<br>th[9] | ov_<br>warn_t<br>h[9] | uv_warn_<br>th[9] | vin_uv_<br>fault_th[9] | op_warn_<br>th[9] | I | 0 | I | I | | | B10 | Ι | I | Ι | I | 0 | 0 | 0 | 0 | 0 | 0 | 0 | op_warn_<br>th[10] | I | 0 | I | Ι | | нісн вуте | B11 | Ι | I | ı | I | 0 | 0 | 0 | 0 | 0 | 0 | 0 | op_warn_<br>th[11] | I | POWER<br>GOOD# | l | I | | HIGH | B12 | Ι | I | Ι | I | 0 | 0 | 0 | 0 | 0 | 0 | 0 | op_warn_<br>th[12] | I | INPUT<br>MFR<br>SPECIFIC | l | I | | | B13 | Ι | I | 1 | I | 0 | 0 | 0 | 0 | 0 | 0 | 0 | op_warn_<br>th[13] | 1 | INPUT | 1 | Ι | | | B14 | _ | 1 | _ | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | op_warn_<br>th[14] | _ | IOUT/<br>POUT | - | I | | | B15 | - | 1 | | _ | 0 | 0 | 0 | 0 | 0 | 0 | 0 | op_warn_<br>th[15] | 1 | VOUT | I | ı | | | B0 | 0 | ı | 0 | I | vout_uv_w<br>arn_th[0] | ocp_warn_<br>th[0] | ovt_fault<br>_th[0] | ovt_warn_<br>th[0] | ov_<br>warn_t<br>h[0] | uv_warn_<br>th[0] | vin_uv_<br>fault_th[0] | op_warn_<br>th[0] | NOA | NOA | 0 | POUT_<br>OP_<br>WARNING | | | B1 | 0 | ı | 0 | I | vout_uv_w<br>am_th[1] | ocp_warn_<br>th[1] | ovt_fault<br>_th[1] | ovt_warn_<br>th[1] | ov_warn_t | uv_warn_<br>th[1] | vin_uv_<br>fault_th[1] | op_warn_<br>th[1] | CML | CML | 0 | 0 | | | B2 | 0 | ı | 0 | I | vout_uv_w<br>am_th[2] | ocp_warn_<br>th[2] | ovt_fault<br>_th[2] | ovt_warn_<br>th[2] | ov_<br>wam_t<br>h[2] | uv_warn_<br>th[2] | vin_uv_<br>fault_th[2] | op_warn_<br>th[2] | TEMPE-<br>RATURE | TEMPE-<br>RATURE | 0 | 0 | | вуте | B3 | 0 | ı | 0 | I | vout_uv_w<br>arn_th[3] | ocp_warn_<br>th[3] | ovt_fault<br>_th[3] | ovt_warn_<br>th[3] | ov_<br>wam_t<br>h[3] | uv_warn_<br>th[3] | vin_uv_<br>fault_th[3] | op_warn_<br>th[3] | VIN_UV_<br>FAULT | VIN_UV_<br>FAULT | 0 | 0 | | LOW BYTE | B4 | 0 | ı | 1 | I | vout_uv_w vout_uv_w vout_uv_w<br>am_th[5] am_th[4] arn_th[3] | ocp_warn_<br>th[4] | ovt_fault_<br>th[4] | - 1 | ov_<br>warn_t<br>h[4] | uv_warn_<br>th[4] | vin_uv_<br>fault_th[4] | op_warn_<br>th[4] | IOUT_<br>OC_<br>FAULT | IOUT_<br>OC_<br>FAULT | 0 | 0 | | | B5 | 0 | 1 | 1 | 1 | vout_uv_w<br>am_th[5] | ocp_warn_<br>th[5] | ovt_fault<br>_th[5] | ovt_warn_<br>th[5] | ov_<br>warn_t<br>h[5] | uv_warn_<br>th[5] | vin_uv_<br>fault_th[5] | op_warn_<br>th[5] | 0 | 0 | VOUT<br>UV<br>WARNIG | IOUT_<br>OC_<br>WARNING | | | B6 | 0 | 1 | 0 | 1 | out_uv_w<br>arn_th[6] | ocp_warn_<br>th[6] | ovt_fault<br>_th[6] | ovt_warn_<br>th[6] | ov_<br>warn_t<br>h[6] | uv_warn_<br>th[6] | vin_uv_<br>fault_th[6] | op_warn_<br>th[6] | OFF | OFF | 0 | 0 | | | B7 | enable | 1 | 1 | _ | vout_uv_w v<br>arn_th[7] | ocp_warn_<br>th[7] | ovt_fault<br>_th[7] | ovt_warn_<br>th[7] | ov_<br>warn_t<br>h[7] | uv_warn_<br>th[7] | vin_uv_<br>fault_th[7] | op_warn_<br>th[7] | 0 | 0 | VOUT_<br>OV_<br>FAULT | IOUT_<br>OC_<br>FAULT | | | DEFAULT | 80 | 0 | BO | 0000 | 0 | 03FF | 03FF | 03FF | 03FF | 03FF | 0 | FFFF | 0 | 0 | 0 | 0 | | _ | WIDTH | - | 0 | 1 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | - | 2 | 1 | 1 | | | TYPE | RW | WO | S | * | RW RO | RO | RO | RO | | | NAME | OPERATION | CLEAR_<br>FAULTS | CAPABILITY | SMBALERT_<br>MASK | VOUT_UV_<br>WARN_LIMIT | IOUT_OC_<br>WARN_LIMIT | OT_FAULT_<br>LIMIT | OT_WARN_<br>LIMIT | VIN_OV_<br>WARN_LIMIT | VIN_UV<br>WARN_LIMIT | VIN_UV_<br>FAULT_LIMIT | PIN_OP_<br>WARN_LIMIT | STATUS_<br>BYTE | STATUS_<br>WORD_ | STATUS_<br>VOUT | STATUS_<br>IOUT_ | | | DEC | - | ю | 25 | 27 | 29 | 74 | 79 | 81 | 87 | 88 | 68 | 107 | 120 | 121 | 122 | 123 | | $\vdash$ | ADDRESS | 10 | 03 | 19 | 18 | 43 | 4A | 4F | 51 | 22 | 28 | 69 | 6B | 78 | 79 | 47 | 78 | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface Table 10. MAX16550A/MAX16550B PMBus Register Map (continued) | _ | _ | | | | | | | | | | | | | | | | |-----------|----------|------------------------|------------------------|-----------------------------------|--------------------------|---------------------|-----------------|-----------------|-----------------|-----------------|----------------------------|------------------|--------------------|--------|-----------|------------------| | | 88 | I | I | I | I | ı | vadc_<br>ave[8] | iadc_<br>ave[8] | vadc_<br>ave[8] | iadc_<br>ave[8] | tadc_<br>ave[8] | pwr_<br>calc[8] | | | | | | | B9 | I | I | I | I | ı | vadc_<br>ave[9] | iadc_<br>ave[9] | vadc_<br>ave[9] | iadc_<br>ave[9] | tadc_<br>ave[9] | pwr_<br>calc[9] | | | | | | | B10 | I | ı | - | I | ı | 0 | 0 | 0 | 0 | 0 | pwr_<br>calc[10] | | | | | | нісн вуте | B11 | I | I | I | ı | ı | 0 | 0 | 0 | 0 | 0 | pwr_<br>calc[11] | | | | | | HGH | B12 | I | ı | I | I | ı | 0 | 0 | 0 | 0 | 0 | pwr_<br>calc[12] | | | | | | | B13 | I | I | I | I | ı | 0 | 0 | 0 | 0 | 0 | pwr_<br>calc[13] | | | | | | | B14 | I | I | I | I | ı | 0 | 0 | 0 | 0 | 0 | pwr_<br>calc[14] | | | | | | | B15 | ļ | ı | I | I | ı | 0 | 0 | 0 | 0 | 0 | pwr_<br>calc[15] | | | | | | | 80 | PIN_<br>OP_<br>WARNING | 0 | 0 | 0 | I | vadc_<br>ave[0] | iadc_<br>ave[0] | vadc_<br>ave[0] | iadc_<br>ave[0] | tadc_<br>ave[0] | pwr_<br>calc[0] | 0 | | | mfr_<br>rev[0] | | | <b>B</b> | WARNING | 0 | Other<br>communica-<br>tion fault | 0 | samp_<br>cnt[23:16] | vadc_<br>ave[1] | iadc_<br>ave[1] | vadc_<br>ave[1] | iadc_<br>ave[1] | tadc_<br>ave[1] | pwr_<br>calc[1] | - | | | mfr_<br>rev[1] | | | B2 | FAULT | 0 | 0 | BST_<br>UVLO<br>_FAULT | samp_<br>cnt[15:8] | vadc_<br>ave[2] | iadc_<br>ave[2] | vadc_<br>ave[2] | iadc_<br>ave[2] | tadc_<br>ave[2] | pwr_<br>calc[2] | 0 | W., | 0/1 | mfr_<br>rev[2] | | BYTE | B3 | 0 | 0 | 0 | GATE_<br>UVLO_<br>FAULT | samp_<br>cnt[7:0] | vadc_<br>ave[3] | iadc_<br>ave[3] | vadc_<br>ave[3] | iadc_<br>ave[3] | tadc_<br>ave[3] | pwr_<br>calc[3] | 0 | al., | 5 | 0 | | LOW BYTE | B4 | 0 | 0 | 0 | R_SMBUS<br>ID_<br>FAULT | roll_<br>cnt[7:0] | vadc_<br>ave[4] | iadc_<br>ave[4] | vadc_<br>ave[4] | iadc_<br>ave[4] | tadc_<br>ave[4] | pwr_<br>calc[4] | 0 | X | 5 | 0 | | | BS | VIN_<br>UV_<br>WARNING | 0 | PEC<br>Failed | R_SMBUS<br>_ID_<br>FAULT | enrgy_<br>cnt[15:8] | vadc_<br>ave[5] | iadc_<br>ave[5] | vadc_<br>ave[5] | iadc_<br>ave[5] | tadc_<br>ave[5] | pwr_<br>calc[5] | - | "A" | 9 | 0 | | | B6 | 0 | OT_<br>WARNING | invalid/un-<br>supported<br>data | ROCP_<br>FAULT | enrgy_<br>cnt [7:0] | vadc_<br>ave[6] | iadc_<br>ave[6] | vadc_<br>ave[6] | iadc_<br>ave[6] | tadc_<br>ave[6] | S | 0 | W., | - | 0 | | | B7 | VIN_<br>OV<br>FAULT | OT_<br>FAULT | invalid/un-<br>supported<br>cmd | SELF<br>CHECK_<br>FAULT | 8,406 | vadc_<br>ave[7] | iadc_<br>ave[7] | vadc_<br>ave[7] | iadc_<br>ave[7] | tadc_<br>ave[7] | pwr_<br>calc[7] | 0 | 8'h04 | 8'h05 | 0 | | | DEFAULT | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 22 | 0 | 0 | 2 | | | WIDTH | - | - | 1 | 1 | 7 | 2 | 2 | 2 | 2 | 2 | 2 | - | 9 | 9 | - | | | TYPE | RO | RO | RO | RO | BLK | RO | RO | RO | RO | RO | RO | N | ЭПВ | BLK | RO | | | NAME | STATUS_<br>INPUT_ | STATUS<br>_TEMPERATURE | STATUS_CML | STATUS_MFR_<br>_SPECIFIC | READ_EIN | READ_VIN | READ_IIN | READ_VOUT | READ_IOUT | READ_<br>TEMPERATURE<br>_1 | READ_PIN | PMBUS_<br>REVISION | MFR_ID | MFR_MODEL | MFR_<br>REVISION | | | DEC | 124 | 125 | 126 | 128 | 134 | 136 | 137 | 139 | 140 | 141 | 151 | 152 | 153 | 154 | 155 | | | ADDRESS | 70 | QZ | 7E | 80 | 98 | 88 | 68 | 88 | 9C | 8D | 26 | 86 | 66 | 9A | 9B | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface Table 10. MAX16550A/MAX16550B PMBus Register Map (continued) # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ### **CONFIG Register (D0h)** This is a 2-byte register used to configure the ICs. The default value is 0000h. The meaning of the bits of this register are shown in Table 11. ### CONFIG\_2 Register (DDh) This single-byte register allows the selection of the number of samples to average for voltage, current and power reporting. Only bits 3:0 are used; bits 7:4 have no effect and should be left as 0000b. The meaning of the bits of this register are shown in Table 12. ### Peak Voltage, Current, and Power Reporting The 2-byte registers shown in <u>Table 13</u> provides readings of the peak values for input voltage, output current, input power, and temperature in 10 bits direct format. These registers can be reset with the CLEAR\_PEAKS command (send byte D5h) or power cycling the part. Table 11. CONFIG Register (D0h) | BIT NO. | BIT NAME | SETTINGS | DESCRIPTION | | | | | |---------|----------------------------|----------|---------------------------------------------------------------------|--|--|--|--| | | | | Severe OCP deglitch time | | | | | | | | 0 | 10μs (default value) | | | | | | [15:14] | Ocp_severe_<br>filter[1:0] | 1 | 100µs | | | | | | | | 10 | no digital deglitch | | | | | | | | 11 | 2µs | | | | | | [13] | I-ADC disable | 0 | I-ADC Enabled (default value) | | | | | | [10] | 1-7 LDO disable | 1 | I-ADC Disabled | | | | | | | | 0 | Soft-Start Delay = 0ms (default value) | | | | | | [12:11] | ss_cfg[1:0] | 1 | Soft-Start Delay = 10ms | | | | | | [12.11] | 55_5ig[1.0] | 10 | Soft-Start Delay = 20ms | | | | | | | | 11 | Not Used | | | | | | [10] | Not Used | 0 | <u> -</u> | | | | | | | | 1 | _ | | | | | | | | 0 | Power-Good Threshold = 11V, Self-Check Threshold = 9V | | | | | | [9:8] | pwrgd_th[1:0] | 1 | Power-Good Threshold = 10V, Self-Check Threshold = 8V | | | | | | [0.0] | (Notes 3, 4) | 10 | Power-Good Threshold = 9V, Self-Check Threshold = 7V | | | | | | | | 11 | Power-Good Threshold = 8V, Self-Check Threshold = 6V | | | | | | [7] | oon ofa | 0 | Severe OCP = 1.3x moderate OCP (default value) | | | | | | [7] | ocp_cfg | 1 | Severe OCP = 1.7x moderate OCP (default value) | | | | | | | | 0 | Moderate OCP timeout = 100μs (default value) | | | | | | [6:5] | mocp_cfg[1:0] | 1 | Moderate OCP timeout = 250ms | | | | | | [0.5] | mocp_cig[1.0] | 10 | Moderate OCP timeout = 100ms | | | | | | | | 11 | Moderate OCP timeout = 10μs | | | | | | [4] | Not Used | Not Used | | | | | | | | | 0 | Sets Averaging for PMBus Warning Levels to 1 Sample (default value) | | | | | | [4.0] | num_aves_ | 1 | Sets Averaging for PMBus Warning Levels to 2 Samples | | | | | | [1:0] | alert[1:0] | 10 | Sets Averaging for PMBus Warning Levels to 4 Samples | | | | | | | | 11 | Sets Averaging for PMBus Warning Levels to 8 Samples | | | | | # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface **Table 12. Averaging Sample Size Settings Using Register DDh** | BITS# | SETTING | NUMBER OF SAMPLES USED FOR REPORTING AVERAGING FOR VOLTAGE, CURRENT AND POWER | |-------|---------|-------------------------------------------------------------------------------| | | 0 | 1 sample | | | 1 | 2 samples | | | 10 | 4 samples | | | 11 | 8 samples | | | 100 | 16 samples | | | 101 | 32 samples | | | 110 | 64 samples | | ro 01 | 111 | 128 samples | | [3:0] | 1000 | 256 samples | | | 1001 | 512 samples | | | 1010 | 1024 samples | | | 1011 | 2048 samples | | | 1100 | 4096 samples | | | 1101 | 8192 samples | | | 1110 | 16384 samples | | | 1111 | 32768 samples | ## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **PMBus Reporting** For readings other than direct readings (e.g., Registers D1h, D2h, D3h, D4h, and FDh) PMBus specifications specify that the actual readings in their respective units correlate with the numerical values read from registers, as shown in Equation 14. Current/Voltage/Temperature: 10-bit resolution • Power: 16-bit resolution Equation 14: $$X = \frac{1}{m}(Yx10^{-R} - b)$$ #### where: X = Calculated, "real world" value in the appropriate units (A, V, °C, etc.) m = Slope coefficient (a 2-byte, two's complement integer) Y = 2-byte two's complement integer received from the PMBus device b = Offset (a 2-byte, two's complement integer) R = Exponent (a 1-byte, two's complement integer) The values used in the ICs for the parameters above are shown in <u>Table 14</u>. Note that current and power readings depend on the value of $R_{LOAD}$ , the external current reporting resistor. **Table 13. Manufacturer-Specific Direct Reporting Registers** | REGISTER ADDRESS | REGISTER NAME | PARAMETER | | |------------------|---------------|---------------------|--| | D1h | PEAK_VIN | Peak Input Voltage | | | D2h | PEAK_IOUT | Peak Output Current | | | D3h | PEAK_PIN | Peak Input Power | | | D4h | PEAK_TEMP | Peak Temperature | | | FDh | PEAK_VOUT | Peak Output Voltage | | ### **Table 14. PMBus Equation Parameters** | PMBUS REGISTER | FORMAT | DATA BYTES | m | b | R | UNITS | |-----------------------------------|--------|------------|------------------------------|-------|----|-------| | READ_IOUT (8Ch)*, READ_IIN (89h)* | Direct | 2 | 3.824 x<br>R <sub>LOAD</sub> | -4300 | -3 | А | | READ_VOUT (8Bh), READ_VIN (88h) | Direct | 2 | 7578 | 0 | -2 | V | | READ_ TEMPERATURE_1 (8Dh) | Direct | 2 | 199 | 7046 | -2 | °C | | READ_PIN (97h) | Direct | 2 | 0.895 x<br>R <sub>LOAD</sub> | -9100 | -2 | W | | READ_EIN (86h)** | Direct | 2 | 3.505 x<br>R <sub>LOAD</sub> | 0 | -5 | ** | ## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ### Input Capacitance (CIN) Selection Use of input capacitors is highly recommended to guarantee the input voltage is stable and noise free. For applications requiring no input capacitors before the protection IC, the input-voltage ripple should be less than 300mV peak-to-peak. ### Output Capacitance (Cout) selection The maximum output capacitance can be calculated as shown in Equation 15. ### Equation 15: $$C_{OUT} = \frac{\left(I_{INRUSH} \times C_{SS}\right)}{I_{SS}}$$ where: C<sub>SS</sub> = Soft-start programming capacitance. $I_{SS}$ = Soft-start current, 30µA (typ). C<sub>OUT</sub> = Maximum load capacitance that can be used at soft-start with a purely capacitive load. I<sub>INRUSH</sub> = Desired maximum inrush current during startup. Select I<sub>INRUSH</sub> lower than startup OCP (I<sub>OCP(STARTUP)</sub>) and within startup SOA, refer to Figure 1. ### **Design Example** Assume a design value for maximum inrush current of 10A, and a soft-start capacitance of 25nF. Assume 12V application and $30\mu\text{A}$ (typ) soft-start current; soft-start time in this case is 0.01ms. The maximum safe operating output current is 11A at 0.01ms (refer to the Startup SOA in Figure 1) and the Startup OCP level is 8A. The designed maximum inrush current of 5A is lower than 8A Startup OCP and within Startup SOA. The designed value is valid. Hence, the maximum load capacitance is calculated as shown in Equation 16. #### Equation 16: $$C_{OUT} = \frac{(5A \times 25nF)}{30\mu A} = 4.17mF$$ ## Input TVS Diode Selection The use of a transient voltage suppression (TVS) diode at input is necessary to clamp input-voltage transient within rating of the $V_{IN}$ pin (see the *Absolute Maximum Ratings* section). A general guide to select the proper TVS diode is listed below: - Choose TVS diode reverse-standoff voltage (V<sub>RWM</sub>) ≥ operating voltage of 12V (typ). - Choose TVS diode peak-pulse current (I<sub>PPM</sub>) ≥ maximumt transient peak-pulse current of 30A (typ). - Choose TVS clamping voltage (V<sub>C</sub>) ≤ maximum voltage-handling capability of 22V (typ) for 150µs. Recommend SMCJ13A based on selection criteria above. ### **Output Schottky Diode Selection** The use of a Schottky diode at output is necessary to clamp the negative output-voltage spike within the rating of the $V_{OUT}$ pin (see the *Absolute Maximum Ratings* section). Select the proper Schottky diode with low forward-voltage drop ( $V_F$ ) and peak forward-surge current ( $I_{FSM}$ ) higher than the expected inductive current. Table 15. R<sub>OCP</sub> and R<sub>ILOAD</sub> Selection | PART | R <sub>OCP</sub> | R <sub>ILOAD</sub> | | | |---------------------------|------------------|--------------------|--|--| | MAX16550A/MAX16550B (30A) | 97kΩ | 8.2kΩ | | | Figure 6. Reference Schematic # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ### **Layout Recommendations** #### VIN and VOUT - Minimize input and output trace inductance by using wide and multiple V<sub>IN</sub> and V<sub>OUT</sub> planes for optimal thermal performance. - Use multiple vias to connect interlaying power planes. - Place input capacitors (where applicable) as close to the IC as possible. - Place output capacitors as close to the IC as possible. - Place TVS and Schottky diodes close to the IC for tighter coupling to V<sub>OUT</sub>, and GND; V<sub>IN</sub>, and GND. #### Example The EV kit layout in Figure 7 shows use of large, wide power planes for $V_{IN}$ and $V_{OUT}$ on the top layer. $C_{IN}$ and $C_{OUT}$ are close to the IC. The other $V_{IN}$ and $V_{OUT}$ power layers are connected with multiple vias between the pins. #### Ground - Use a trace approximately 1mm wide by 7mm long from the ground pin (pin 13) on the top layer to the underlying ground layers through at least two vias. - Use a keepout to eliminate all metals directly under the IC package on the second layer. ### **Example** The EV kit layout in Figure 8 and 9 show the appropriate ground connection with vias and the ground keepout on Layer 2 (ground). The keepout should extend approximately 30mils outside the IC package. #### V<sub>BST</sub> and SS Place the $V_{\mbox{\footnotesize{BST}}}$ and SS capacitors on the top layer as close to the pins as possible. #### $V_{DD}$ - Add a V<sub>DD</sub> plane on the top layer to decouple the V<sub>DD</sub> caps close to the IC to form a tighter loop to ground. - Place V<sub>DD</sub> ground far away from the output capacitor ground. #### **ROCP and ILOAD** The ROCP and ILOAD resistors should be placed as close to the IC as possible. Figure 7. Top Layer (Power) Figure 8. Top Layer (Power) and Layer 2 (GND) with Keepout Figure 9. Second Layer (GND) with Keepout # Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Ordering Information** | PART | DESCRIPTION | PACKAGE | PACKAGE MARKING | | |-----------------|---------------------------------------------|----------|-----------------|--| | MAX16550AGPN+ | Overcurrent Protection | 18 FCQFN | MAY16550A | | | MAX16550AGPN+T | Startup OCP = 8A | 16 FCQFN | MAX16550A | | | MAX16550BGPN+* | Overcurrent Protection<br>Startup OCP = 16A | 40 FCOEN | MAX16550B | | | MAX16550BGPN+T* | Overvoltage Protection Disabled | 18 FCQFN | | | <sup>+</sup>Denotes lead(Pb)-free/RoHS-compliant part. T = Tape and reel. <sup>\*</sup>Future Product—contact factory for availability. ## Integrated Protection IC on 12V Bus with an Integrated MOSFET, Lossless Current Sensing, and PMBus Interface ## **Revision History** | REVISION<br>NUMBER | REVISION<br>DATE | DESCRIPTION | PAGES<br>CHANGED | |--------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | 0 | 10/17 | Initial release | _ | | 1 | 12/17 | Updated the Ordering Information table | 41 | | 2 | 11/18 | Added MAX16550B to data sheet title and throughout document, updated<br>Electrical Characteristics table, corrected several minor errors and incorrect table references | 1–41 | | 3 | 11/18 | Corrected table and figure references. Improved Figure 1 | 16, 18, 21, 38 | | 4 | 6/19 | Remove MAX16551A part number, and add note to MAX16550B as "future product." | All | For pricing, delivery, and ordering information, please visit Maxim Integrated's online storefront at https://www.maximintegrated.com/en/storefront/storefront.html. Maxim Integrated cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim Integrated product. No circuit patent licenses are implied. Maxim Integrated reserves the right to change the circuitry and specifications without notice at any time. The parametric values (min and max limits) shown in the Electrical Characteristics table are guaranteed. Other parametric values quoted in this data sheet are provided for guidance.