# **Synchronous Step-down PWM Controller** #### **ISL8117** The <u>ISL8117</u> is a synchronous buck controller to generate POL voltage rails and bias voltage rails for a wide variety of applications in industrial and general purpose segments. Its wide input and output voltage ranges make it suitable for telecommunication and after-market automotive applications. The ISL8117 uses the valley current modulation technique to bring hassle-free power supply design with minimal number of components and complete protection from unwanted events. The ISL8117 offers programmable soft-start and enable functions along with a power-good indicator for ease of supply rail sequencing and other housekeeping requirements. In ideal situations, a complete power supply circuit can be designed with 10 external components and provide OV/OC/OT protections in a space conscious 16 Ld 4mmx4mm QFN or easy to assemble 6.4mmx5mm 16 Ld HTSSOP package. Both packages use an EPAD to improve thermal dissipation and noise immunity. Low pin count, less number of external components and default internal values, makes the ISL8117 an ideal solution for quick to market simple power supply designs. The ISL8117 utilizes internal loop compensation and single resistor settings for other functions such as operating frequency and overcurrent protection. Its current mode control with V<sub>IN</sub> feed-forward enables it to cover various applications even with fixed internal compensations. The unique DEM/Skipping mode at light-load dramatically lowers standby power consumption with consistent output ripple over different load levels. #### **Related Literature** - UG020, "ISL8117EVAL2Z Evaluation Board User Guide" - UG021, "ISL8117DEM02Z Demonstration Board User Guide" - UG030, "ISL8117EVAL1Z Evaluation Board User Guide" - <u>UG031</u>, "ISL8117DEM01Z Demonstration Board User Guide" #### **Features** - · Wide input voltage range: 4.5V to 60V - · Wide output voltage range: 0.6V to 54V - · Light-load efficiency enhancement - Low ripple diode emulation mode with pulse skipping - · Programmable soft-start - · Supports prebiased output with SR soft-start - · Programmable frequency: 100kHz to 2MHz - · External sync - PGOOD indicator - Forced PWM - · Adaptive shoot-through protection - · No external current sense resistor - Use lower MOSFET r<sub>DS(ON)</sub> - · Complete protection - Overcurrent, overvoltage, over-temperature, undervoltage - · Pb-free (RoHS compliant) ### **Applications** - · PLC and factory automation - · Amusement machines - · Security surveillance - · Server and data centers - · Switcher and routers - · Telecom and datacom - LED panels FIGURE 1. TYPICAL APPLICATION FIGURE 2. EFFICIENCY ## **ISL8117** ## **Table of Contents** | Ordering Information | | |-----------------------------------------------------------------------------|----| | Pin Configurations | 3 | | Pin Descriptions | | | Block Diagram | | | Typical Application Schematics | | | Absolute Maximum Ratings | | | Thermal Information | | | Recommended Operating Conditions | | | Electrical Specifications | | | Typical Performance Curves | | | | | | Functional Description | | | General Description | | | Internal 5V Linear Regulator (VCC5V) and External VCC Bias Supply (EXTBIAS) | | | Enable and Soft-start Operation | | | Output Voltage Programming | | | Tracking Operation | | | Prebiased Power-up. | | | Frequency Selection | | | Frequency Synchronization | | | Gate Control Logic | | | Gate Driver | | | Adaptive Dead Time | | | Internal Bootstrap DiodePower-good Indicator | | | | | | Protection Circuits | | | Undervoltage Lockout | | | Overcurrent Protection | | | Over-temperature Protection | | | Feedback Loop Compensation | | | Layout Guidelines | | | Layout Considerations. | | | General PowerPAD Design Considerations | | | Component Selection Guideline | | | MOSFET Considerations | 19 | | Output Inductor Selection. | | | Output Capacitor Selection. | | | Input Capacitor Selection | 20 | | Revision History | 2: | | About Intersil | 21 | | Package Outline Drawing | 22 | | L16.4x4A | 22 | | M16.173A | | ## **Ordering Information** | PART NUMBER<br>(Notes 1, 2, 3) | PART<br>MARKING | TEMP. RANGE<br>(°C) | PACKAGE<br>(RoHS Compliant) | PKG.<br>DWG. # | | | |--------------------------------|------------------------------|--------------------------------|-----------------------------|----------------|--|--| | ISL8117FRZ | 81 17FRZ | -40 to +125 | 16 Ld 4x4 QFN | L16.4x4A | | | | ISL8117FVEZ | 8117 FVEZ | -40 to +125 | 16 Ld HTSSOP | M16.173A | | | | ISL8117EVAL1Z | Evaluation Board for HTSSOP | Evaluation Board for HTSSOP | | | | | | ISL8117DEM01Z | Demonstration Board for HTSS | Demonstration Board for HTSSOP | | | | | | ISL8117EVAL2Z | Evaluation Board for QFN | Evaluation Board for QFN | | | | | | ISL8117DEM02Z | Demonstration Board for QFN | | | | | | #### NOTES: - 1. Add "-T\*" suffix for tape and reel. Please refer to TB347 for details on reel specifications. - These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - 3. For Moisture Sensitivity Level (MSL), please see device information page for ISL8117. For more information on MSL please see techbrief TB363. ## **Pin Configurations** ISL8117 ## **Pin Descriptions** | PIN #<br>(HTSSOP) | PIN #<br>(QFN) | PIN<br>NAME | FUNCTION | |-------------------|----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | 1 | CLKOUT | Clock signal output. The frequency of the clock signal is the switching frequency set by the resistor from RT to ground. | | 4 | 2 | MOD/SYNC | Dual function pin. Connect this pin to VCC5V to select diode emulation mode with pulse skipping at light-load. While connected to ground or floating, the controller operates in PWM mode at light-load. Connect this pin to an external clock for synchronization. The controller operates in PWM Mode at light-load when synchronized with an external clock. | | 5 | 3 | PGOOD | Open-drain logic output used to indicate the status of output voltage. This pin is pulled down when the output is not within ±11% of the nominal voltage or the EN pin is pulled LOW. | Submit Document Feedback 3 intersil FN8666.3 June 4, 2015 # Pin Descriptions (Continued) | PIN #<br>(HTSSOP) | PIN #<br>(QFN) | PIN<br>NAME | FUNCTION | |-------------------|----------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6 | 4 | RT | A resistor from this pin to ground adjusts the switching frequency from 100kHz to 2MHz. The switching frequency of the PWM controller is determined by the resistor, R <sub>T</sub> as shown in Equation 1. | | | | | $R_{T} = \left(\frac{39.2}{f_{SW}} - 1.96\right) \cdot k\Omega$ (EQ. 1) Where $f_{SW}$ is the switching frequency in MHz. | | | | | When this pin is tied to ground, the output frequency is set to 300kHz. When this pin is tied to VCC5V or floating, the output frequency is set to 600kHz. | | 7 | 5 | SS/TRK | Dual function pin. When used for soft-starting control, a soft-start capacitor is connected from this pin to ground. A regulated 2µA soft-starting current charges up the soft-start capacitor. Value of the soft-start capacitor sets the output voltage ramp. When used for tracking control, an external supply rail is configured as the master and the output voltage of the master supply is applied to this pin via a resistor divider. The output voltage will track the master supply voltage. | | 8 | 6 | FB | Output feedback input. Connect FB to a resistive voltage divider from the output to SGND to adjust the output voltage. | | 9 | 7 | PGND | Power ground connection. This pin should be connected to the sources of the lower MOSFETs and the (-) terminals of the external input capacitors. | | 10 | 8 | LGATE/OCS | Low-side MOSFET gate driver output and OC set pin. Connect a 1k to 30k resistor between this pin and ground to set the overcurrent threshold. If there is no resistor connected from this pin to GND, the overcurrent threshold is automatically set to the same point as a 10k resistor does. | | 11 | 9 | VCC5V | Output of the internal 5V linear regulator. This output supplies bias for the IC, the low-side gate driver and the internal boot circuitry for the high-side gate driver. The VCC5V pin must always be decoupled to power ground with a minimum of 4.7µF ceramic capacitor placed very close to the pin. Do not allow the voltage at VCC5V to exceed VIN at any time. To prevent excessive current through the VCC5V pin to the VIN pin, a resistor can be connected from the VIN pin to the power supply. | | 12 | 10 | ISEN | Current sense signal input. This pin is used to monitor the voltage drop across the lower MOSFET for current loop feedback and overcurrent protection. | | 13 | 11 | PHASE | Phase node connection. This pin is connected to the junction of the upper MOSFET's source, output filter inductor and lower MOSFET's drain. | | 14 | 12 | UGATE | High-side MOSFET gate driver output. | | 15 | 13 | воот | Bootstrap pin to provide bias for high-side driver. The positive terminal of the bootstrap capacitor connects to this pin. The bootstrap diode is integrated to help reduce total cost and reduce layout complexity. | | 16 | 14 | VIN | This pin should be tied to the input rail. It provides power to the internal linear drive circuitry and is also used by the feed-forward controller to adjust the amplitude of the PWM sawtooth. Decouple this pin with a small ceramic capacitor ( $0.1\mu F$ to $1\mu F$ ) to ground. | | 1 | 15 | EXTBIAS | Input from an optional external 5V bias supply. There is an internal switch from this pin to VCC5V. This switch closes and supplies the IC power, bypassing the internal linear regulator, when voltage at EXTBIAS is higher than 4.7V (typ). Do not allow voltage at the EXTBIAS pin to exceed VIN at any time. To prevent excessive current through the EXTBIAS pin to the VIN pin, a resistor can be connected from the VIN pin to the power supply. Decouple this pin to ground with a small ceramic capacitor $(0.1\mu\text{F to }1\mu\text{F})$ when it is in use, otherwise tie this pin to ground. DO NOT float this pin. | | 2 | 16 | EN | This pin provides an enable/disable function. The output is disabled when the pin is pulled to ground. When the voltage on the pin reaches 1.6V, the output becomes active. When the pin is floating, it will be enabled in default by internal pull-up. | | - | - | SGND<br>EPAD | This is the small-signal ground common to all control circuitry. It is suggested to route this separately from the high current ground (PGND). SGND and PGND can be tied together if there is one solid ground plane with no noisy currents around the chip. All voltage levels are measured with respect to this pin. EPAD at ground potential. EPAD is connected to SGND internally. However, it is highly recommended to solder it directly to ground plane for better thermal performance and noise immunity. | Submit Document Feedback 4 intersil FN8666.3 June 4, 2015 ## **Block Diagram** FIGURE 3. BLOCK DIAGRAM ## **Typical Application Schematics** FIGURE 4. ISL8117EVAL1Z EVALUATION BOARD SCHEMATIC FIGURE 5. ISL8117EVAL2Z EVALUATION BOARD SCHEMATIC Submit Document Feedback 6 Intersil FN8666.3 June 4, 2015 ### **Absolute Maximum Ratings** | VCC5V to GND | 0.3V to +5.9V | |-----------------------------------------------|----------------------------| | EXTBIAS to GND | 0.3V to +5.9V | | VIN to GND | 0.3V to +62.5V | | BOOT/UGATE to PHASE | 0.3V to VCC5V+0.3V | | PHASE and ISEN to GND5V (< | 20ns)/-0.3V (DC) to +62.5V | | EN, PGOOD, SS/TRK, FB to GND | 0.3V to VCC5V+0.3V | | LGATE/OCS to GND | 0.3V to VCC5V+0.3V | | RT, MOD/SYNC, CLKOUT to GND | 0.3V to VCC5V+0.3V | | VCC5V Short-circuit to GND Duration | 1s | | ESD Rating | | | Human Body Model (Tested per JS-001-201 | .0)4kV | | Machine Model (Tested per JESD22-A115C | ) 400V | | Charge Device Model (Tested per JESD22-C | 101E) 2kV | | Latch-up (Tested per JESD78D; Class II, Level | A, +125°C) 100mA | | | | #### **Thermal Information** | Thermal Resistance (Typical) | $\theta_{JA}(^{\circ}C/W)$ | $\theta_{JC}$ (°C/W) | |-----------------------------------|----------------------------|----------------------| | 16 Ld QFN Package (Notes 4, 5) | 40 | 2.5 | | 16 Ld HTSSOP Package (Notes 4, 5) | 35 | 4.5 | | Maximum Junction Temperature | 55 | 5°C to +150°C | | Maximum Operating Temperature | 40 | )°C to +125°C | | Maximum Storage Temperature | 65 | 5°C to +150°C | | Pb-free Reflow Profile | | see <u>TB493</u> | | | | | ### **Recommended Operating Conditions** | Temperature | 40°C to +125°C | |----------------|----------------| | VIN to GND | 4.5V to 60V | | VCC5V to GND | 0.1V to 5.5V | | EXTBIAS to GND | 0.1V to +5.5V | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. #### NOTES: - θ<sub>JA</sub> is measured in free air with the component mounted on a high effective thermal conductivity test board with "direct attach" features. See Tech Brief TB379. - 5. For $\theta_{\text{JC}}$ , the "case temp" location is the center of the exposed metal pad on the package underside. **Electrical Specifications** Recommended operating conditions unless otherwise noted. Refer to "Block Diagram" on page 5 and "Typical Application Schematics" on page 6. $V_{IN} = 4.5V$ to 60V, or VCC5V = 5V $\pm 10\%$ , C\_VCC5V = $4.7\mu$ F, $T_A = -40^{\circ}$ C to $+125^{\circ}$ C, Typical values are at $T_A = +25^{\circ}$ C, unless otherwise specified. Boldface limits apply across the operating temperature range, $-40^{\circ}$ C to $+125^{\circ}$ C. | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>(Note 9) | TYP | MAX<br>(Note 9) | UNIT | |------------------------|----------------------------------------|------------------------------------------------|-----------------|------|-----------------|------| | V <sub>IN</sub> SUPPLY | , | | 1 | | | | | V <sub>IN</sub> | Input Voltage Range | | 4.5 | | 60.0 | ٧ | | V <sub>IN</sub> SUPPLY | CURRENT | | | | | | | I <sub>VINQ</sub> | Shutdown Current (Note 6) | EN = 0<br>PGOOD is floating | | 5 | 10 | μΑ | | I <sub>VINOP</sub> | Operating Current (Note 8) | PGOOD is floating | | 2.5 | 4 | mA | | VCC5V SUPF | LY (Note 6) | | | | | | | v <sub>cc</sub> | Operation Voltage | V <sub>IN</sub> = 12V, I <sub>L</sub> = 0mA | 4.85 | 5.1 | 5.4 | ٧ | | | Internal LDO Output Voltage | V <sub>IN</sub> = 4.5V, I <sub>L</sub> = 30mA | 4.1 | 4.4 | | ٧ | | | Internal LDO Output Voltage | V <sub>IN</sub> > 5.6V, I <sub>L</sub> = 75mA | 4.75 | 5.05 | | ٧ | | I <sub>VCC_MAX</sub> | Maximum Supply Current of Internal LDO | V <sub>VCC5V</sub> = 0V, V <sub>IN</sub> = 12V | | 120 | | mA | | EXTBIAS SU | PPLY (Note 6) | | | • | | | | V <sub>EXT_THR</sub> | Switch Over Threshold Voltage, Rising | EXTBIAS voltage | 4.5 | 4.7 | 4.9 | ٧ | | V <sub>EXT_THF</sub> | Switch Over Threshold Voltage, Falling | EXTBIAS voltage | 4.2 | 4.5 | 4.65 | ٧ | | R <sub>EXT</sub> | Internal Switch ON-resistance | V <sub>IN</sub> = 12V | | 1.5 | | Ω | | UNDERVOLT | AGE LOCKOUT | | | • | | | | V <sub>UVLOTHR</sub> | Undervoltage Lockout, Rising | V <sub>IN</sub> voltage, 0mA on VCC5V | 3.7 | 3.90 | 4.2 | ٧ | | V <sub>UVLOTHF</sub> | Undervoltage Lockout, Falling | V <sub>IN</sub> voltage, 0mA on VCC5V | 3.35 | 3.50 | 3.85 | ٧ | | EN THRESHO | OLD | , | 1 | | | | | V <sub>ENSS_THR</sub> | EN Rise Threshold | V <sub>IN</sub> > 5.6V | 1.25 | 1.60 | 1.95 | ٧ | | V <sub>ENSS_THF</sub> | EN Fall Threshold | V <sub>IN</sub> > 5.6V | 1.05 | 1.25 | 1.55 | ٧ | | V <sub>ENSS_HYST</sub> | EN Hysteresis | V <sub>IN</sub> > 5.6V | 180 | 350 | 500 | m۷ | | SOFT-START | CURRENT | , | 1 | | 1 | | | I <sub>SS</sub> | SS/TRK Soft-start Charge Current | SS/TRK = 0V | | 2.00 | | μΑ | Submit Document Feedback 7 intersil FN8666.3 June 4, 2015 #### **ISL8117** **Electrical Specifications** Recommended operating conditions unless otherwise noted. Refer to "Block Diagram" on page 5 and "Typical Application Schematics" on page 6. $V_{IN} = 4.5V$ to 60V, or VCC5V = 5V $\pm 10\%$ , C\_VCC5V = $4.7\mu$ F, $T_A = -40^{\circ}$ C to $\pm 125^{\circ}$ C, Typical values are at $T_A = \pm 25^{\circ}$ C, unless otherwise specified. Boldface limits apply across the operating temperature range, $\pm 40^{\circ}$ C to $\pm 125^{\circ}$ C. (Continued) | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>( <u>Note 9</u> ) | TYP | MAX<br>(Note 9) | UNIT | |-----------------------|----------------------------------------------------------------------|------------------------------------|--------------------------|----------|-----------------|------| | DEFAULT IN | TERNAL MINIMUM SOFT-STARTING | | | | | | | tss_min | Default Internal Output Ramping Time | SS/TRK open | | 1.5 | | ms | | POWER-GOO | DD MONITORS | | | | | | | V <sub>PGOV</sub> | PGOOD Upper Threshold | | 109 | 112.5 | 115 | % | | V <sub>PGUV</sub> | PGOOD Lower Threshold | | 85 | 87.5 | 92 | % | | V <sub>PGLOW</sub> | PGOOD Low Level Voltage | I_SINK = 2mA | | | 0.35 | V | | I <sub>PGLKG</sub> | PGOOD Leakage Current | PGOOD = 5V | | 20 | 150 | nA | | PGOOD TIM | ING | · | | | | | | t <sub>PGR</sub> | V <sub>OUT</sub> Rising Threshold to PGOOD Rising ( <u>Note 11</u> ) | | | 1.1 | 5 | ms | | t <sub>PGF</sub> | V <sub>OUT</sub> Falling Threshold to PGOOD Falling | | | 75 | | μs | | REFERENCE | SECTION | | ' | 1 | 1 | | | V <sub>REF</sub> | Internal Reference Voltage | | | 0.600 | | V | | | Reference Voltage Accuracy | T <sub>A</sub> = 0°C to +85°C | -0.75 | | +0.75 | % | | | | T <sub>A</sub> = -40 °C to +125 °C | -1.00 | | +1.00 | % | | I <sub>FBLKG</sub> | FB Bias Current | | -40 | 0 | 40 | nA | | PWM CONTI | ROLLER ERROR AMPLIFIERS | | | | 1 | | | | DC Gain | | | 88 | | dB | | GBW | Gain-BW Product | | | 8 | | MHz | | SR | Slew Rate | | | 2.0 | | V/µs | | PWM REGU | ATOR | | | | 1 | | | t <sub>OFF_MIN</sub> | Minimum Off Time | | | 308 | | ns | | t <sub>ON_MIN</sub> | Minimum On Time | | | 40 | | ns | | DV <sub>RAMP</sub> | Peak-to-peak Sawtooth Amplitude | V <sub>IN</sub> = 20V | | 1.0 | | ٧ | | | | V <sub>IN</sub> = 12.0V | | 0.6 | | ٧ | | | Ramp Offset | | | 1.0 | | ٧ | | SWITCHING | FREQUENCY | | | | | | | f <sub>SW</sub> | Switching Frequency | R <sub>T</sub> = 36k | 890 | 1050 | 1195 | kHz | | | Switching Frequency | R <sub>T</sub> = 16.5k | 1650 | 2000 | 2375 | kHz | | | Switching Frequency | RT PIN connect to GND | 250 | 300 | 350 | kHz | | | Switching Frequency | RT PIN connect to VCC5V or FLOAT | 515 | 600 | 645 | kHz | | V <sub>RT</sub> | RT Voltage | R <sub>T</sub> = 36k | | 770 | | mV | | CLOCK OUTI | PUT AND SYNCHRONIZATION | | | | | | | V <sub>CLKH</sub> | CLKOUT Output High | I <sub>SOURCE</sub> = 1mA | VCC5V -<br>0.3 | | | ٧ | | V <sub>CLKL</sub> | CLKOUT Output Low | I <sub>SINK</sub> = 1mA | | | 0.3 | V | | F <sub>CLK</sub> | CLKOUT Frequency | R <sub>T</sub> = VCC5V | 515 | 600 | 645 | kHz | | F <sub>SYNC</sub> | SYNC Synchronization Range | $R_T = 36k\Omega$ | 1230 | | 2200 | kHz | | | LATION MODE DETECTION | 1 | | <u> </u> | I | | | V <sub>MODETHH</sub> | MOD/SYNC Threshold High | | 1.1 | 1.6 | 2.1 | V | | V <sub>MODEHYST</sub> | MOD/SYNC Hysteresis | | | 200 | | mV | | V <sub>CROSS</sub> | Diode Emulation Phase Threshold (Note 10) | V <sub>IN</sub> = 12V | | -3 | | mV | Submit Document Feedback 8 intersil FN8666.3 June 4, 2015 #### **ISL8117** **Electrical Specifications** Recommended operating conditions unless otherwise noted. Refer to "Block Diagram" on page 5 and "Typical Application Schematics" on page 6. $V_{IN} = 4.5V$ to 60V, or VCC5V = 5V $\pm 10\%$ , C\_VCC5V = $4.7\mu$ F, $T_A = -40^{\circ}$ C to $\pm 125^{\circ}$ C, Typical values are at $T_A = \pm 25^{\circ}$ C, unless otherwise specified. Boldface limits apply across the operating temperature range, $\pm 40^{\circ}$ C to $\pm 125^{\circ}$ C. (Continued) | SYMBOL | PARAMETER | TEST CONDITIONS | MIN<br>( <u>Note 9</u> ) | TYP | MAX<br>(Note 9) | UNIT | |-----------------------|-----------------------------|---------------------------|--------------------------|------|-----------------|------| | PWM GATE | DRIVER | <u> </u> | | | | | | I <sub>GSRC</sub> | Source Current | | | 2000 | | mA | | I <sub>GSNK</sub> | Sink Current | | | 2000 | | mA | | R <sub>UG_UP</sub> | Upper Drive Pull-up | VCC5V = 5.0V | | 1.5 | | Ω | | R <sub>UG_DN</sub> | Upper Drive Pull-down | VCC5V = 5.0V | | 1.5 | | Ω | | R <sub>LG_UP</sub> | Lower Drive Pull-up | VCC5V = 5.0V | | 1.0 | | Ω | | R <sub>LG_DN</sub> | Lower Drive Pull-down | VCC5V = 5.0V | | 0.8 | | Ω | | t <sub>GR_UP</sub> | Upper Drive Rise Time | C <sub>OUT</sub> = 1000pF | | 9.0 | | ns | | t <sub>GF_UP</sub> | Upper Drive Fall Time | C <sub>OUT</sub> = 1000pF | | 8.0 | | ns | | t <sub>GR_DN</sub> | Lower Drive Rise Time | C <sub>OUT</sub> = 1000pF | | 7.0 | | ns | | t <sub>GF_DN</sub> | Lower Drive Fall Time | C <sub>OUT</sub> = 1000pF | | 6.1 | | ns | | OVERVOLTA | GE PROTECTION | | | | | | | V <sub>OVTH</sub> | OVP Threshold | | 116 | 121 | 127 | % | | | ENT PROTECTION | | | 1 | 1 | | | I <sub>OCSET-CS</sub> | OC Set Current Source | LGATE/OCS = 0V | 9 | 10.5 | 11.5 | μΑ | | OVER-TEMP | ERATURE | | , | | | | | T <sub>OT-TH</sub> | Over-temperature Shutdown | | | 160 | | °C | | T <sub>OT-HYS</sub> | Over-temperature Hysteresis | | | 15 | | °C | #### NOTES: - 6. In normal operation, where the device is supplied with voltage on the VIN pin, the VCC5V pin provides a 5V output capable of 75mA (min). When the device is supplied by an external 5V supply on the EXTBIAS pin, the internal LDO regulator is disabled. The voltage at VCC5V should not exceed the voltage at VIN at any time. (Refer to "Pin Descriptions" on page 3 for more details.) - 7. This is the total shutdown current with $V_{IN}$ = 5.6V and 60V. - 8. Operating current is the supply current consumed when the device is active but not switching. It does not include gate drive current. - 9. Parameters with MIN and/or MAX limits are 100% tested at +25°C, unless otherwise specified. Temperature limits established by characterization and are not production tested. - 10. Threshold voltage at PHASE pin for turning off the bottom MOSFET during DEM. - 11. When soft-start time is less than 4.5ms, t<sub>PGR</sub> increases. With internal soft-start (the fastest soft-start time), t<sub>PGR</sub> increases close to its max limit 5ms. Submit Document Feedback 9 intersil FN8666.3 Typical Performance Curves Oscilloscope plots are taken using the ISL8117EVAL2Z evaluation board, $V_{IN}$ = 18 to 60V, $V_{OUT}$ = 12V, $I_{OUT}$ = 20A unless otherwise noted. FIGURE 6. SHUTDOWN CURRENT vs TEMPERATURE FIGURE 7. QUIESCENT CURRENT vs TEMPERATURE FIGURE 8. VCC5V LOAD REGULATION FIGURE 9. VCC5V LINE REGULATION FIGURE 10. SWITCHING FREQUENCY vs TEMPERATURE ( $R_T = 36k\Omega$ ) FIGURE 11. SWITCHING FREQUENCY vs VIN 10 intersil FN8666.3 # Typical Performance Curves Oscilloscope plots are taken using the ISL8117EVAL2Z evaluation board, $V_{IN}$ = 18 to 60V, $V_{OUT}$ = 12V, $I_{OUT}$ = 20A unless otherwise noted. (Continued) FIGURE 12. REFERENCE VOLTAGE vs TEMPERATURE FIGURE 13. NORMALIZED OUTPUT VOLTAGE VS VOLTAGE ON SOFT-START PIN FIGURE 14. CCM MODE EFFICIENCY FIGURE 15. DEM MODE EFFICIENCY FIGURE 16. CCM MODE LOAD REGULATION FIGURE 17. CCM MODE LINE REGULATION # Typical Performance Curves Oscilloscope plots are taken using the ISL8117EVAL2Z evaluation board, $V_{IN}$ = 18 to 60V, $V_{OUT}$ = 12V, $I_{OUT}$ = 20A unless otherwise noted. (Continued) FIGURE 18. INPUT CURRENT COMPARISON WITH MODE = CCM/DEM, $V_{IN}$ = 48V FIGURE 19. PHASE, LGATE, CLKOUT AND INDUCTOR CURRENT WAVEFORMS FIGURE 20. OUTPUT RIPPLE, MODE = CCM FIGURE 21. OUTPUT RIPPLE, MODE = DEM FIGURE 22. START-UP WAVEFORMS; MODE = CCM, LOAD = 0A, $V_{IN} = 48V$ FIGURE 23. START-UP WAVEFORMS; MODE = DEM, LOAD = 0A, $V_{\text{IN}} = 48V$ # **Typical Performance Curves** Oscilloscope plots are taken using the ISL8117EVAL2Z evaluation board, $V_{IN}$ = 18 to 60V, $V_{OUT}$ = 12V, $I_{OUT}$ = 20A unless otherwise noted. (**Continued**) FIGURE 24. START-UP WAVEFORMS; MODE = CCM, LOAD = 0A, $V_{IN} = 48V$ FIGURE 25. START-UP WAVEFORMS; MODE = DEM, LOAD = 0A, $V_{IN}$ = 48V FIGURE 26. TRACKING; VIN = 48V, LOAD = 0A, MODE = CCM FIGURE 27. FREQUENCY SYNCHRONIZATION; $V_{IN}$ = 48V, LOAD = 0A, DEFAULT $f_{SW}$ = 300kHz, SYNC $f_{SW}$ = 400kHz FIGURE 28. LOAD TRANSIENT RESPONSE; $V_{IN}$ = 48V, 0A TO 20A 1A/ $\mu$ s STEP LOAD, CCM MODE FIGURE 29. OCP RESPONSE, OUTPUT SHORT-CIRCUITED FROM NO LOAD TO GROUND AND RELEASED, CCM MODE, $V_{\text{IN}} = 48V$ ## **Functional Description** #### **General Description** The ISL8117 integrates control circuits for a synchronous buck converter. The driver and protection circuits are also integrated to simplify the end design. The part has an independent enable/disable control line EN, which provides a flexible power-up sequencing and a simple VIN UVP implementation. The soft-start time is programmable by adjusting the soft-start capacitor connected from SS/TRK. The valley current mode control scheme with input voltage feed-forward ramp simplifies loop compensation and provides excellent rejection to input voltage variation. #### **Input Voltage Range** The ISL8117 is designed to operate from input supplies ranging from 4.5V to 60V. The input voltage range can be effectively limited by the available minimum PWM off-time as shown in Equation 2. $$V_{IN(min)} \ge \left(\frac{V_{OUT} + V_{d1}}{1 - t_{OFF(min)} \times Frequency}\right) + V_{d2} - V_{d1}$$ (EQ. 2) Where. $\rm V_{d1}$ = sum of the parasitic voltage drops in the inductor discharge path, including the lower FET, inductor and PC board. ${ m V_{d2}}$ = sum of the voltage drops in the charging path, including the upper FET, inductor and PC board resistances. $t_{OFF(min)}$ = 308ns. The maximum input voltage and minimum output voltage is limited by the minimum on-time $(t_{ON(min)})$ as shown in Equation 3. $$V_{IN(max)} \le \left(\frac{V_{OUT}}{t_{ON(min)} \times Frequency}\right)$$ (EQ. 3) Where, $t_{ON(min)}$ = 40ns in CCM and 60ns in DEM. # Internal 5V Linear Regulator (VCC5V) and External VCC Bias Supply (EXTBIAS) All the ISL8117 functions can be internally powered from an on-chip, low dropout 5V regulator or an external 5V bias voltage via the EXTBIAS pin. Bypass the linear regulator's output (VCC5V) with a $4.7\mu F$ capacitor to the power ground. The ISL8117 also employs an undervoltage lockout circuit, which disables all regulators when VCC5V falls below 3.5V. The internal LDO can source over 75mA to supply the IC, power the low-side gate driver and charge the boot capacitor. When driving large FETs at high switching frequency, little or no regulator current may be available for external loads. For example, a single large FET with 15nC total gate charge requires 15nC x 300kHz = 4.5mA ( $15nC \times 600kHz = 9mA$ ). Also, at higher input voltages with larger FETs, the power dissipation across the internal 5V will increase. Excessive dissipation across this regulator must be avoided to prevent junction temperature rise. Thermal protection may be triggered if die temperature increases above +160°C due to excessive power dissipation. When large MOSFETs are used, an external 5V bias voltage can be applied to the EXTBIAS pin to alleviate excessive power dissipation. Voltage at the EXTBIAS pin must always be lower than the voltage at the VIN pin to prevent biasing of the power stage through EXTBIAS and VCC5V. An external UVLO circuit might be necessary to guarantee smooth soft-starting. The internal LDO has an overcurrent limit of typically 120mA. For better efficiency, connect VCC5V to VIN for 5V $\pm 10\%$ input applications. #### **Enable and Soft-start Operation** Pulling the EN pin high or low can enable or disable the controller. When the EN pin voltage is higher than 1.6V, the controller is enabled to initialize its internal circuit. After the VCC5V pin reaches the UVLO threshold, ISL8117 soft-start circuitry becomes active. The internal 2µA charge current begins charging up the soft-start capacitor connected from the SS/TRK pin to GND. The voltage error amplifier reference voltage is clamped to the voltage on the SS/TRK pin. The output voltage thus rises from OV to regulation as SS/TRK rises from OV to 0.6V. Charging of the soft-start capacitor continues until the voltage on the SS/TRK pin reaches 3V. Typical applications for ISL8117 use programmable analog soft-start or SS/TRK pin for tracking. The soft-start time can be set by the value of the soft-start capacitor connected from the SS/TRK to GND. Inrush current during start-up can be alleviated by adjusting the soft-starting time. The typical soft-start time is set according to **Equation 4**: $$t_{SS} = 0.6V \left(\frac{C_{SS}}{2\mu A}\right) \tag{EQ. 4}$$ When the soft-starting time set by external $C_{SS}$ or tracking is less than 1.5ms, an internal soft-start circuit of 1.5ms takes over the soft-start. PGOOD will toggle to high when the corresponding output is up and in regulation. Pulling the EN low disables the PWM output and internal LDO to achieve low standby current. The SS/TRK pin will also be discharged to GND by an internal MOSFET with $70\Omega$ r<sub>DS(ON)</sub>. #### **Output Voltage Programming** The ISL8117 provides a precision 0.6V internal reference voltage to set the output voltage. Based on this internal reference, the output voltage can thus be set from 0.6V up to a level determined by the input voltage, the maximum duty cycle and the conversion efficiency of the circuit. A resistive divider from the output to ground sets the output voltage. The center point of the divider shall be connected to the FB pin. The output voltage value is determined by Equation 5. $$V_{OUT} = 0.6V \left( \frac{R_1 + R_2}{R_2} \right)$$ (EQ. 5) Where $R_1$ is the top resistor of the feedback divider network and $R_2$ is the bottom resistor connected from FB to ground. Submit Document Feedback 14 intersil FN8666.3 #### **Tracking Operation** The ISL8117 can be set up to track an external supply. To implement tracking, a resistive divider is connected between the external supply output and ground. The center point of the divider shall be connected to the SS/TRK pin of ISL8117. The resistive divider ratio sets the ramping ratio between the two voltage rails. To implement coincident tracking, set the tracking resistive divider ratio exactly the same as the ISL8117 output resistive divider given by Equation 5. Make sure that the voltage at SS/TRK is greater than 0.6V when the master rail reaches regulation. To minimize the impact of the 2µA soft-start current on the tracking function, it is recommended to use resistors of less than $10k\Omega$ for the tracking resistive divider. When overcurrent protection (OCP) is triggered, the internal minimum soft-start circuit determines the OCP soft-start hiccup. #### **Light-load Efficiency Enhancement** When MOD/SYNC is tied to VCC5V, the ISL8117 operates in high efficiency diode emulation mode and pulse skipping mode in light-load condition. The inductor current is not allowed to reverse (discontinuous operation). At very light-loads, the converter goes into diode emulation and triggers the pulse skipping function. In pulse skipping mode, the upper MOSFET remains off until the output voltage drops to the point the error amplifier output goes above the pulse skipping mode threshold. The minimum ton in the pulse skipping mode is 60ns. #### **Prebiased Power-up** The ISL8117 has the ability to soft-start with a prebiased output. The output voltage would not be yanked down during prebiased start-up. The PWM is not active until the soft-start ramp reaches the output voltage times the resistive divider ratio. Overvoltage protection is alive during soft-starting. #### **Frequency Selection** Switching frequency selection is a trade-off between efficiency and component size. Low switching frequency improves efficiency by reducing MOSFET switching loss. To meet the output ripple and load transient requirements, operation at a low switching frequency would require larger inductance and output capacitance. The switching frequency of the ISL8117 is set by a resistor connected from the RT pin to GND according to Equation 1. The frequency setting curve shown in Figure 30 assists in selecting the correct value for R<sub>T</sub>. FIGURE 30. R<sub>T</sub> vs SWITCHING FREQUENCY f<sub>SW</sub> #### **Frequency Synchronization** The MOD/SYNC pin may be used to synchronize ISL8117 to an external clock or the CLKOUT pin of another ISL8117. When the MOD/SYNC pin is connected to the CLKOUT pin of another ISL8117, the two controllers operate in synchronization. When the MOD/SYNC pin is connected to an external clock, ISL8117 will synchronize to this external clock frequency. For proper operation, the frequency set by resistor R<sub>T</sub> should be lower than the external clock frequency. When frequency synchronization is in action, the controllers will enter forced continuous current mode at light-load. CLKOUT pin outputs a clock signal with 280ns pulse width. The signal frequency is the same as the frequency set by the resistor from RT pin to ground. The signal rising edge is in line with the PWM falling edge. #### **Gate Control Logic** The gate control logic translates the PWM signal into gate drive signals providing amplification, level shifting and shoot-through protection. The gate driver has circuitry that helps optimize the IC performance over a wide range of operational conditions. As MOSFET switching times can vary dramatically from type to type and with input voltage, the gate control logic provides adaptive dead time by monitoring real gate waveforms of both the upper and the lower MOSFETs. Shoot-through control logic provides a 16ns dead time to ensure that both the upper and lower MOSFETs will not turn on simultaneously causing a shoot-through condition. Submit Document Feedback intersil FN8666.3 15 #### **Gate Driver** The low-side gate driver is supplied from VCC5V and provide a 2A peak sink and source current. The high-side gate driver is also capable of delivering the same currents as the low-side gate driver. Gate-drive voltage for the upper N-Channel MOSFET is generated by a flying capacitor boot circuit. A boot capacitor connected from the BOOT pin to the PHASE node provides power to the high-side MOSFET driver. To limit the peak current in the IC, an external resistor may be placed between the BOOT pin and the boot capacitor. This small series resistor also damps any oscillations caused by the resonant tank of the parasitic inductances in the traces of the board and the FET's input capacitance. At start-up, the low-side MOSFET turns on first and forces PHASE to ground in order to charge the BOOT capacitor to 5V. After the low-side MOSFET turns off, the high-side MOSFET is turned on by closing an internal switch between BOOT and UGATE. This provides the necessary gate-to-source voltage to turn on the upper MOSFET, an action that boosts the 5V gate drive signal above V<sub>IN</sub>. The current required to drive the upper MOSFET is drawn from the internal 5V regulator. For optimal EMI performance or reducing phase node ringing, a small resistor might be placed between the BOOT pin to the positive terminal of the bootstrap capacitor. FIGURE 31. UPPER GATE DRIVER CIRCUIT #### **Adaptive Dead Time** The ISL8117 incorporates an adaptive dead time algorithm on the synchronous buck PWM controller that optimizes operation with varying MOSFET conditions. This algorithm provides approximately 16ns dead time between the switching of the upper and lower MOSFETs. This dead time is adaptive and allows operation with different MOSFETs without having to externally adjust the dead time using a resistor or capacitor. During turn-off of the lower MOSFET, the LGATE voltage is monitored until it reaches a threshold of 1V, at which time the UGATE is released to rise. Adaptive dead time circuitry monitors the upper MOSFET gate voltage during UGATE turn-off. Once the upper MOSFET gate-to-source voltage has dropped below a threshold of 1V, the LGATE is allowed to rise. It is recommended to not use a resistor between UGATE and LGATE and the respective MOSFET gates as it may interfere with the dead time circuitry. #### **Internal Bootstrap Diode** The ISL8117 has an integrated bootstrap diode to help reduce total cost and reduce layout complexity. Simply adding an external capacitor across the BOOT and PHASE pins completes the bootstrap circuit. The bootstrap capacitor can be chosen from Equation 6. $$C_{BOOT} \ge \frac{Q_{GATE}}{\Delta V_{BOOT}}$$ (EQ. 6) Where $Q_{GATE}$ is the amount of gate charge required to fully charge the gate of the upper MOSFET. The $\Delta V_{BOOT}$ term is defined as the allowable droop in the rail of the upper drive. As an example, suppose an upper MOSFET has a gate charge $(Q_{GATE})$ of 25nC at 5V and also assume the droop in the drive voltage over a PWM cycle is 200mV. Based on the calculation, a bootstrap capacitance of at least $0.125\mu F$ is required. The next larger standard value capacitance of $0.22\mu F$ should be used. A good quality ceramic capacitor is recommended. The internal bootstrap Schottky diode has a resistance of $1.5\Omega$ (typ) at 800mA. Combined with the resistance $R_{B00T}$ , this could lead to the boot capacitor charging insufficiently in cases where the bottom MOSFET is turned on for a very short period of time. If such circumstances are expected, an additional external Schottky diode may be added from VCC5V to the positive of the boot capacitor. $R_{B00T}$ may still be necessary to lower EMI due to fast turn-on of the upper MOSFET. #### **Power-good Indicator** The power-good pin can be used to monitor the status of the output voltage. PGOOD will be true (open drain) 1.1ms after the FB pin is within $\pm 11\%$ of the reference voltage. There is no extra delay when the PGOOD pin is pulled LOW. #### **Protection Circuits** The converter output is monitored and protected against overload, light-load and undervoltage conditions. #### **Undervoltage Lockout** The ISL8117 includes UVLO protection, which keeps the device in a reset condition until a proper operating voltage is applied. It also shuts down the ISL8117 if the operating voltage drops below a predefined value. The controller is disabled when UVLO is asserted. When UVLO is asserted, PGOOD is valid and will be deasserted. Submit Document Feedback 16 intersil\* #### **Overcurrent Protection** The controller uses the lower MOSFET's ON-resistance, r<sub>DS(ON)</sub>, to monitor the current in the converter. The sensed voltage drop is compared with a threshold set by a resistor R<sub>OCSET</sub> connected from the LGATE/OCS pin to ground during the initiation stage before soft-start. During the initiation stage, a 10.5µA current source from LGATE/OCS pin creates a voltage drop on ROCSET. The voltage drop is then read and stored as the OCP comparator reference. R<sub>OCSET</sub> can be calculated by Equation 7. $$R_{OCSET} = \frac{(r_{DS(ON)})(I_{OC})}{0.7 + 3.5R_{CS}}(k\Omega)$$ (EQ. 7) Where I<sub>OC</sub> is the desired overcurrent protection threshold and R<sub>CS</sub> is the value of the current sense resistor connected to the ISEN pin. The unit for $r_{DS(ON)}$ is $m\Omega$ and for $R_{CS}$ is $k\Omega$ . If an overcurrent is detected, the upper MOSFET remains off and the lower MOSFET remains on until the next cycle. As a result, the converter will skip a pulse. When the overload condition is removed, the converter will resume normal operation. If an overcurrent is detected for 2 consecutive clock cycles, the IC enters in a hiccup mode by turning off the gate driver and entering soft-start. The IC will stay off for 50ms before trying to restart. The IC will continue to cycle through soft-start until the overcurrent condition is removed. Hiccup mode is active during soft-start, so care must be taken to ensure that the peak inductor current does not exceed the overcurrent threshold during softstart. Because of the nature of this current sensing technique, and to accommodate a wide range of r<sub>DS(ON)</sub> variations, the value of the overcurrent threshold should represent an overload current about 150% to 180% of the maximum operating current. If more accurate current protection is desired, place a current sense resistor in series with the lower MOSFET source. When OCP is triggered, the SS/TRK pin is pulled to ground by an internal MOSFET for hiccup restart. When configured to track another voltage rail, the SS/TRK pin rises up much faster than the internal minimum soft-start ramp. The voltage reference will then be clamped to the internal minimum soft-start ramp. Thus, smooth soft-start hiccup is achieved even with tracking function. For applications with large inductor ripple current, it is recommended to use a larger R<sub>CS</sub> to reduce the current ripple into the ISEN pin to less than 6µA which is the OCP comparator hysteresis. Otherwise, when the load current approaches to the OCP trip point, the OCP comparator can trip and reset in one switching cycle. The overcurrent condition cannot last for 2 consecutive cycles to force the IC into hiccup mode. Instead, the IC will run in a half frequency PWM mode leading to a larger output ripple. #### **Overvoltage Protection** The overvoltage set point is set at 121% of the nominal output voltage set by the feedback resistors. In the case of an overvoltage event, the IC will attempt to bring the output voltage back into regulation by keeping the upper MOSFET turned off and the lower MOSFET turned on. If the overvoltage condition has been corrected and the output voltage returns to 110% of the nominal output voltage, both upper and lower MOSFETs will be turned off until the output voltage drops to the nominal voltage to start work in normal PWM switching. For lower control loop bandwidth applications, such as very low output voltage or very low switching frequency designs, the full load to no load transient response may be slow to cause an OVP false trigger. When OVP is triggered, the long LGATE on-time will create a high negative inductor current leading to a higher than normal sink in current to the ISEN pin. It is recommended to limit the ISEN pin sink in current to less than 16µA. Otherwise, a false OCP hiccup operation may be triggered to cause the output to shut down. #### **Over-temperature Protection** The IC incorporates an over-temperature protection circuit that shuts the IC down when a die temperature of +160°C is reached. Normal operation resumes when the die temperature drops below +145°C through the initiation of a full soft-start cycle. During OTP shutdown, the IC consumes only 100µA current. When the controller is disabled, thermal protection is inactive. This helps achieve a very low shutdown current of 5µA. ### Feedback Loop Compensation To reduce the number of external components and to simplify the process of determining compensation components, the controller is designed with an internally compensated error amplifier. To make internal compensation possible, several design measures were taken. First, the ramp signal applied to the PWM comparator is proportional to the input voltage provided at the VIN pin. This keeps the modulator gain constant with varying input voltages. Next, the load current proportional signal is derived from the voltage drop across the lower MOSFET during the PWM time interval and is subtracted from the amplified error signal on the comparator input. This creates an internal current control loop. The resistor R<sub>CS</sub> connected to the ISEN pin sets the gain in the current feedback loop. The following expression estimates the required value of the current sense resistor depending on the maximum operating load current and the value of the MOSFET r<sub>DS(ON)</sub> as shown in Equation 8. $$R_{CS} \ge \frac{(I_{MAX})(r_{DS(ON)})}{30\mu A}$$ (EQ. 8) Choosing R<sub>CS</sub> to provide 30µA of current to the current sample and hold circuitry is recommended but values down to 2µA and up to 100µA can be used. Due to the current loop feedback, the modulator has a single pole response with -20dB slope at a frequency determined by the load by using **Equation 9**. $$F_{PO} = \frac{1}{2\pi \cdot R_O \cdot C_O}$$ (EQ. 9) Where R<sub>0</sub> is load resistance and C<sub>0</sub> is load capacitance. For this type of modulator, a Type 2 compensation circuit is usually sufficient. Figure 32 on page 18 shows a Type 2 amplifier and its response, along with the responses of the current mode modulator and the converter. The Type 2 amplifier, in addition to the pole at origin, has a zero-pole pair that causes a flat gain region at frequencies between the zero and the pole. $$F_Z = \frac{1}{2\pi \cdot R_2 \cdot C_1} = 10 \text{kHz}$$ (EQ. 10) $$F_{P} = \frac{1}{2\pi \cdot R_{2} \cdot C_{2}} = 600 \text{kHz}$$ (EQ. 11) High amplifier zero frequency gain and modulator gain are chosen to satisfy most typical applications. The crossover frequency will appear at the point where the modulator attenuation equals the amplifier high frequency gain. The only task that the system designer has to complete is to specify the output filter capacitors to position the load main pole somewhere within one decade lower than the amplifier zero frequency. With this type of compensation, plenty of phase margin is easily achieved due to zero-pole pair phase 'boost'. FIGURE 32. FEEDBACK LOOP COMPENSATION Conditional stability may occur only when the main load pole is positioned extremely to the left side on the frequency axis due to excessive output filter capacitance. In this case, the ESR zero placed within the $1.2 \, \text{kHz}$ to $30 \, \text{kHz}$ range gives some additional phase 'boost'. Some phase boost can also be achieved by connecting capacitor $C_3$ in parallel with the upper resistor $R_1$ of the divider that sets the output voltage value. Please refer to "Output Voltage Programming" on page 14. ## **Layout Guidelines** Careful attention to layout requirements is necessary for successful implementation of an ISL8117 based DC/DC converter. The ISL8117 switches at a very high frequency and therefore the switching times are very short. At these switching frequencies, even the shortest trace has significant impedance. Also, the peak gate drive current rises significantly in an extremely short time. Transition speed of the current from one device to another causes voltage spikes across the interconnecting impedances and parasitic circuit elements. These voltage spikes can degrade efficiency, generate EMI, and increase device overvoltage stress and ringing. Careful component selection and proper PC board layout minimizes the magnitude of these voltage spikes. There are three sets of critical components in a DC/DC converter using the ISL8117: The controller, the switching power components and the small signal components. The switching power components are the most critical from a layout point of view because they switch a large amount of energy, which tends to generate a large amount of noise. The critical small signal components are those connected to sensitive nodes or those supplying critical bias currents. A multilayer printed circuit board is recommended. #### **Layout Considerations** - The input capacitors, upper FET, lower FET, inductor and output capacitor should be placed first. Isolate these power components on dedicated areas of the board with their ground terminals adjacent to one another. Place the input high frequency decoupling ceramic capacitors very close to the MOSFETs. - If signal components and the IC are placed in a separate area to the power train, it is recommend to use full ground planes in the internal layers with shared SGND and PGND to simplify the layout design. Otherwise, use separate ground planes for power ground and small signal ground. Connect the SGND and PGND together close to the IC. DO NOT connect them together anywhere else. - 3. The loop formed by the input capacitor, the top FET and the bottom FET must be kept as small as possible. - 4. Ensure the current paths from the input capacitor to the MOSFET, to the output inductor and the output capacitor are as short as possible with maximum allowable trace widths. - Place the PWM controller IC close to the lower FET. The LGATE connection should be short and wide. The IC can be best placed over a quiet ground area. Avoid switching ground loop currents in this area. - Place VCC5V bypass capacitor very close to the VCC5V pin of the IC and connect its ground to the PGND plane. - Place the gate drive components optional BOOT diode and BOOT capacitors - together near the controller IC. - The output capacitors should be placed as close to the load as possible. Use short wide copper regions to connect output capacitors to load to avoid inductance and resistances. - 9. Use copper filled polygons or wide short traces to connect the junction of upper FET, lower FET and output inductor. Also keep the PHASE node connection to the IC short. DO NOT unnecessarily oversize the copper islands for the PHASE node. Since the phase nodes are subjected to very high dv/dt voltages, the stray capacitor formed between these islands and the surrounding circuitry will tend to couple switching noise. - 10. Route all high speed switching nodes away from the control circuitry. - Create a separate small analog ground plane near the IC. Connect the SGND pin to this plane. All small signal grounding - paths including feedback resistors, current limit setting resistor, soft-starting capacitor and EN pull-down resistor should be connected to this SGND plane. - 12. Separate the current sensing trace from the PHASE node connection. - 13. Ensure the feedback connection to the output capacitor is short and direct. #### **General PowerPAD Design Considerations** The following is an example of how to use vias to remove heat from the IC. FIGURE 33. PCB VIA PATTERN It is recommended to fill the thermal pad area with vias. A typical via array fills the thermal pad footprint such that their centers are 3x the radius apart from each other. Keep the vias small but not so small that their inside diameter prevents solder wicking through during reflow. Connect all vias to the ground plane. It is important the vias have a low thermal resistance for efficient heat transfer. It is important to have a complete connection of the plated through hole to each plane. ## **Component Selection Guideline** #### **MOSFET Considerations** The logic level MOSFETs are chosen for optimum efficiency given the potentially wide input voltage range and output power requirement. Two N-Channel MOSFETs are used in the synchronous-rectified buck converters. These MOSFETs should be selected based upon r<sub>DS(ON)</sub>, gate supply requirements and thermal management considerations. Power dissipation includes two loss components: conduction loss and switching loss. These losses are distributed between the upper and lower MOSFETs according to duty cycle (see Equations 12 and 13). The conduction losses are the main component of power dissipation for the lower MOSFET. Only the upper MOSFET has significant switching losses, since the lower device turns on and off into near zero voltage. The equations assume linear voltage current transitions and do not model power loss due to the reverse recovery of the lower MOSFET's body diode. $$P_{UPPER} = \frac{(I_O^2)(r_{DS(ON)})(V_{OUT})}{V_{IN}} + \frac{(I_O)(V_{IN})(t_{SW})(f_{SW})}{2}$$ (EQ. 12) $$P_{LOWER} = \frac{(I_O^2)(r_{DS(ON)})(V_{IN} - V_{OUT})}{V_{IN}}$$ (EQ. 13) A large gate-charge increases the switching time, t<sub>SW</sub>, which increases the upper MOSFETs' switching losses. Ensure that both MOSFETs are within their maximum junction temperature at high ambient temperature by calculating the temperature rise according to package thermal resistance specifications. #### **Output Inductor Selection** The PWM converter requires an output inductor. The output inductor is selected to meet the output voltage ripple requirements. The inductor value determines the converter's ripple current and the ripple voltage is a function of the ripple current and the output capacitor(s) ESR. The ripple voltage expression is given in the capacitor selection section and the ripple current is approximated by Equation 14: $$\Delta I_{L} = \frac{(V_{IN} - V_{OUT})(V_{OUT})}{(f_{SW})(L)(V_{IN})} \tag{EQ. 14}$$ The ripple current ratio is usually from 30% to 70% of the full output load. #### **Output Capacitor Selection** The output capacitors for each output have unique requirements. In general, the output capacitors should be selected to meet the dynamic regulation requirements including ripple voltage and load transients. Selection of output capacitors is also dependent on the output inductor, so some inductor analysis is required to select the output capacitors. One of the parameters limiting the converter's response to a load transient is the time required for the inductor current to slew to its new level. The ISL8117 will provide either 0% or maximum duty cycle in response to a load transient. The response time is the time interval required to slew the inductor current from an initial current value to the load current level. During this interval, the difference between the inductor current and the transient current level must be supplied by the output capacitor(s). Minimizing the response time can minimize the output capacitance required. Also, if the load transient rise time is slower than the inductor response time, as in a hard drive or CD drive, it reduces the requirement on the output capacitor. The maximum capacitor value required to provide the full, rising step, transient load current during the response time of the inductor is shown in Equation 15: $$C_{OUT} = \frac{(L_O)(I_{TRAN})^2}{2(V_{IN} - V_O)(DV_{OUT})}$$ (EQ. 15) Where $C_{OUT}$ is the output capacitor(s) required, $L_0$ is the output inductor, I<sub>TRAN</sub> is the transient load current step, V<sub>IN</sub> is the input voltage, Vo is output voltage and DVout is the drop in output voltage allowed during the load transient. High frequency capacitors initially supply the transient current and slow the load rate of change seen by the bulk capacitors. The bulk filter capacitor values are generally determined by the ESR (Equivalent Series Resistance) and voltage rating requirements as-well-as actual capacitance requirements. Submit Document Feedback 19 intersil FN8666.3 The output voltage ripple is due to the inductor ripple current and the ESR of the output capacitors as defined by Equation 16: $$V_{RIPPLE} = \Delta I_{L}(ESR)$$ (EQ. 16) Where $\Delta I_{l}$ is calculated in Equation 14. High frequency decoupling capacitors should be placed as close to the power pins of the load as physically possible. Be careful not to add inductance in the circuit board wiring that could cancel the usefulness of these low inductance components. Consult with the manufacturer of the load circuitry for specific decoupling requirements. Use only specialized low-ESR capacitors intended for switching regulator applications for the bulk capacitors. In most cases, multiple small case electrolytic capacitors perform better than a single large case capacitor. The stability requirement on the selection of the output capacitor is that the 'ESR zero' ( $f_Z$ ) is between 2kHz and 60kHz. This range is set by an internal, single compensation zero at 8.8kHz. The ESR zero can be a factor of five on either side of the internal zero and still contribute to increased phase margin of the control loop. This requirement is shown in **Equation 17**: $$C_{OUT} = \frac{1}{2\pi (ESR)(f_Z)}$$ (EQ. 17) In conclusion, the output capacitors must meet the following criteria: - They must have sufficient bulk capacitance to sustain the output voltage during a load transient while the output inductor current is slewing to the value of the load transient. - 2. The ESR must be sufficiently low to meet the desired output voltage ripple due to the output inductor current. - 3. The ESR zero should be placed, in a rather large range, to provide additional phase margin. The recommended output capacitor value for the ISL8117 is between $100\mu F$ to $680\mu F$ , to meet the stability criteria with external compensation. Use of aluminum electrolytic (POSCAP) or tantalum type capacitors is recommended. Use of low ESR ceramic capacitors is possible with loop analysis to ensure stability. #### **Input Capacitor Selection** The important parameters for the input capacitor(s) are the voltage rating and the RMS current rating. For reliable operation, select input capacitors with voltage and current ratings above the maximum input voltage and largest RMS current required by the circuit. The capacitor voltage rating should be at least 1.25x greater than the maximum input voltage and 1.5x is a conservative guideline. The AC RMS input current varies with the load giving in Equation 18: $$I_{RMS} = \sqrt{DC - DC^2} \cdot I_O$$ (EQ. 18) Where DC is duty cycle of the PWM. The maximum RMS current supplied by the input capacitance occurs at $V_{IN} = 2 \text{ X V}_{OUT}$ , DC = 50% as shown in Equation 19: $$I_{RMS} = \frac{1}{2} \times I_{O}$$ (EQ. 19) Use a mix of input bypass capacitors to control the voltage ripple across the MOSFETs. Use ceramic capacitors for the high frequency decoupling and bulk capacitors to supply the RMS current. Small ceramic capacitors can be placed very close to the MOSFETs to suppress the voltage induced in the parasitic circuit impedances. Solid tantalum capacitors can be used, but caution must be exercised with regard to the capacitor surge current rating. These capacitors must be capable of handling the surge current at power-up. Submit Document Feedback 20 intersil FN8666.3 ## **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please go to web to make sure you have the latest revision. | DATE | REVISION | CHANGE | |---------------------------------------------------------------------------------------------------------------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | June 4, 2015 FN8666.3 Description, page 1 - changed "with 13 external components" to "with 10 external components". | | Description, page 1 - changed "with 13 external components" to "with 10 external components". | | | | On page 3, EN pin description - changed "When the voltage on the pin reaches 1.3V, the output becomes active" to "When the voltage on the pin reaches 1.6V, the output becomes active". | | | | On page 14, right column, changed "Thermal protection may be triggered if die temperature increases above +150°C due to excessive power dissipation" to "Thermal protection may be triggered if die temperature increases above +160°C due to excessive power dissipation". | | | | On page 14, right column, changed "When the EN pin voltage is higher than 1.3V, the controller is enabled to initialize its internal circuit" to "When the EN pin voltage is higher than 1.6V, the controller is enabled to initialize its internal circuit". | | May 12, 2015 | FN8666.2 | Replaced Figures 1, 4, and 5. Updated the MOD/SYNC Pin description on page 3. | | May 6, 2015 | FN8666.1 | Added HTSSOP package/part information throughout datasheet. On page 7, updated "IVINOP" parameter Typical value from "3mA" to "2.5mA". Added 2nd Paragraph to "Overvoltage Protection" section on page 17. | | April 10, 2015 | FN8666.0 | Initial Release | #### **About Intersil** Intersil Corporation is a leading provider of innovative power management and precision analog solutions. The company's products address some of the largest markets within the industrial and infrastructure, mobile computing and high-end consumer markets. For the most updated datasheet, application notes, related documentation and related parts, please see the respective product information page found at www.intersil.com. You may report errors or suggestions for improving this datasheet by visiting www.intersil.com/ask. Reliability reports are also available from our website at www.intersil.com/support For additional products, see www.intersil.com/en/products.html Intersil products are manufactured, assembled and tested utilizing ISO9001 quality systems as noted in the quality certifications found at www.intersil.com/en/support/qualandreliability.html Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com Submit Document Feedback 21 intersil ## **Package Outline Drawing** #### L16.4x4A 16 LEAD QUAD FLAT NO-LEAD PLASTIC PACKAGE Rev 3, 03/15 TYPICAL RECOMMENDED LAND PATTERN #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to ASME Y14.5m-1994. - 3. Unless otherwise specified, tolerance: Decimal ± 0.05 - Dimension applies to the metallized terminal and is measured between 0.15mm and 0.30mm from the terminal tip. - 5 Tiebar shown (if present) is a non-functional feature. - The configuration of the pin #1 identifier is optional, but must be located within the zone indicated. The pin #1 identifier may be either a mold or mark feature. Submit Document Feedback 22 intersil FN8666.3 June 4, 2015 # **Package Outline Drawing** #### M16.173A ${\bf 16\; LEAD\; HEATSINK\; THIN\; SHRINK\; SMALL\; OUTLINE\; PACKAGE\; (HTSSOP)}$ Rev 1, 2/15 SIDE VIEW TYPICAL RECOMMENDED LAND PATTERN DETAIL "X" #### NOTES: Dimension does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 per side. 3. Dimensions are measured at datum plane H. 4. Dimensioning and tolerancing per ASME Y14.5M-1994. 5. Dimension does not include dambar protrusion. Allowable protrusion shall be 0.08mm total in excess of dimension at maximum material condition. Minimum space between protrusion and adjacent lead is 0.07mm. - 6. Dimension in ( ) are for reference only. - 7. Conforms to JEDEC MO-153. Submit Document Feedback 23 intersil FN8666.3 June 4, 2015